JP2019168309A - 集積回路 - Google Patents

集積回路 Download PDF

Info

Publication number
JP2019168309A
JP2019168309A JP2018055789A JP2018055789A JP2019168309A JP 2019168309 A JP2019168309 A JP 2019168309A JP 2018055789 A JP2018055789 A JP 2018055789A JP 2018055789 A JP2018055789 A JP 2018055789A JP 2019168309 A JP2019168309 A JP 2019168309A
Authority
JP
Japan
Prior art keywords
transistor
group
test
failure
resistance
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP2018055789A
Other languages
English (en)
Japanese (ja)
Other versions
JP2019168309A5 (enExample
Inventor
昌人 中里
Masato Nakazato
昌人 中里
裕紀 渡邉
Hironori Watanabe
裕紀 渡邉
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Toshiba Electronic Devices and Storage Corp
Original Assignee
Toshiba Corp
Toshiba Electronic Devices and Storage Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp, Toshiba Electronic Devices and Storage Corp filed Critical Toshiba Corp
Priority to JP2018055789A priority Critical patent/JP2019168309A/ja
Priority to US16/122,394 priority patent/US10571513B2/en
Publication of JP2019168309A publication Critical patent/JP2019168309A/ja
Publication of JP2019168309A5 publication Critical patent/JP2019168309A5/ja
Pending legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F1/00Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
    • G05F1/10Regulating voltage or current 
    • G05F1/46Regulating voltage or current  wherein the variable actually regulated by the final control device is DC
    • G05F1/56Regulating voltage or current  wherein the variable actually regulated by the final control device is DC using semiconductor devices in series with the load as final control devices
    • G05F1/565Regulating voltage or current  wherein the variable actually regulated by the final control device is DC using semiconductor devices in series with the load as final control devices sensing a condition of the system or its load in addition to means responsive to deviations in the output of the system, e.g. current, voltage, power factor
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/26Testing of individual semiconductor devices
    • G01R31/2607Circuits therefor
    • G01R31/2621Circuits therefor for testing field effect transistors, i.e. FET's

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Electromagnetism (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Computer Hardware Design (AREA)
  • General Engineering & Computer Science (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Tests Of Electronic Circuits (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
JP2018055789A 2018-03-23 2018-03-23 集積回路 Pending JP2019168309A (ja)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2018055789A JP2019168309A (ja) 2018-03-23 2018-03-23 集積回路
US16/122,394 US10571513B2 (en) 2018-03-23 2018-09-05 Integrated circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2018055789A JP2019168309A (ja) 2018-03-23 2018-03-23 集積回路

Publications (2)

Publication Number Publication Date
JP2019168309A true JP2019168309A (ja) 2019-10-03
JP2019168309A5 JP2019168309A5 (enExample) 2020-02-27

Family

ID=67985081

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2018055789A Pending JP2019168309A (ja) 2018-03-23 2018-03-23 集積回路

Country Status (2)

Country Link
US (1) US10571513B2 (enExample)
JP (1) JP2019168309A (enExample)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2021101322A1 (ko) * 2019-11-21 2021-05-27 주식회사 엘지에너지솔루션 Mux를 포함하는 병렬구조 mosfet의 진단회로 및 이를 이용한 진단방법
KR20210062578A (ko) * 2019-11-21 2021-05-31 주식회사 엘지화학 Mux를 포함하는 병렬구조 mosfet의 진단회로 및 이를 이용한 진단방법
KR20220023094A (ko) * 2020-08-20 2022-03-02 주식회사 엘지에너지솔루션 Mux와 ldo를 포함하는 병렬 fet의 진단회로 및 이를 이용한 진단방법
KR20220051707A (ko) * 2020-10-19 2022-04-26 주식회사 엘지에너지솔루션 Ldo와 션트 저항을 포함하는 병렬 fet의 진단회로 및 이를 이용한 진단방법

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3858159A (en) * 1973-08-10 1974-12-31 Continental Wirt Electronic Round conductor flat cable connector
JPH0798359A (ja) 1993-09-30 1995-04-11 Nec Corp 半導体装置
JP3043716U (ja) 1997-05-23 1997-11-28 株式会社シャフトエンタープライズ 自動車用後部反射装置
US6392317B1 (en) * 2000-08-22 2002-05-21 David R. Hall Annular wire harness for use in drill pipe
US6955563B1 (en) * 2005-02-08 2005-10-18 Croan Quinn F RJ type modular connector for coaxial cables
JP2012159454A (ja) 2011-02-02 2012-08-23 Renesas Electronics Corp 半導体集積回路

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2021101322A1 (ko) * 2019-11-21 2021-05-27 주식회사 엘지에너지솔루션 Mux를 포함하는 병렬구조 mosfet의 진단회로 및 이를 이용한 진단방법
KR20210062578A (ko) * 2019-11-21 2021-05-31 주식회사 엘지화학 Mux를 포함하는 병렬구조 mosfet의 진단회로 및 이를 이용한 진단방법
US12061224B2 (en) 2019-11-21 2024-08-13 Lg Energy Solution, Ltd. Diagnosis circuit of parallel-structure MOSFETs including MUX and diagnosis method using the same
KR102827948B1 (ko) * 2019-11-21 2025-07-01 주식회사 엘지에너지솔루션 Mux를 포함하는 병렬구조 mosfet의 진단회로 및 이를 이용한 진단방법
KR20220023094A (ko) * 2020-08-20 2022-03-02 주식회사 엘지에너지솔루션 Mux와 ldo를 포함하는 병렬 fet의 진단회로 및 이를 이용한 진단방법
KR102846504B1 (ko) 2020-08-20 2025-08-18 주식회사 엘지에너지솔루션 Mux와 ldo를 포함하는 병렬 fet의 진단회로 및 이를 이용한 진단방법
KR20220051707A (ko) * 2020-10-19 2022-04-26 주식회사 엘지에너지솔루션 Ldo와 션트 저항을 포함하는 병렬 fet의 진단회로 및 이를 이용한 진단방법
KR102753193B1 (ko) 2020-10-19 2025-01-09 주식회사 엘지에너지솔루션 Ldo와 션트 저항을 포함하는 병렬 fet의 진단회로 및 이를 이용한 진단방법

Also Published As

Publication number Publication date
US10571513B2 (en) 2020-02-25
US20190293710A1 (en) 2019-09-26

Similar Documents

Publication Publication Date Title
US20100231252A1 (en) Testable integrated circuit and ic test method
JP2019168309A (ja) 集積回路
JP2010118408A (ja) 半導体装置、半導体装置の試験方法
CN102955128A (zh) 功率开关测试设备和方法
US11073558B2 (en) Circuit having multiple scan modes for testing
US7137061B2 (en) Method and device for signaling a transmission fault on a data line
US7812625B2 (en) Chip test apparatus and probe card circuit
KR101447221B1 (ko) 직렬 전송 시스템에 적용되는 칩과 그에 따른 페일세이프 방법
EP0151694A2 (en) Logic circuit with built-in self-test function
US20160349321A1 (en) Test device
KR970049539A (ko) 버스 드라이버 고장 검출 시스템
JP2008298458A (ja) 半導体試験装置
US7299391B2 (en) Circuit for control and observation of a scan chain
US7284171B2 (en) Integrated circuit device
US7434124B2 (en) Reduced pattern memory in digital test equipment
US7285974B2 (en) Large scale integrated circuit
US9172362B2 (en) Multifunction word recognizer element
JP2001296334A (ja) 集積回路および故障検出方法
CN114499492B (zh) 具有测试机制的隔离电路及其测试方法
US7281184B2 (en) Test system and method for testing a circuit
JP2000111616A (ja) 論理回路のテスト方法および論理回路のテスト装置
WO2003102963A1 (en) An integrated circuit having a memory device, and a method of testing such an integrated circuit
US10559374B2 (en) Circuit topology of memory chips with embedded function test pattern generation module connected to normal access port physical layer
US7511506B2 (en) Semiconductor testing system and testing method
JP2006118995A (ja) 半導体集積回路

Legal Events

Date Code Title Description
A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20200120

A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20200120

A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20201130

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20210105

A02 Decision of refusal

Free format text: JAPANESE INTERMEDIATE CODE: A02

Effective date: 20210629