JP2001519921A - 復号器システム - Google Patents
復号器システムInfo
- Publication number
- JP2001519921A JP2001519921A JP54128898A JP54128898A JP2001519921A JP 2001519921 A JP2001519921 A JP 2001519921A JP 54128898 A JP54128898 A JP 54128898A JP 54128898 A JP54128898 A JP 54128898A JP 2001519921 A JP2001519921 A JP 2001519921A
- Authority
- JP
- Japan
- Prior art keywords
- decoder
- address
- drive
- output
- electrodes
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 claims abstract description 120
- 230000008569 process Effects 0.000 claims abstract description 40
- 230000004044 response Effects 0.000 claims abstract description 18
- PXFBZOLANLWPMH-UHFFFAOYSA-N 16-Epiaffinine Natural products C1C(C2=CC=CC=C2N2)=C2C(=O)CC2C(=CC)CN(C)C1C2CO PXFBZOLANLWPMH-UHFFFAOYSA-N 0.000 claims description 14
- 238000004519 manufacturing process Methods 0.000 claims description 7
- 238000013507 mapping Methods 0.000 claims description 6
- 230000000638 stimulation Effects 0.000 claims description 2
- 239000004973 liquid crystal related substance Substances 0.000 abstract description 16
- 238000003491 array Methods 0.000 abstract description 6
- 238000003860 storage Methods 0.000 abstract description 2
- 230000007246 mechanism Effects 0.000 description 57
- 230000004913 activation Effects 0.000 description 51
- 238000004364 calculation method Methods 0.000 description 26
- 239000000463 material Substances 0.000 description 20
- 230000008901 benefit Effects 0.000 description 16
- 238000010586 diagram Methods 0.000 description 11
- 239000011521 glass Substances 0.000 description 8
- 230000015654 memory Effects 0.000 description 7
- 230000004048 modification Effects 0.000 description 7
- 238000012986 modification Methods 0.000 description 7
- 230000009467 reduction Effects 0.000 description 7
- 238000004458 analytical method Methods 0.000 description 5
- 238000010276 construction Methods 0.000 description 5
- 239000003795 chemical substances by application Substances 0.000 description 4
- 230000000694 effects Effects 0.000 description 4
- 239000005262 ferroelectric liquid crystals (FLCs) Substances 0.000 description 4
- 230000003213 activating effect Effects 0.000 description 3
- 238000007596 consolidation process Methods 0.000 description 3
- 238000013461 design Methods 0.000 description 3
- 230000005684 electric field Effects 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 238000005457 optimization Methods 0.000 description 3
- 239000000758 substrate Substances 0.000 description 3
- 238000013459 approach Methods 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 239000002178 crystalline material Substances 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 230000018109 developmental process Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 2
- 239000007788 liquid Substances 0.000 description 2
- 241000238366 Cephalopoda Species 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000001186 cumulative effect Effects 0.000 description 1
- 238000013144 data compression Methods 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 239000007772 electrode material Substances 0.000 description 1
- 238000011156 evaluation Methods 0.000 description 1
- 239000004615 ingredient Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000002452 interceptive effect Effects 0.000 description 1
- 238000010295 mobile communication Methods 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 230000010287 polarization Effects 0.000 description 1
- 238000007639 printing Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000008439 repair process Effects 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 238000001356 surgical procedure Methods 0.000 description 1
- 230000009466 transformation Effects 0.000 description 1
- 230000002087 whitening effect Effects 0.000 description 1
- 230000003936 working memory Effects 0.000 description 1
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G5/00—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
- G09G5/02—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which colour is displayed
- G09G5/06—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which colour is displayed using colour palettes, e.g. look-up tables
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
- G09G3/3681—Details of drivers for scan electrodes suitable for passive matrices only
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3685—Details of drivers for data electrodes
- G09G3/3692—Details of drivers for data electrodes suitable for passive matrices only
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/10—Decoders
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0209—Crosstalk reduction, i.e. to reduce direct or indirect influences of signals directed to a certain pixel of the displayed image on other pixels of said image, inclusive of influences affecting pixels in different frames or fields or sub-images which constitute a same image, e.g. left and right images of a stereoscopic display
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3622—Control of matrices with row and column drivers using a passive matrix
- G09G3/3625—Control of matrices with row and column drivers using a passive matrix using active addressing
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3622—Control of matrices with row and column drivers using a passive matrix
- G09G3/3629—Control of matrices with row and column drivers using a passive matrix using liquid crystals having memory effects, e.g. ferroelectric liquid crystals
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Liquid Crystal Display Device Control (AREA)
- Compression, Expansion, Code Conversion, And Decoders (AREA)
Abstract
Description
Claims (1)
- 【特許請求の範囲】 1.複数のアドレス値(D)のいずれかを表わすアドレス信号を受け取るアドレス 入力部(42)と、 複数の中間ノード(44)と、 アドレス信号に応答して、各アドレス値に関して、中間ノードのそれぞれの組 み合わせを刺激するように構成される復号器(40)と、 該出力部に適用される刺激がそれぞれのグループにおける中間ノードの各々に 対して復号器によって適用される刺激に依存するように各々が中間ノードのそれ ぞれのグループに応答する複数の出力部(16、18)と、 を備え、 復号器が各アドレス値に応答してどの中間ノードを刺激すべきかを決定する際 に多段プロセスを実行するように構成され、該多段プロセスが結果を決定する少 なくとも第1段階とその結果が入力として与えられる第2段階を含むことを特徴 とする復号器システム。 2.復号器が、多段プロセスを実行するようにプログラムされるマイクロプロセ ッサを含む、請求項1に記載のシステム。 3.復号器が、多段プロセスを実行するように構成されるワイヤードロジック回 路、演算回路または照合回路(54、56)を含む、請求項1に記載のシステム。 4.多段プロセスが予め定められた定数加重コードのワードの決定を含む、請求 項1乃至請求項3のいずれがに記載のシステム。 5.多段プロセスが、数学的構造に従ってアドレス値をマップまたは表現するス テップと、数学的構造における1つまたは複数の演算を実行して定数加重コード のワードの生成に等しい結果を作成するステップと、数学的構造からの結果を中 間ノードの選択としてマップまたは表現するステップと、を含む、請求項4に記 載のシステム。 6.数学的構造が有限アフィン幾何配置である、請求項5に記載のシステム。 7.数学的構造が有限投影幾何配置である、請求項5に記載のシステム。 8.数学的構造が差分ファミリであって、その1つまたは複数の演算が1つのグ ループからの複数エレメントのセットを用いる算術演算である、請求項5に記載 のシステム。 9.1つまたは複数の演算が連結方式に従うように数学的構造が選択される、請 求項5に記載のシステム。 10.各アドレス値に応答して、出力のそれぞれの1つが刺激されるかまたはあ らかじめ定められたしきい値を越えて刺激される、請求項1乃至請求項9のいず れかに記載のシステム。 11.複数の解像度値のいずれかを表す解像度信号を受け取る解像度入力部を含 み、 像度信号が第1の値を持つ時、各アドレス値に応答して刺激される中間ノード の組み合わせが第1の数の出力が刺激され、あるいは予め定められたしきい値を 越えて刺激されることを可能にし、また、 像度信号が第2の値を持つ時、各アドレス値に応答して刺激される中間ノード の組み合わせが第1の数より大きい第2の数の出力のグループが刺激され、ある いは予め定められたしきい値を越えて刺激されることを可能にするように、 復号器が解像度信号に応答する、請求項1乃至請求項9のいずれかに記載のシ ステム。 12.解像度信号が少なくとも1つの更に別の値を持つ時、各アドレス値に応答 して刺激される中間ノードの組み合わせが上記第1および第2の数より大きい更 に別の数の出力のグループが刺激されるかあるいは予め定められたしきい値を越 えて刺激されることを可能にするように、復号器が解像度信号に応答する、請求 項11に記載のシステム。 13.上記更に別の数が上記第2の数の整数倍である、請求項12に記載のシス テム。 14.解像度信号が上記更に別の数の1つを持つ時、各グループは、解像度信号 が上記第2の値を持つ時の予め定められた数のグループの和集合である、請求項 13に記載のシステム。 15.上記更に別の数が上記第1の数の整数倍である、請求項12に記載のシス テム。 16.解像度信号が上記更に別の数の1つを持つ時、各グループは、解像度信号 が上記第1の値を持つ時の予め定められた数のグループの和集合である、請求項 15に記載のシステム。 17.上記第1の数が1である、請求項11乃至請求項16のいずれかに記載の システム。 18.解像度信号が上記第2の値を持つ時各アドレス値に応答して刺激される出 力が相互に隣接して物理的にグループ化される、請求項11乃至請求項17のい ずれかに記載のシステム。 19.各アドレス値に応答して、あらかじめ定められたしきい値を越えて刺激さ れない出力のすべては、上記あらかじめ定められたしきい値より低い第2のあら かじめ定められたしきい値を越えて刺激されない、請求項10乃至請求項18の いずれかに記載のシステム。 20.請求項1乃至請求項19のいずれかに記載のシステムを製造する方法であ って、 複数のアドレス値のいずれかを表すアドレス信号に応答し、各アドレス値に関 して中間ノードのそれぞれの組み合わせを刺激するように構成される復号器を用 意するステップと、 複数の出力部を用意するステップと、 各出力部に関して、その出力部が応答すべき中間ノードのそれぞれのグループ を決定するステップと、 その出力部に適用される刺激がそれぞれのグループにおける中間ノードの各々 に復号器によって適用される刺激に依存するように、それぞれの決定されたグル ープにおける中間ノードに各出力部を応答させるステップと、 を含み、 復号器によって実行される多段プロセスを決定するステップと、 各アドレス値に応答してどの中間ノードを刺激すべきかを決定する際に上記決 定された多段プロセスを実行するように復号器を構成するステップと、 出力部が応答すべき中間ノードのグループを決定する上記ステップにおいて上 記決定された多段プロセスを使用するステップと、 を有することを特徴とする方法。 21.複数のアドレス値のいずれかを表すアドレス信号に応答し、各アドレス値 に関して中間ノードのそれぞれの組み合わせを刺激するように構成される復号器 を用意する上記ステップ、および、各出力部に関して、その出力部が応答すべき 中間ノードのそれぞれのグループを決定する上記ステップが、定数加重コードの 決定によって達成され、上記定数加重コードのワードが各アドレス値に関する中 間ノードのそれぞれの組み合わせを決定するために使用され、復号器によって実 行される多段プロセスが予め定められた定数加重コードのワードの決定を含む、 請求項20に記載の方法。 22.定数加重コードがアフィン幾何配置へのアドレス値の対応付けによって導 出される、請求項21に記載の方法。 23.定数加重コードが投影幾何配置へのアドレス値の対応付けによって導出さ れる、請求項21に記載の方法。 24.定数加重コードが差分ファミリのセットの変換としてアドレス値を表すこ とによって導出される、請求項21に記載の方法。 25.定数加重コードが、連結において使用される特定のコードワードを決定す るアドレス値を用いるコード連結方法によって導出される、請求項21に記載の 方法。
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GBGB9706457.0A GB9706457D0 (en) | 1997-03-27 | 1997-03-27 | Addressing arrays of electrically-controllable elements |
GB9706457.0 | 1997-03-27 | ||
GB9713690.7 | 1997-06-30 | ||
GBGB9713690.7A GB9713690D0 (en) | 1997-06-30 | 1997-06-30 | Decoder system |
PCT/GB1998/000917 WO1998044480A1 (en) | 1997-03-27 | 1998-03-26 | Address decoder system |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2001519921A true JP2001519921A (ja) | 2001-10-23 |
JP4713699B2 JP4713699B2 (ja) | 2011-06-29 |
Family
ID=26311283
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP54128898A Expired - Fee Related JP4713699B2 (ja) | 1997-03-27 | 1998-03-26 | 復号器システム |
Country Status (7)
Country | Link |
---|---|
US (2) | US6697075B1 (ja) |
EP (1) | EP0970460B1 (ja) |
JP (1) | JP4713699B2 (ja) |
KR (1) | KR100596123B1 (ja) |
CN (1) | CN1111835C (ja) |
DE (1) | DE69815086T2 (ja) |
WO (1) | WO1998044480A1 (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010217876A (ja) * | 2009-03-18 | 2010-09-30 | Keiho Kagi Yugenkoshi | 不揮発性表示モジュール及び不揮発性表示装置 |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1418568B1 (en) * | 2002-11-07 | 2007-01-10 | Dialog Semiconductor GmbH | Method and system for saving power in row driver circuits for monochrome liquid crystal displays |
EP1628282A1 (en) * | 2004-08-20 | 2006-02-22 | Dialog Semiconductor GmbH | Display controller with DRAM graphics memory |
US7948457B2 (en) * | 2005-05-05 | 2011-05-24 | Qualcomm Mems Technologies, Inc. | Systems and methods of actuating MEMS display elements |
US7777715B2 (en) * | 2006-06-29 | 2010-08-17 | Qualcomm Mems Technologies, Inc. | Passive circuits for de-multiplexing display inputs |
US20080192029A1 (en) * | 2007-02-08 | 2008-08-14 | Michael Hugh Anderson | Passive circuits for de-multiplexing display inputs |
JP2010039208A (ja) * | 2008-08-05 | 2010-02-18 | Nec Electronics Corp | ゲート線駆動回路 |
US8610650B2 (en) * | 2009-05-20 | 2013-12-17 | Dialog Semiconductor Gmbh | Advanced multi line addressing |
EP2447620A1 (de) | 2010-10-29 | 2012-05-02 | Hafenbahn GmbH & Co. KG | Vorrichtung zur Anordnung von Solarpaneelen und/oder Wärmekollektoren auf einem Untergrund sowie ein System, das wenigstens zwei solcher Vorrichtungen umfasst |
EP2466227B1 (de) | 2010-12-18 | 2013-04-03 | Hafenbahn GmbH & Co. KG | Vorrichtung zur Anordnung von Solarpaneelen und/oder Wärmekollektoren auf einem Untergrund sowie ein Verfahren zur Herstellung einer solchen Vorrichtung |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5034736A (en) * | 1989-08-14 | 1991-07-23 | Polaroid Corporation | Bistable display with permuted excitation |
JP2001517322A (ja) * | 1997-03-27 | 2001-10-02 | ヒューレット・パッカード・カンパニー | 電気的に制御可能なエレメント・アレイのアドレス指定 |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3871003A (en) | 1972-08-14 | 1975-03-11 | Nippon Telegraph & Telephone | Electrostatic recording apparatus with core matrix |
US3898616A (en) * | 1974-07-18 | 1975-08-05 | Bell Telephone Labor Inc | Threshold logic circuit for detecting exactly M out of a set of N signals |
US4104735A (en) * | 1976-09-15 | 1978-08-01 | Siemens Aktiengesellschaft | Arrangement for addressing a MOS store |
US5122873A (en) * | 1987-10-05 | 1992-06-16 | Intel Corporation | Method and apparatus for selectively encoding and decoding a digital motion video signal at multiple resolution levels |
EP0365732B1 (en) * | 1988-10-28 | 1993-08-18 | International Business Machines Corporation | Two stage address decoder circuit for semiconductor memories |
US5278961A (en) * | 1990-02-22 | 1994-01-11 | Hewlett-Packard Company | Physical address to logical address translator for memory management units |
GB9117680D0 (en) * | 1991-08-16 | 1991-10-02 | Philips Electronic Associated | Electronic matrix array devices |
US5369621A (en) * | 1992-08-26 | 1994-11-29 | Hewlett-Packard Company | Domino style address predecoder |
US5430461A (en) * | 1993-08-26 | 1995-07-04 | Industrial Technology Research Institute | Transistor array for addressing display panel |
US5640365A (en) * | 1994-09-09 | 1997-06-17 | Kabushiki Kaisha Toshiba | Semiconductor memory device with a decoding peripheral circuit for improving the operation frequency |
EP1802138A3 (en) * | 1995-03-15 | 2008-11-12 | Kabushiki Kaisha Toshiba | Moving picture coding and/or decoding systems |
JP2689950B2 (ja) * | 1995-04-13 | 1997-12-10 | 日本電気株式会社 | 高速低電力型デコード回路 |
US5592160A (en) * | 1995-10-26 | 1997-01-07 | Hewlett-Packard Company | Method and apparatus for transmission code decoding and encoding |
US6243287B1 (en) * | 2000-01-27 | 2001-06-05 | Hewlett-Packard Company | Distributed decode system and method for improving static random access memory (SRAM) density |
US6275442B1 (en) * | 2000-05-16 | 2001-08-14 | Hewlett-Packard Company | Address decoder and method for ITS accelerated stress testing |
-
1998
- 1998-03-26 CN CN98803640A patent/CN1111835C/zh not_active Expired - Fee Related
- 1998-03-26 JP JP54128898A patent/JP4713699B2/ja not_active Expired - Fee Related
- 1998-03-26 KR KR1019997008720A patent/KR100596123B1/ko not_active IP Right Cessation
- 1998-03-26 WO PCT/GB1998/000917 patent/WO1998044480A1/en active IP Right Grant
- 1998-03-26 DE DE69815086T patent/DE69815086T2/de not_active Expired - Lifetime
- 1998-03-26 EP EP98913913A patent/EP0970460B1/en not_active Expired - Lifetime
- 1998-03-26 US US09/381,010 patent/US6697075B1/en not_active Expired - Fee Related
-
2003
- 2003-09-23 US US10/669,477 patent/US7173610B2/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5034736A (en) * | 1989-08-14 | 1991-07-23 | Polaroid Corporation | Bistable display with permuted excitation |
JP2001517322A (ja) * | 1997-03-27 | 2001-10-02 | ヒューレット・パッカード・カンパニー | 電気的に制御可能なエレメント・アレイのアドレス指定 |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010217876A (ja) * | 2009-03-18 | 2010-09-30 | Keiho Kagi Yugenkoshi | 不揮発性表示モジュール及び不揮発性表示装置 |
US8643639B2 (en) | 2009-03-18 | 2014-02-04 | Pervasive Display Co., Ltd. | Non-volatile display module and non-volatile display apparatus |
Also Published As
Publication number | Publication date |
---|---|
KR100596123B1 (ko) | 2006-07-05 |
DE69815086D1 (de) | 2003-07-03 |
CN1111835C (zh) | 2003-06-18 |
WO1998044480A1 (en) | 1998-10-08 |
US20050174356A1 (en) | 2005-08-11 |
KR20010005652A (ko) | 2001-01-15 |
JP4713699B2 (ja) | 2011-06-29 |
US6697075B1 (en) | 2004-02-24 |
EP0970460B1 (en) | 2003-05-28 |
CN1251190A (zh) | 2000-04-19 |
EP0970460A1 (en) | 2000-01-12 |
DE69815086T2 (de) | 2004-04-01 |
US7173610B2 (en) | 2007-02-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
Scherson et al. | Parallel sorting in two-dimensional VLSI models of computation | |
Yakopcic et al. | Extremely parallel memristor crossbar architecture for convolutional neural network implementation | |
CN106847335B (zh) | 基于阻变存储阵列的卷积计算存储一体化设备及方法 | |
Cook et al. | Self-assembled circuit patterns | |
JP2001519921A (ja) | 復号器システム | |
JPS5819098B2 (ja) | 電子計算機方式 | |
JP2001517322A (ja) | 電気的に制御可能なエレメント・アレイのアドレス指定 | |
JPH0370064A (ja) | メッシュプロセッサアレー | |
Marchal¹ et al. | Embryological development on silicon | |
US4465999A (en) | Matrix driving method for electro-optical display device | |
US11662980B2 (en) | In-memory arithmetic processors | |
JP4579798B2 (ja) | 演算装置 | |
US12020143B2 (en) | Digital neuromorphic code processor | |
Van Rentergem et al. | Implementing an arbitrary reversible logic gate | |
KR102130532B1 (ko) | 커널 하드웨어 장치 | |
JP3750548B2 (ja) | 液晶表示装置、液晶表示装置の駆動方法、液晶表示装置の駆動回路および電子機器 | |
EP4235398A1 (en) | Hyperdimensional mixed-signal processor | |
JPH0836373A (ja) | ディスプレイ用コントローラ | |
Alahmadi | Memristive Probabilistic Computing | |
JP3911252B2 (ja) | 演算要素セル及び複数の演算要素セルを含むセルラプロセッサ | |
Yang | Leveraging RRAM to Design Efficient Digital Circuits and Systems for Beyond Von Neumann in-Memory Computing | |
US20060132412A1 (en) | Display device and method for driving a display device with reduced power consumption | |
Cılasun et al. | An Inference and Learning Engine for Spiking Neural Networks in Computational RAM (CRAM) | |
Bandman | Synthesis of algorithmically oriented architectures of optical processors | |
JP2021028713A (ja) | 階調電圧生成回路およびこれを備えた表示装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20050318 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20080916 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20081215 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20091215 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20100311 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20101109 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110117 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20110301 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20110325 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140401 Year of fee payment: 3 |
|
S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313113 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140401 Year of fee payment: 3 |
|
R360 | Written notification for declining of transfer of rights |
Free format text: JAPANESE INTERMEDIATE CODE: R360 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140401 Year of fee payment: 3 |
|
R360 | Written notification for declining of transfer of rights |
Free format text: JAPANESE INTERMEDIATE CODE: R360 |
|
R371 | Transfer withdrawn |
Free format text: JAPANESE INTERMEDIATE CODE: R371 |
|
S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313113 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140401 Year of fee payment: 3 |
|
R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
LAPS | Cancellation because of no payment of annual fees |