JP2000174850A - 高速シリアルバスコントローラ装置、及び同装置に於ける送信制御方法 - Google Patents
高速シリアルバスコントローラ装置、及び同装置に於ける送信制御方法Info
- Publication number
- JP2000174850A JP2000174850A JP10349589A JP34958998A JP2000174850A JP 2000174850 A JP2000174850 A JP 2000174850A JP 10349589 A JP10349589 A JP 10349589A JP 34958998 A JP34958998 A JP 34958998A JP 2000174850 A JP2000174850 A JP 2000174850A
- Authority
- JP
- Japan
- Prior art keywords
- packet
- serial bus
- error
- data
- transmission
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Landscapes
- Small-Scale Networks (AREA)
- Communication Control (AREA)
- Maintenance And Management Of Digital Transmission (AREA)
- Debugging And Monitoring (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP10349589A JP2000174850A (ja) | 1998-12-09 | 1998-12-09 | 高速シリアルバスコントローラ装置、及び同装置に於ける送信制御方法 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP10349589A JP2000174850A (ja) | 1998-12-09 | 1998-12-09 | 高速シリアルバスコントローラ装置、及び同装置に於ける送信制御方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2000174850A true JP2000174850A (ja) | 2000-06-23 |
| JP2000174850A5 JP2000174850A5 (enExample) | 2005-07-07 |
Family
ID=18404753
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP10349589A Pending JP2000174850A (ja) | 1998-12-09 | 1998-12-09 | 高速シリアルバスコントローラ装置、及び同装置に於ける送信制御方法 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JP2000174850A (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2008544389A (ja) * | 2005-06-21 | 2008-12-04 | エヌエックスピー ビー ヴィ | PCIExpressデバイスのデータ完全性の並列検査方法 |
-
1998
- 1998-12-09 JP JP10349589A patent/JP2000174850A/ja active Pending
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2008544389A (ja) * | 2005-06-21 | 2008-12-04 | エヌエックスピー ビー ヴィ | PCIExpressデバイスのデータ完全性の並列検査方法 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP4370222B2 (ja) | 不良のレーンを特定し、リンクを通じて接続された2つのcsiエージェントの幅の容量を交換するための方法 | |
| US6418504B2 (en) | System and method for coupling peripheral buses through a serial bus using a split bridge implementation | |
| US6157972A (en) | Apparatus and method for processing packetized information over a serial bus | |
| US20020010824A1 (en) | Electronic equipment and method for processing digital serial data at bus initialization phase in interface unit | |
| US5574865A (en) | System for data transfer protection during module connection/disconnection onto live bus | |
| US6779052B2 (en) | Electronic apparatus, system and method for controlling communication among devices coupled through different interfaces | |
| JP3584789B2 (ja) | データ転送制御装置及び電子機器 | |
| US20030131122A1 (en) | Information communication apparatus, information communication method, and information communication process program | |
| EP0739112A2 (en) | Electronic devices and operating mode control thereof | |
| US7395365B2 (en) | Data transfer control system, electronic instrument, program, and data transfer control method | |
| US20070288773A1 (en) | Method and Systems for a Radiation Tolerant Bus Interface Circuit | |
| US7028132B2 (en) | Distributed peer-to-peer communication for interconnect busses of a computer system | |
| US7164689B2 (en) | Multi-initiator control unit and method | |
| US7213180B2 (en) | Bus bridge circuit, bus connection system, and data error notification method for bus bridge circuit | |
| JP2000174850A (ja) | 高速シリアルバスコントローラ装置、及び同装置に於ける送信制御方法 | |
| JP2001223726A (ja) | 多重通信方法、多重通信装置および多重通信システム | |
| US5394438A (en) | Data transmitting method | |
| US7167940B2 (en) | Data processing method, data processing apparatus, communications device, communications method, communications protocol and program | |
| CN100541468C (zh) | 系统管理总线从属装置的从属地址扫描装置及其方法 | |
| JP3495878B2 (ja) | データ処理方法、データ処理装置及びプリンタ | |
| JP2007026196A (ja) | Usbテストモニタ回路 | |
| JPH114240A (ja) | 通信制御装置 | |
| JPH10334044A (ja) | シリアルインタフェース方法 | |
| KR100235295B1 (ko) | 호스트 접속장치의 피씨아이(pci) 버스 제어장치 및 제어방법 | |
| JPH10228355A (ja) | データ転送装置及びその制御方法及び印刷システム |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20041105 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20041105 |
|
| RD02 | Notification of acceptance of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7422 Effective date: 20050414 |
|
| RD04 | Notification of resignation of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7424 Effective date: 20050606 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20060413 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20060418 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20061212 |