IT1284718B1 - Dispositivo e procedimento per allineare temporalmente segnali numerici, ad esempio un segnale di orologio ed un flusso di dati. - Google Patents

Dispositivo e procedimento per allineare temporalmente segnali numerici, ad esempio un segnale di orologio ed un flusso di dati.

Info

Publication number
IT1284718B1
IT1284718B1 IT96TO000665A ITTO960665A IT1284718B1 IT 1284718 B1 IT1284718 B1 IT 1284718B1 IT 96TO000665 A IT96TO000665 A IT 96TO000665A IT TO960665 A ITTO960665 A IT TO960665A IT 1284718 B1 IT1284718 B1 IT 1284718B1
Authority
IT
Italy
Prior art keywords
procedure
flow
data
clock signal
numerical signals
Prior art date
Application number
IT96TO000665A
Other languages
English (en)
Inventor
Bruno Bostica
Marco Burzio
Paolo Pellegrino
Original Assignee
Cselt Centro Studi Lab Telecom
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cselt Centro Studi Lab Telecom filed Critical Cselt Centro Studi Lab Telecom
Priority to IT96TO000665A priority Critical patent/IT1284718B1/it
Priority to US08/869,936 priority patent/US6067334A/en
Priority to JP21547897A priority patent/JP3217017B2/ja
Priority to EP97113112A priority patent/EP0822683B1/en
Priority to DE69734954T priority patent/DE69734954T2/de
Priority to CA002212292A priority patent/CA2212292C/en
Publication of ITTO960665A1 publication Critical patent/ITTO960665A1/it
Application granted granted Critical
Publication of IT1284718B1 publication Critical patent/IT1284718B1/it

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0337Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals
    • H04L7/0338Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals the correction of the phase error being performed by a feed forward loop

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Information Transfer Systems (AREA)
  • Pulse Circuits (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Communication Control (AREA)
IT96TO000665A 1996-07-31 1996-07-31 Dispositivo e procedimento per allineare temporalmente segnali numerici, ad esempio un segnale di orologio ed un flusso di dati. IT1284718B1 (it)

Priority Applications (6)

Application Number Priority Date Filing Date Title
IT96TO000665A IT1284718B1 (it) 1996-07-31 1996-07-31 Dispositivo e procedimento per allineare temporalmente segnali numerici, ad esempio un segnale di orologio ed un flusso di dati.
US08/869,936 US6067334A (en) 1996-07-31 1997-06-05 Device for and method of aligning in time digital signals, for example a clock signal and data stream
JP21547897A JP3217017B2 (ja) 1996-07-31 1997-07-28 クロック信号やデータストリームのようなデジタル信号を時間整列するための装置及び方法
EP97113112A EP0822683B1 (en) 1996-07-31 1997-07-30 Device for and method of aligning in time digital signals, for example a clock signal and a data stream
DE69734954T DE69734954T2 (de) 1996-07-31 1997-07-30 Verfahren und Vorrichtung zur Einphasung von digitalen Zeitsignalen wie z.B. einem Taktsignal und einem Datenstrom
CA002212292A CA2212292C (en) 1996-07-31 1997-07-30 Device for and method of aligning in time digital signals, for example a clock signal and a data stream

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
IT96TO000665A IT1284718B1 (it) 1996-07-31 1996-07-31 Dispositivo e procedimento per allineare temporalmente segnali numerici, ad esempio un segnale di orologio ed un flusso di dati.

Publications (2)

Publication Number Publication Date
ITTO960665A1 ITTO960665A1 (it) 1998-01-31
IT1284718B1 true IT1284718B1 (it) 1998-05-21

Family

ID=11414832

Family Applications (1)

Application Number Title Priority Date Filing Date
IT96TO000665A IT1284718B1 (it) 1996-07-31 1996-07-31 Dispositivo e procedimento per allineare temporalmente segnali numerici, ad esempio un segnale di orologio ed un flusso di dati.

Country Status (6)

Country Link
US (1) US6067334A (it)
EP (1) EP0822683B1 (it)
JP (1) JP3217017B2 (it)
CA (1) CA2212292C (it)
DE (1) DE69734954T2 (it)
IT (1) IT1284718B1 (it)

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10328163A (ja) 1997-05-28 1998-12-15 Siemens Ag 核スピン断層撮影装置のためのパルスシーケンスの制御方法及び装置
US6421702B1 (en) * 1998-06-09 2002-07-16 Advanced Micro Devices, Inc. Interrupt driven isochronous task scheduler system
US6502123B1 (en) 1998-06-09 2002-12-31 Advanced Micro Devices, Inc. Isochronous system using certified drivers to ensure system stability
US6704763B1 (en) 1998-06-09 2004-03-09 Advanced Micro Devices, Inc. Hardware enforcement mechanism for an isochronous task scheduler
US6400706B1 (en) * 1999-04-02 2002-06-04 Qualcomm Incorporated System and method for re-synchronizing a phase-independent first-in first-out memory
EP1076435A1 (en) * 1999-08-12 2001-02-14 STMicroelectronics S.r.l. A detector for detecting timing in a data flow
US6333653B1 (en) * 1999-11-04 2001-12-25 International Business Machines Corporation System and method for phase alignment of a plurality of clock pulses when starting, stopping and pulsing clocks
EP1172962A3 (en) * 2000-07-13 2003-09-03 Tektronix, Inc. Bit rate agile clock recovery circuit
US8385476B2 (en) 2001-04-25 2013-02-26 Texas Instruments Incorporated Digital phase locked loop
EP1331750A1 (en) 2002-01-28 2003-07-30 Lucent Technologies Inc. Method and circuit arrangement for clock recovery
WO2004105303A1 (en) 2003-04-29 2004-12-02 Telefonaktiebolaget Lm Ericsson (Publ) Multiphase clock recovery
TWI243980B (en) * 2003-10-09 2005-11-21 Via Tech Inc Switch circuit for switching clock signals
US7707312B2 (en) * 2003-12-31 2010-04-27 Alcatel Lucent Printer discovery protocol system and method
US7554372B1 (en) * 2005-08-14 2009-06-30 National Semiconductor Corporation Digital dead-time controller for pulse width modulators
CN100405252C (zh) * 2005-11-11 2008-07-23 鸿富锦精密工业(深圳)有限公司 时钟信号转换电路
US7816960B2 (en) * 2007-08-09 2010-10-19 Qualcomm Incorporated Circuit device and method of measuring clock jitter
US9281934B2 (en) * 2014-05-02 2016-03-08 Qualcomm Incorporated Clock and data recovery with high jitter tolerance and fast phase locking
US10158364B1 (en) * 2017-08-31 2018-12-18 Taiwan Semiconductor Manufacturing Co., Ltd. Realignment strength controller for solving loop conflict of realignment phase lock loop
EP3566197B1 (en) 2018-12-21 2022-03-30 Advanced New Technologies Co., Ltd. Blockchain data protection based on generic account model and homomorphic encryption
MX2019008738A (es) 2018-12-21 2019-09-09 Alibaba Group Holding Ltd Proteccion de datos de cadenas de bloques basada en modelo de cuenta generica y cifrado homomorfico.
KR102185224B1 (ko) * 2019-01-31 2020-12-02 부경대학교 산학협력단 작업자와 작업환경의 모니터링이 가능한 헬멧 및 이를 이용한 작업현장 모니터링 시스템
KR102410399B1 (ko) * 2020-03-19 2022-06-20 한국광기술원 광 자극을 이용하여 뇌파 안정을 지원하기 위한 장치 및 이를 포함하는 시스템

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4672639A (en) * 1984-05-24 1987-06-09 Kabushiki Kaisha Toshiba Sampling clock pulse generator
US4700347A (en) * 1985-02-13 1987-10-13 Bolt Beranek And Newman Inc. Digital phase adjustment
FR2604043B1 (fr) * 1986-09-17 1993-04-09 Cit Alcatel Dispositif de recalage d'un ou plusieurs trains de donnees binaires de debits identiques ou sous-multiples sur un signal de reference d'horloge synchrone
US5022057A (en) * 1988-03-11 1991-06-04 Hitachi, Ltd. Bit synchronization circuit
US5034967A (en) * 1988-11-14 1991-07-23 Datapoint Corporation Metastable-free digital synchronizer with low phase error
EP0384918B1 (de) * 1989-02-23 1994-08-24 Siemens Aktiengesellschaft Verfahren und Anordnung zum Anpassen eines Taktes an ein plesiochrones Datensignal und zu dessen Abtakten mit dem angepassten Takt
US5022056A (en) * 1989-10-23 1991-06-04 National Semiconductor Corporation Method and structure for digital phase synchronization
JPH0778774B2 (ja) * 1991-02-22 1995-08-23 インターナショナル・ビジネス・マシーンズ・コーポレイション 短待ち時間データ回復装置及びメッセージデータの同期化方法
ES2183808T3 (es) * 1993-10-12 2003-04-01 Cit Alcatel Circuito sincronizador.
US5689530A (en) * 1994-06-22 1997-11-18 Alcatel Network Systems, Inc. Data recovery circuit with large retime margin

Also Published As

Publication number Publication date
EP0822683A2 (en) 1998-02-04
JP3217017B2 (ja) 2001-10-09
ITTO960665A1 (it) 1998-01-31
US6067334A (en) 2000-05-23
CA2212292C (en) 2001-10-16
JPH1091578A (ja) 1998-04-10
DE69734954D1 (de) 2006-02-02
DE69734954T2 (de) 2006-08-24
EP0822683A3 (en) 2000-11-08
EP0822683B1 (en) 2005-12-28
CA2212292A1 (en) 1998-01-31

Similar Documents

Publication Publication Date Title
IT1284718B1 (it) Dispositivo e procedimento per allineare temporalmente segnali numerici, ad esempio un segnale di orologio ed un flusso di dati.
ID20168A (id) Pengolahan data pada suatu sinyal aliran bit
FR2768547B1 (fr) Procede de debruitage d'un signal de parole numerique
DE69634017D1 (de) Signalsaufzeichnungsmedien
DE69925654D1 (de) Informationsaufzeichnungssystem
DE69738879D1 (de) Taktrückgewinnungssystem für einen digitalen Signalprozessor
DE69733407D1 (de) Schnittstelle zur datenübertragung zwischen zwei taktbereichen
DE69626724D1 (de) Datenaufzeichnungsmedien
DE69605037D1 (de) Taktquellensynchrone datenverbindung
DE69805536D1 (de) Datenaufzeichnungsgerät
FR2673343B1 (fr) Systeme de telecommunication permettant d'harmoniser les frequences des signaux d'horloge dans des reseaux, notamment radiotelephoniques numeriques, independants.
IL182675A0 (en) System and method for integrating call record information
NO994017D0 (no) FramgangsmÕte for Õ prosessere seismiske datasignaler
DE69841745D1 (de) Aufzeichnungsgerät, Aufzeichnungsverfahren, Aufzeichnungsmedium
FI971052A0 (fi) Menetelmä digitaalisesti moduloitujen datasignaalien demoduloimiseksi
DE69838740D1 (de) Digitalsignalwiedergabegerät
DE69724227D1 (de) Informationssignalaufzeichnungsmedium gebrauchendes aufzeichnungsgerät
FR2721467B1 (fr) Procédé et convertisseur destinés à convertir des signaux rectangulaires en signaux en phase.
DE69535295D1 (de) Informationsanbietersystem
FR2792150B1 (fr) Procedes et dispositis de codage et de decodage de signaux numeriques, et systemes les mettant en oeuvre
DK0871182T3 (da) Fladkabel til overføring af signaler med høj datahastighed
FR2677200B1 (fr) Dispositif de securisation de donnees numeriques.
DE69018703D1 (de) Aufzeichnungs-Wiedergabegerät für Signale.
DE69527556D1 (de) Aufnahmevorrichtung für digitale Signale
FR2768546B1 (fr) Procede de debruitage d'un signal de parole numerique

Legal Events

Date Code Title Description
0001 Granted