GB1292060A - A method of manufacturing a semiconductor device - Google Patents

A method of manufacturing a semiconductor device

Info

Publication number
GB1292060A
GB1292060A GB1758570A GB1758570A GB1292060A GB 1292060 A GB1292060 A GB 1292060A GB 1758570 A GB1758570 A GB 1758570A GB 1758570 A GB1758570 A GB 1758570A GB 1292060 A GB1292060 A GB 1292060A
Authority
GB
United Kingdom
Prior art keywords
layer
etching
coated
layers
exposed
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
GB1758570A
Inventor
Toshio Abe
Kanro Sato
Toshiro Sakamoto
Ayao Miyazaki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Tokyo Shibaura Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP2861969A external-priority patent/JPS5231711B1/ja
Priority claimed from JP2895769A external-priority patent/JPS4824355B1/ja
Application filed by Tokyo Shibaura Electric Co Ltd filed Critical Tokyo Shibaura Electric Co Ltd
Publication of GB1292060A publication Critical patent/GB1292060A/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/29Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
    • H01L23/291Oxides or nitrides or carbides, e.g. ceramics, glass
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23FNON-MECHANICAL REMOVAL OF METALLIC MATERIAL FROM SURFACE; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL; MULTI-STEP PROCESSES FOR SURFACE TREATMENT OF METALLIC MATERIAL INVOLVING AT LEAST ONE PROCESS PROVIDED FOR IN CLASS C23 AND AT LEAST ONE PROCESS COVERED BY SUBCLASS C21D OR C22F OR CLASS C25
    • C23F1/00Etching metallic material by chemical means
    • C23F1/02Local etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Organic Chemistry (AREA)
  • Metallurgy (AREA)
  • Mechanical Engineering (AREA)
  • Materials Engineering (AREA)
  • General Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Manufacturing & Machinery (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Drying Of Semiconductors (AREA)
  • Weting (AREA)

Abstract

1292060 Sputter-etching TOKYO SHIBURA ELECTRIC CO Ltd 14 April 1970 [15 April 1969 16 April 1969] 17585/70 Heading B3V [Also in Divisions B6 C7 and H1] An etching process comprises applying to one surface of a substrate two layers of different materials and etchable at different rates in side by side adjoined relationship, and preferably of different thickness, and etching the layers so as to form along the junction between the layers extremely fine openings extending down to the substrate, the rate of etching at the junction being more rapid than elsewhere. The thicker layer may overlie the thinner layer in the vicinity of the junction. The etching may be carried out by sputtering, the two layers being preferably titanium and gold. The substance and an electrode plate are disposed in argon gas so as to face each other and direct current or high frequency current of the order of 10 K to 10 MHz is introduced across them to impress the electrode plate with a high negative voltage. Example 1.-On one side of a P-type semiconductor substance 1, Fig. 20, having a resistivity of 10 ohm/cm., there is formed by vapour growth an N-type silicon layer 2 one micron thick and having a resistivity of 0À5 ohm/cm., and thereafter there is deposited on the layer 2 a silicon dioxide layer 4000 angstroms thick by low temperature chemical evaporation using a gaseous mixture of SiH 4 , Ar and O 2 . The last layer is perforated by photolithographic etching to produce cavities so as to conduct P + diffusion 4 and cavities to conduct N + diffusion to a depth of 0À5 micron at 1000‹ C. using a gaseous mixture of POCl 2 , N 2 and O 2 , forming a source region 5, drain region 6 and island region 7, and said last layer is etched away with hydrofluoric acid and ammonium fluoride. On the exposed layer 2 is now deposited a silicon dioxide layer 8 one micron thick using SiH 4 , Ar and O 2 , and the surface of the layer is coated with photosensitive resin 9, part of which is exposed and developed, whereafter there is sputter etched into the layer 8 an opening fully including the island region 7. There is thin coated overall by high frequency sputtering silicon nitride layers 11a, 11b 2000 angstroms thick, the layers 11b on the resin being removed by rubbing with a cotton bar, and the resin being removed by boiling in benzene sulphonate. The etching process described above is then used after heat treatment at 800‹ C. for 30 minutes resulting in exposing a rectangular ribbon-form area 12, Fig. 2C, of the substrate around the layer 11a 4000 angstroms wide and the layer 8 is etched to half its original thickness. The entire surface is coated with silicon dioxide, which is all removed by photolithographic etching except two portions overlying and overlapping two opposite portions of the area 12, leaving two opposite portions of the area 12 exposed. The entire surface is coated with platinum, all of which is removed by photolithographic etching except where it extends into the exposed portions of the area 12, to form gate electrodes 14, Fig. 2E. Further openings are formed in the layer 8, and in them is deposited aluminium by vapour deposition to form a source electrode 15 and a drain electrode 16. The product is a Schottling gate FET having a gate width of 4000 angstroms. Example 2.-A substrate 1, Fig. 3B, comprising an N+ silicon layer (2 microns thick, resistivity 0À5 ohm/cm.) and an N silicon layer (resistivity 0À01 ohm/cm.), prepared by vapour growth is coated with a silicon dioxide layer 2 one micron thick. The layer 2 is coated with a photosensitive resin 3, part of which is exposed to light and developed, and an opening 4 ten microns in diameter is sputter-etched into the layer 2. The surface is then coated with molybdenum 1000-2000 angstroms thick, all of which is removed by a cotton bar except in the opening 4. The resin is then removed. The etching process described above is applied to the junction between the layers 2, 5 to form an annular opening 6, Fig. 3D, and the layer 2 is etched to half its original thickness. The surface is exposed to a gaseous atmosphere of SiH 4 , B 2 H 6 , O 2 and N 2 at 4500‹ C. to form a boronbearing silicon dioxide layer 7, Fig. 3E. Boron is thereafter diffused in the substrate 1 for one hour at 900‹ C. in the presence of an inert gas to a depth of 0À25 micron to form a narrow annular P-type auxiliary region 8. An opening is formed in the layer 7 to attach load-in electrodes to the layer 5. The product is a Schottling diode with a guard ring 8.
GB1758570A 1969-04-15 1970-04-14 A method of manufacturing a semiconductor device Expired GB1292060A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2861969A JPS5231711B1 (en) 1969-04-15 1969-04-15
JP2895769A JPS4824355B1 (en) 1969-04-16 1969-04-16

Publications (1)

Publication Number Publication Date
GB1292060A true GB1292060A (en) 1972-10-11

Family

ID=26366757

Family Applications (1)

Application Number Title Priority Date Filing Date
GB1758570A Expired GB1292060A (en) 1969-04-15 1970-04-14 A method of manufacturing a semiconductor device

Country Status (3)

Country Link
DE (1) DE2018027A1 (en)
GB (1) GB1292060A (en)
NL (1) NL7005296A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2000190A (en) * 1977-06-14 1979-01-04 Sony Corp Methods of electrolytically etching ferrite bodies and magnetic transducer heads including bodies so etched
GB2202236A (en) * 1987-03-09 1988-09-21 Philips Electronic Associated Manufacture of electronic devices comprising cadmium mercury telluride involving vapour phase deposition

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1543845A (en) * 1975-05-27 1979-04-11 Fairchild Camera Instr Co Production of a narrow opening to a surface of a material
US4053349A (en) * 1976-02-02 1977-10-11 Intel Corporation Method for forming a narrow gap
IT1089299B (en) * 1977-01-26 1985-06-18 Mostek Corp PROCEDURE FOR MANUFACTURING A SEMICONDUCTIVE DEVICE
FR2460037A1 (en) * 1979-06-22 1981-01-16 Thomson Csf METHOD FOR SELF-ALIGNING REGIONS DIFFERENTLY DOPED FROM A SEMICONDUCTOR STRUCTURE

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2000190A (en) * 1977-06-14 1979-01-04 Sony Corp Methods of electrolytically etching ferrite bodies and magnetic transducer heads including bodies so etched
GB2000190B (en) * 1977-06-14 1982-03-17 Sony Corp Methods of electrolytically etching ferrite bodies and magnetic transducer heads including bodies so etched
GB2202236A (en) * 1987-03-09 1988-09-21 Philips Electronic Associated Manufacture of electronic devices comprising cadmium mercury telluride involving vapour phase deposition
GB2202236B (en) * 1987-03-09 1991-04-24 Philips Electronic Associated Manufacture of electronic devices comprising cadmium mercury telluride

Also Published As

Publication number Publication date
DE2018027A1 (en) 1970-10-22
NL7005296A (en) 1970-10-19

Similar Documents

Publication Publication Date Title
GB972512A (en) Methods of making semiconductor devices
GB1319682A (en) Thin film metallization process for microcircuits
US3920861A (en) Method of making a semiconductor device
JPS62500414A (en) 3-V and 2-6 group compound semiconductor coating
US4270136A (en) MIS Device having a metal and insulating layer containing at least one cation-trapping element
US3566518A (en) Method for fabricating field-effect transistor devices and integrated circuit modules containing the same by selective diffusion of activator impurities through preselected portions of passivating-insulating films
JPS5599722A (en) Preparation of semiconductor device
US3244555A (en) Semiconductor devices
GB1400313A (en) Method of producing semiconductor device
GB1292060A (en) A method of manufacturing a semiconductor device
US3685140A (en) Short channel field-effect transistors
US3541676A (en) Method of forming field-effect transistors utilizing doped insulators as activator source
US3641405A (en) Field-effect transistors with superior passivating films and method of making same
US3411199A (en) Semiconductor device fabrication
GB1569931A (en) Manufacture of semiconductor devices
US4734749A (en) Semiconductor mesa contact with low parasitic capacitance and resistance
JPS5661169A (en) Preparation of compound semiconductor device
US3825455A (en) Method of producing insulated-gate field-effect semiconductor device having a channel stopper region
JPS57102053A (en) Semiconductor device
GB1361357A (en) Production of semiconductor devices
JPS54157496A (en) Manufacture of tunnel junction
JPS58178B2 (en) Manufacturing method of semiconductor device
JPS5635421A (en) Manufacture of minute structure
JPS55134932A (en) Preparation of semiconductor device
JPS5728359A (en) Semiconductor device

Legal Events

Date Code Title Description
PS Patent sealed
435 Patent endorsed 'licences of right' on the date specified (sect. 35/1949)
PCNP Patent ceased through non-payment of renewal fee