FR2472268A1 - Procede de formation de caisson dans des circuits integres - Google Patents
Procede de formation de caisson dans des circuits integres Download PDFInfo
- Publication number
- FR2472268A1 FR2472268A1 FR7931483A FR7931483A FR2472268A1 FR 2472268 A1 FR2472268 A1 FR 2472268A1 FR 7931483 A FR7931483 A FR 7931483A FR 7931483 A FR7931483 A FR 7931483A FR 2472268 A1 FR2472268 A1 FR 2472268A1
- Authority
- FR
- France
- Prior art keywords
- type
- conductivity
- walls
- substrate
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H10P90/191—
-
- H10P50/00—
-
- H10W10/031—
-
- H10W10/181—
-
- H10W10/30—
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/085—Isolated-integrated
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/117—Oxidation, selective
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/151—Simultaneous diffusion
Landscapes
- Element Separation (AREA)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| FR7931483A FR2472268A1 (fr) | 1979-12-21 | 1979-12-21 | Procede de formation de caisson dans des circuits integres |
| DE8080401616T DE3065715D1 (en) | 1979-12-21 | 1980-11-12 | Process for aligning photogravures with respect to region-isolating walls in integrated circuits |
| EP80401616A EP0031260B1 (fr) | 1979-12-21 | 1980-11-12 | Procédé d'alignement de photogravures par rapport aux murs d'isolement de caisson dans des circuits intégrés |
| US06/212,974 US4369561A (en) | 1979-12-21 | 1980-12-04 | Process for aligning diffusion masks with respect to isolating walls of coffers in integrated circuits |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| FR7931483A FR2472268A1 (fr) | 1979-12-21 | 1979-12-21 | Procede de formation de caisson dans des circuits integres |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| FR2472268A1 true FR2472268A1 (fr) | 1981-06-26 |
| FR2472268B1 FR2472268B1 (show.php) | 1983-10-14 |
Family
ID=9233091
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| FR7931483A Granted FR2472268A1 (fr) | 1979-12-21 | 1979-12-21 | Procede de formation de caisson dans des circuits integres |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US4369561A (show.php) |
| EP (1) | EP0031260B1 (show.php) |
| DE (1) | DE3065715D1 (show.php) |
| FR (1) | FR2472268A1 (show.php) |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4532700A (en) * | 1984-04-27 | 1985-08-06 | International Business Machines Corporation | Method of manufacturing semiconductor structures having an oxidized porous silicon isolation layer |
| US4627883A (en) * | 1985-04-01 | 1986-12-09 | Gte Laboratories Incorporated | Method of forming an isolated semiconductor structure |
| JPH01179342A (ja) * | 1988-01-05 | 1989-07-17 | Toshiba Corp | 複合半導体結晶体 |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3954523A (en) * | 1975-04-14 | 1976-05-04 | International Business Machines Corporation | Process for fabricating devices having dielectric isolation utilizing anodic treatment and selective oxidation |
| DE2633134A1 (de) * | 1975-07-26 | 1977-02-10 | Int Computers Ltd | Integrierte schaltanordnung |
| US4016017A (en) * | 1975-11-28 | 1977-04-05 | International Business Machines Corporation | Integrated circuit isolation structure and method for producing the isolation structure |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3713908A (en) * | 1970-05-15 | 1973-01-30 | Ibm | Method of fabricating lateral transistors and complementary transistors |
| DE2044863A1 (de) * | 1970-09-10 | 1972-03-23 | Siemens Ag | Verfahren zur Herstellung von Schottkydioden |
| GB1501114A (en) * | 1974-04-25 | 1978-02-15 | Rca Corp | Method of making a semiconductor device |
| US3919060A (en) * | 1974-06-14 | 1975-11-11 | Ibm | Method of fabricating semiconductor device embodying dielectric isolation |
-
1979
- 1979-12-21 FR FR7931483A patent/FR2472268A1/fr active Granted
-
1980
- 1980-11-12 DE DE8080401616T patent/DE3065715D1/de not_active Expired
- 1980-11-12 EP EP80401616A patent/EP0031260B1/fr not_active Expired
- 1980-12-04 US US06/212,974 patent/US4369561A/en not_active Expired - Lifetime
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3954523A (en) * | 1975-04-14 | 1976-05-04 | International Business Machines Corporation | Process for fabricating devices having dielectric isolation utilizing anodic treatment and selective oxidation |
| DE2633134A1 (de) * | 1975-07-26 | 1977-02-10 | Int Computers Ltd | Integrierte schaltanordnung |
| US4016017A (en) * | 1975-11-28 | 1977-04-05 | International Business Machines Corporation | Integrated circuit isolation structure and method for producing the isolation structure |
Non-Patent Citations (1)
| Title |
|---|
| EXBK/77 * |
Also Published As
| Publication number | Publication date |
|---|---|
| DE3065715D1 (en) | 1983-12-29 |
| EP0031260B1 (fr) | 1983-11-23 |
| EP0031260A3 (en) | 1981-07-22 |
| US4369561A (en) | 1983-01-25 |
| FR2472268B1 (show.php) | 1983-10-14 |
| EP0031260A2 (fr) | 1981-07-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0462882A1 (fr) | Transistor à effet de champ en couche mince avec grille enterrée et son procédé de fabrication | |
| EP0057126B1 (fr) | Procédé de fabrication d'une structure de transistors | |
| EP0203836B1 (fr) | Procédé de fabrication de transistors à effet de champ, et transistors bipolaires latéraux sur un même substrat | |
| FR2508704A1 (fr) | Procede de fabrication de transistors bipolaires integres de tres petites dimensions | |
| KR940009997B1 (ko) | Cmos의 단차없는 두개의 웰 제조방법 | |
| JPH0797625B2 (ja) | 半導体記憶装置 | |
| EP0004292A2 (fr) | Procédé de fabrication d'un transistor bipolaire de type MESA présentant des régions d'émetteur et de base auto-alignées | |
| US3948694A (en) | Self-aligned method for integrated circuit manufacture | |
| FR2475293A1 (fr) | Procede de fabrication de transistor bipolaire lateral auto-aligne | |
| FR2483685A1 (fr) | Transistor de puissance a effet de champ (fet) du type v-mos a grille maillee | |
| FR2472268A1 (fr) | Procede de formation de caisson dans des circuits integres | |
| FR2548831A1 (fr) | Procede de realisation d'au moins une couche profonde dans un dispositif a semi-conducteur | |
| US6599817B1 (en) | Semiconductor constructions, and methods of forming semiconductor constructions | |
| FR2620570A1 (fr) | Procede de fabrication de dispositif semi-conducteur " bicmos " | |
| KR100249168B1 (ko) | 반도체소자 제조방법 | |
| JP2007129033A (ja) | アバランシェフォトダイオードおよびその製造方法 | |
| EP1291922A1 (fr) | Structure de contact sur une région profonde formée dans un substrat semiconducteur | |
| EP0401135A1 (fr) | Procédé de fabrication simultanée de transistors MOS à canal N et de transistors bipolaires verticaux PNP | |
| FR2516309A1 (fr) | Procede de fabrication d'un inverseur cmos forme de deux transistors empiles et auto-alignes par rapport a la grille de l'inverseur | |
| EP0230824B1 (fr) | Procédé de fabrication d'un caisson et éventuellement de zones d'isolation électriques d'un circuit intégré, notamment de type MOS | |
| EP0024222B1 (fr) | Procédé de fabrication d'un transistor à effet de champ à grille SCHOTTKY autoalignée | |
| KR100364924B1 (ko) | 대전력소자 제조방법 | |
| FR2480505A1 (fr) | Transistor a effet de champ a jonction de puissance a fonctionnement vertical et procede de fabrication | |
| KR100588637B1 (ko) | 플랫 셀 메모리 소자의 확산 영역 제조 방법 | |
| JP2010268000A (ja) | アバランシェフォトダイオードおよびその製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| ST | Notification of lapse |