FR2447061A1 - Dispositif de traitement de donnees a virgules flottantes operant simultanement sur un exposant et sur une mantisse - Google Patents

Dispositif de traitement de donnees a virgules flottantes operant simultanement sur un exposant et sur une mantisse

Info

Publication number
FR2447061A1
FR2447061A1 FR7930652A FR7930652A FR2447061A1 FR 2447061 A1 FR2447061 A1 FR 2447061A1 FR 7930652 A FR7930652 A FR 7930652A FR 7930652 A FR7930652 A FR 7930652A FR 2447061 A1 FR2447061 A1 FR 2447061A1
Authority
FR
France
Prior art keywords
fpu
block
mantisse
exhibitor
cpu
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
FR7930652A
Other languages
English (en)
Other versions
FR2447061B1 (fr
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
EMC Corp
Original Assignee
Data General Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Data General Corp filed Critical Data General Corp
Publication of FR2447061A1 publication Critical patent/FR2447061A1/fr
Application granted granted Critical
Publication of FR2447061B1 publication Critical patent/FR2447061B1/fr
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F5/00Methods or arrangements for data conversion without changing the order or content of the data handled
    • G06F5/01Methods or arrangements for data conversion without changing the order or content of the data handled for shifting, e.g. justifying, scaling, normalising
    • G06F5/012Methods or arrangements for data conversion without changing the order or content of the data handled for shifting, e.g. justifying, scaling, normalising in floating-point computations
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30003Arrangements for executing specific machine instructions
    • G06F9/30007Arrangements for executing specific machine instructions to perform operations on data operands
    • G06F9/3001Arithmetic instructions
    • G06F9/30014Arithmetic instructions with variable precision
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30003Arrangements for executing specific machine instructions
    • G06F9/3004Arrangements for executing specific machine instructions to perform operations on memory

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Software Systems (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • Computational Mathematics (AREA)
  • Mathematical Analysis (AREA)
  • Mathematical Optimization (AREA)
  • Pure & Applied Mathematics (AREA)
  • Computing Systems (AREA)
  • Advance Control (AREA)
  • Complex Calculations (AREA)

Abstract

Dans un ordinateur, à l'unité centrale de traitement de données ou CPU est associée une unité à virgule flottante ou FPU 490 qui met les nombres (exprimés en binaire-hexadécimal) sous la forme d'une mantisse (nombre entier terminé par un chiffre différent de zéro) et d'un exposant de base 16**n auquel on ajoute arbitrairement 64 pour éviter les signes. La FPU comprend un bloc de circuits de contrôle 409, un bloc de mantisse 408 et un bloc d'exposant/signe 410, chacun de ces deux derniers renfermant des accumulateurs appropriés FPAC (408a et 410a). Des moyens particuliers assurent le transfert de données entre la CPU et la FPU, ainsi qu'avec les circuits d'interface. Des signaux chronométriques règlent toutes les opérations et empêchent les interférences. Simplification des opérations arithmétiques sur des nombres comportant une virgule ou des zéros sur la droite.
FR7930652A 1978-12-11 1979-12-10 Dispositif de traitement de donnees a virgules flottantes operant simultanement sur un exposant et sur une mantisse Expired FR2447061B1 (fr)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US05/968,227 US4229801A (en) 1978-12-11 1978-12-11 Floating point processor having concurrent exponent/mantissa operation

Publications (2)

Publication Number Publication Date
FR2447061A1 true FR2447061A1 (fr) 1980-08-14
FR2447061B1 FR2447061B1 (fr) 1986-02-21

Family

ID=25513938

Family Applications (1)

Application Number Title Priority Date Filing Date
FR7930652A Expired FR2447061B1 (fr) 1978-12-11 1979-12-10 Dispositif de traitement de donnees a virgules flottantes operant simultanement sur un exposant et sur une mantisse

Country Status (8)

Country Link
US (1) US4229801A (fr)
JP (1) JPS5582351A (fr)
AU (1) AU538983B2 (fr)
CA (1) CA1123110A (fr)
DE (1) DE2949375C2 (fr)
FR (1) FR2447061B1 (fr)
GB (1) GB2038049B (fr)
NL (1) NL7908893A (fr)

Families Citing this family (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5776634A (en) * 1980-10-31 1982-05-13 Hitachi Ltd Digital signal processor
US4464716A (en) * 1981-05-22 1984-08-07 Data General Corporation Digital data processing system using unique formatting techniques for performing arithmetic ALU operations
US4468748A (en) * 1981-06-11 1984-08-28 Data General Corporation Floating point computation unit having means for rounding the floating point computation result
US4509116A (en) * 1982-04-21 1985-04-02 Digital Equipment Corporation Special instruction processing unit for data processing system
JPS59188740A (ja) * 1983-04-11 1984-10-26 Hitachi Ltd フロ−テイング加算器
US4750110A (en) * 1983-04-18 1988-06-07 Motorola, Inc. Method and apparatus for executing an instruction contingent upon a condition present in another data processor
US4943940A (en) * 1984-09-27 1990-07-24 Advanced Micro Devices, Inc. Floating point add/subtract and multiplying assemblies sharing common normalization, rounding and exponential apparatus
US4758974A (en) * 1985-01-29 1988-07-19 American Telephone And Telegraph Company, At&T Bell Laboratories Most significant digit location
JPH07104771B2 (ja) * 1985-05-10 1995-11-13 株式会社日立製作所 計算機
US5070475A (en) * 1985-11-14 1991-12-03 Data General Corporation Floating point unit interface
US4763294A (en) * 1985-12-19 1988-08-09 Wang Laboratories, Inc. Method and apparatus for floating point operations
US4858166A (en) * 1986-09-19 1989-08-15 Performance Semiconductor Corporation Method and structure for performing floating point comparison
US4884231A (en) * 1986-09-26 1989-11-28 Performance Semiconductor Corporation Microprocessor system with extended arithmetic logic unit
US4890253A (en) * 1988-12-28 1989-12-26 International Business Machines Corporation Predetermination of result conditions of decimal operations
US4999803A (en) * 1989-06-29 1991-03-12 Digital Equipment Corporation Floating point arithmetic system and method
US5253349A (en) * 1991-01-30 1993-10-12 International Business Machines Corporation Decreasing processing time for type 1 dyadic instructions
US5195052A (en) * 1991-12-13 1993-03-16 International Business Machines Corporation Circuit and method for performing integer power operations
JP3421933B2 (ja) * 1994-10-31 2003-06-30 弘之 河▲崎▼ 演算処理装置及び電子計算機
CN101211255B (zh) 1994-12-02 2012-07-04 英特尔公司 对复合操作数进行压缩操作的处理器、设备和计算系统
US5687340A (en) * 1995-05-16 1997-11-11 Hewlett-Packard Company Reduced area floating point processor control logic utilizing a decoder between a control unit and the FPU
US5701508A (en) 1995-12-19 1997-12-23 Intel Corporation Executing different instructions that cause different data type operations to be performed on single logical register file
US5940859A (en) * 1995-12-19 1999-08-17 Intel Corporation Emptying packed data state during execution of packed data instructions
US6792523B1 (en) 1995-12-19 2004-09-14 Intel Corporation Processor with instructions that operate on different data types stored in the same single logical register file
US5852726A (en) * 1995-12-19 1998-12-22 Intel Corporation Method and apparatus for executing two types of instructions that specify registers of a shared logical register file in a stack and a non-stack referenced manner
US5835748A (en) * 1995-12-19 1998-11-10 Intel Corporation Method for executing different sets of instructions that cause a processor to perform different data type operations on different physical registers files that logically appear to software as a single aliased register file
US5857096A (en) * 1995-12-19 1999-01-05 Intel Corporation Microarchitecture for implementing an instruction to clear the tags of a stack reference register file
JP2000068834A (ja) 1998-08-20 2000-03-03 Hiroyuki Kawasaki 信号変換方法及び信号変換器
US7254696B2 (en) * 2002-12-12 2007-08-07 Alacritech, Inc. Functional-level instruction-set computer architecture for processing application-layer content-service requests such as file-access requests

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR1599722A (fr) * 1967-07-14 1970-07-20
US3697734A (en) * 1970-07-28 1972-10-10 Singer Co Digital computer utilizing a plurality of parallel asynchronous arithmetic units
FR2357001A1 (fr) * 1976-07-02 1978-01-27 Floating Point Syst Processeur en virgule flottante
FR2389175A1 (fr) * 1977-04-28 1978-11-24 Ibm Systeme de traitement de donnees comportant un processeur auxiliaire

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3551665A (en) * 1966-09-13 1970-12-29 Ibm Floating point binary adder utilizing completely sequential hardware
US3871578A (en) * 1972-10-10 1975-03-18 Digital Equipment Corp Data processing system for multiplying and intergerizing floating point numbers
CA1013861A (en) * 1972-10-10 1977-07-12 Adrianus J. Van De Goor Special instruction processor
US4130879A (en) * 1977-07-15 1978-12-19 Honeywell Information Systems Inc. Apparatus for performing floating point arithmetic operations using submultiple storage
US4161784A (en) * 1978-01-05 1979-07-17 Honeywell Information Systems, Inc. Microprogrammable floating point arithmetic unit capable of performing arithmetic operations on long and short operands

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR1599722A (fr) * 1967-07-14 1970-07-20
US3697734A (en) * 1970-07-28 1972-10-10 Singer Co Digital computer utilizing a plurality of parallel asynchronous arithmetic units
FR2357001A1 (fr) * 1976-07-02 1978-01-27 Floating Point Syst Processeur en virgule flottante
FR2389175A1 (fr) * 1977-04-28 1978-11-24 Ibm Systeme de traitement de donnees comportant un processeur auxiliaire

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
EXBK/67 *

Also Published As

Publication number Publication date
JPS5582351A (en) 1980-06-21
CA1123110A (fr) 1982-05-04
AU538983B2 (en) 1984-09-06
GB2038049A (en) 1980-07-16
GB2038049B (en) 1983-07-20
NL7908893A (nl) 1980-06-13
FR2447061B1 (fr) 1986-02-21
JPH0128409B2 (fr) 1989-06-02
US4229801A (en) 1980-10-21
DE2949375A1 (de) 1980-06-19
AU5223579A (en) 1980-07-10
DE2949375C2 (de) 1987-03-19

Similar Documents

Publication Publication Date Title
FR2447061A1 (fr) Dispositif de traitement de donnees a virgules flottantes operant simultanement sur un exposant et sur une mantisse
JPS5459845A (en) Information process system
MY100954A (en) Data processing system with cpu register to register data transfers overlapped with data transfer to and from main storage.
GB1468642A (en) Data processing systems
JPS5345949A (en) Arithmetic unit for n-point discrete fourier conversion
GB1303132A (fr)
GB786048A (fr)
JPS51147149A (en) High speed data processor
JPS5286023A (en) Input device
ES453682A1 (es) Perfeccionamientos en dispositivos para transferir datos en-tre un medio de transmision analogica y una pluralidad de terminales de datos digitales.
JPS5271144A (en) Dispersion type data processing system
SU1840069A1 (ru) Коррелятор
JPS5235526A (en) Information discrimination display equipment
RU2001428C1 (ru) Устройство дл сложени
JPS51117845A (en) Electronic computer fault diagnostic equipment
POMEROY Digital control of large scale hybrid computers[Ph. D. Thesis]
JPS5690318A (en) Bus sequence control system
SU1283810A1 (ru) Устройство дл извлечени квадратного корн
JPS6431225A (en) Processor
JPS52137233A (en) Computer duplex system
KOCHKAREV Application of orthogonal signals in hybrid computers
JPS5786945A (en) Character pattern restoring circuit
JPS53148357A (en) Electronic computer
KIROUAC Information extension services for industry(Information dissemination services of technical information service of National Research Council of Canada)
JPS57111654A (en) Parallel processed data processing system

Legal Events

Date Code Title Description
ST Notification of lapse