FR2041217B1 - - Google Patents

Info

Publication number
FR2041217B1
FR2041217B1 FR7015763A FR7015763A FR2041217B1 FR 2041217 B1 FR2041217 B1 FR 2041217B1 FR 7015763 A FR7015763 A FR 7015763A FR 7015763 A FR7015763 A FR 7015763A FR 2041217 B1 FR2041217 B1 FR 2041217B1
Authority
FR
France
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
FR7015763A
Other versions
FR2041217A1 (fr
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
RCA Corp
Original Assignee
RCA Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by RCA Corp filed Critical RCA Corp
Publication of FR2041217A1 publication Critical patent/FR2041217A1/fr
Application granted granted Critical
Publication of FR2041217B1 publication Critical patent/FR2041217B1/fr
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0331Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop with a digital phase-locked loop [PLL] processing binary samples, e.g. add/subtract logic for correction of receiver clock
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals
    • H04L7/048Speed or phase control by synchronisation signals using the properties of error detecting or error correcting codes, e.g. parity as synchronisation signal
FR7015763A 1969-04-29 1970-04-29 Expired FR2041217B1 (fr)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US82021169A 1969-04-29 1969-04-29

Publications (2)

Publication Number Publication Date
FR2041217A1 FR2041217A1 (fr) 1971-01-29
FR2041217B1 true FR2041217B1 (fr) 1975-07-04

Family

ID=25230196

Family Applications (1)

Application Number Title Priority Date Filing Date
FR7015763A Expired FR2041217B1 (fr) 1969-04-29 1970-04-29

Country Status (5)

Country Link
US (1) US3587043A (fr)
JP (1) JPS4932604B1 (fr)
DE (1) DE2021081A1 (fr)
FR (1) FR2041217B1 (fr)
GB (1) GB1300165A (fr)

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3761891A (en) * 1971-03-18 1973-09-25 Siemens Ag Circuit arrangement for synchronizing transmitters and receivers in data transmission systems
US3733585A (en) * 1971-06-07 1973-05-15 Post Office Systems for detecting errors in a digital transmission channel
DE2339007C2 (de) * 1972-08-04 1985-09-05 Datatape Inc., Pasadena, Calif. Verfahren und Schaltungsanordnung zum Einfügen von Synchronisiersignalen
DE2339026C2 (de) * 1972-08-04 1983-10-27 Bell & Howell Co., 60645 Chicago, Ill. Verfahren und Schaltungsanordnung zum Entfernen von Paritätsbits aus Binärwörtern
US3804982A (en) * 1972-08-10 1974-04-16 Texas Instruments Inc Data communication system for serially transferring data between a first and a second location
GB1395856A (en) * 1972-12-04 1975-05-29 Siemens Ag Teleprinter systems
JPS5151912A (ja) * 1974-11-01 1976-05-07 Teac Corp Teepurekooda
US3963869A (en) * 1974-12-02 1976-06-15 Bell Telephone Laboratories, Incorporated Parity framing of pulse systems
JPS5335502U (fr) * 1976-09-01 1978-03-29
US4425645A (en) 1981-10-15 1984-01-10 Sri International Digital data transmission with parity bit word lock-on
JPS5864844A (ja) * 1981-10-15 1983-04-18 Victor Co Of Japan Ltd 同期検出方式
US4412329A (en) * 1981-10-15 1983-10-25 Sri International Parity bit lock-on method and apparatus
DE3229696A1 (de) * 1982-08-10 1984-02-16 ANT Nachrichtentechnik GmbH, 7150 Backnang Verfahren zur synchronuebertragung rahmenstrukturierter daten
DE3229695A1 (de) * 1982-08-10 1984-02-16 ANT Nachrichtentechnik GmbH, 7150 Backnang Verfahren zur synchronuebertragung von seriellen, wortweise geordneten digitalen daten
US4680765A (en) * 1985-07-26 1987-07-14 Doland George D Autosync circuit for error correcting block decoders
DE3718632C1 (de) * 1987-06-03 1988-08-25 Deutsche Forsch Luft Raumfahrt Verfahren zur Dekodierung von Daten
US5228041A (en) * 1987-06-12 1993-07-13 Matsushita Electric Industrial Co., Ltd. Sync signal detection system in a memory system for recording and reproducing block unit data
FR2658015B1 (fr) * 1990-02-06 1994-07-29 Bull Sa Circuit verrouille en phase et multiplieur de frequence en resultant.
US6150855A (en) * 1990-02-06 2000-11-21 Bull, S.A. Phase-locked loop and resulting frequency multiplier
FR2664770A1 (fr) * 1990-07-11 1992-01-17 Bull Sa Procede et systeme de transmission numerique de donnees en serie.
FR2664765B1 (fr) * 1990-07-11 2003-05-16 Bull Sa Dispositif de serialisation et de deserialisation de donnees et systeme de transmission numerique de donnees en serie en resultant.
FR2664769A1 (fr) * 1990-07-11 1992-01-17 Bull Sa Dispositif d'echantillonnage de donnees et systeme de transmission numerique de donnees en resultant.
US5485476A (en) * 1993-06-14 1996-01-16 International Business Machines Corporation Method and system for error tolerant synchronization character detection in a data storage system

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3159811A (en) * 1961-06-29 1964-12-01 Bell Telephone Labor Inc Parity synchronization of pulse code systems
US3188569A (en) * 1962-12-14 1965-06-08 Bell Telephone Labor Inc Receiver input unit-synchronizing circuit
BE656364A (fr) * 1963-11-29

Also Published As

Publication number Publication date
FR2041217A1 (fr) 1971-01-29
DE2021081A1 (de) 1970-11-12
JPS4932604B1 (fr) 1974-08-31
US3587043A (en) 1971-06-22
GB1300165A (en) 1972-12-20

Similar Documents

Publication Publication Date Title
AU2270770A (fr)
FR2041217B1 (fr)
AU429630B2 (fr)
AU450150B2 (fr)
AU2355770A (fr)
AU442375B2 (fr)
AU427401B2 (fr)
AU428074B2 (fr)
AU442554B2 (fr)
AU414607B2 (fr)
AU438128B2 (fr)
AU425297B2 (fr)
AU428131B2 (fr)
AU442285B2 (fr)
AU417208B2 (fr)
AU442322B2 (fr)
AU442380B2 (fr)
AU442538B2 (fr)
AU428129B2 (fr)
AU410358B2 (fr)
AU442357B2 (fr)
AU442535B2 (fr)
AU5228269A (fr)
AU5079269A (fr)
BE747858A (fr)

Legal Events

Date Code Title Description
ST Notification of lapse