ES536539A0 - Perfeccionamientos en los dispositivos para entrada de datos de direccion en un circuito integrado - Google Patents

Perfeccionamientos en los dispositivos para entrada de datos de direccion en un circuito integrado

Info

Publication number
ES536539A0
ES536539A0 ES536539A ES536539A ES536539A0 ES 536539 A0 ES536539 A0 ES 536539A0 ES 536539 A ES536539 A ES 536539A ES 536539 A ES536539 A ES 536539A ES 536539 A0 ES536539 A0 ES 536539A0
Authority
ES
Spain
Prior art keywords
devices
integrated circuit
address data
addressing address
addressing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
ES536539A
Other languages
English (en)
Other versions
ES8507273A1 (es
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Essex Furukawa Magnet Wire USA LLC
Original Assignee
Essex Group LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Essex Group LLC filed Critical Essex Group LLC
Publication of ES536539A0 publication Critical patent/ES536539A0/es
Publication of ES8507273A1 publication Critical patent/ES8507273A1/es
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/44Arrangements for executing specific programs
    • G06F9/4401Bootstrapping
    • G06F9/4403Processor initialisation
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/22Means for limiting or controlling the pin/gate ratio
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/24Resetting means

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Software Systems (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Security & Cryptography (AREA)
  • Bus Control (AREA)
  • Small-Scale Networks (AREA)
  • Logic Circuits (AREA)
ES536539A 1983-10-07 1984-10-05 Perfeccionamientos en los dispositivos para entrada de datos de direccion en un circuito integrado Expired ES8507273A1 (es)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US06/540,573 US4628480A (en) 1983-10-07 1983-10-07 Arrangement for optimized utilization of I/O pins

Publications (2)

Publication Number Publication Date
ES536539A0 true ES536539A0 (es) 1985-09-16
ES8507273A1 ES8507273A1 (es) 1985-09-16

Family

ID=24156024

Family Applications (1)

Application Number Title Priority Date Filing Date
ES536539A Expired ES8507273A1 (es) 1983-10-07 1984-10-05 Perfeccionamientos en los dispositivos para entrada de datos de direccion en un circuito integrado

Country Status (6)

Country Link
US (1) US4628480A (es)
EP (1) EP0141769B1 (es)
JP (1) JPS60144854A (es)
CA (1) CA1216367A (es)
DE (1) DE3477970D1 (es)
ES (1) ES8507273A1 (es)

Families Citing this family (46)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4719598A (en) * 1985-05-31 1988-01-12 Harris Corporation Bit addressable programming arrangement
JPS63132303A (ja) * 1986-11-24 1988-06-04 Mitsubishi Electric Corp 車載用マイクロコンピユ−タ応用制御装置
GB2198564A (en) * 1986-12-12 1988-06-15 Philips Electronic Associated Data port selection
US5218707A (en) * 1988-10-28 1993-06-08 Dallas Semiconductor Corp. Integrated circuit with remappable interrupt pins
US5175845A (en) * 1988-12-09 1992-12-29 Dallas Semiconductor Corp. Integrated circuit with watchdog timer and sleep control logic which places IC and watchdog timer into sleep mode
US5590343A (en) * 1988-12-09 1996-12-31 Dallas Semiconductor Corporation Touch-sensitive switching circuitry for power-up
US5243700A (en) * 1988-12-30 1993-09-07 Larsen Robert E Port expander architecture for mapping a first set of addresses to external memory and mapping a second set of addresses to an I/O port
GB2227582B (en) * 1988-12-30 1992-11-04 Intel Corp Port expander architecture for eprom
US5121487A (en) * 1989-02-21 1992-06-09 Sun Microsystems, Inc. High speed bus with virtual memory data transfer capability using virtual address/data lines
US5084637A (en) * 1989-05-30 1992-01-28 International Business Machines Corp. Bidirectional level shifting interface circuit
JP2880547B2 (ja) * 1990-01-19 1999-04-12 三菱電機株式会社 半導体記憶装置
US5247450A (en) * 1991-02-12 1993-09-21 Vhc Ltd. Electronic timing system for glassware-forming machines
US5224072A (en) * 1991-04-04 1993-06-29 Oki Electric Industry Co., Ltd. Read-only memory with few programming signal lines
US5533200A (en) * 1994-03-18 1996-07-02 Intel Corporation Method and apparatus for transmission of signals over a shared line
US5701515A (en) * 1994-06-16 1997-12-23 Apple Computer, Inc. Interface for switching plurality of pin contacts to transmit data line and plurality of pin contacts to receive data line to interface with serial controller
US5553070A (en) * 1994-09-13 1996-09-03 Riley; Robert E. Data link module for time division multiplexing control systems
US6359547B1 (en) 1994-11-15 2002-03-19 William D. Denison Electronic access control device
FR2739949B1 (fr) * 1995-10-13 1997-11-14 Aeg Schneider Automation Circuit electronique configurable
US5860028A (en) * 1996-02-01 1999-01-12 Paragon Electric Company, Inc. I/O bus expansion system wherein processor checks plurality of possible address until a response from the peripheral selected by address decoder using user input
EP0811917B1 (en) * 1996-06-06 2002-01-02 STMicroelectronics S.r.l. Circuit for transferring redundancy data of a redundancy circuit inside a memory device by means of a time-shared approach
EP0811918B1 (en) * 1996-06-06 2002-01-30 STMicroelectronics S.r.l. Semiconductor memory device with clocked column redundancy and time-shared redundancy data transfer approach
US5864663A (en) * 1996-09-12 1999-01-26 United Technologies Corporation Selectively enabled watchdog timer circuit
US6026453A (en) * 1997-07-15 2000-02-15 International Business Machines Corporation System for facilitating serial data communications utilizing number of cycles input signal remained asserted to indicate data output logical state
US6598105B1 (en) * 1999-04-13 2003-07-22 Microsoft Corporation Interrupt arbiter for a computing system
US7236490B2 (en) 2000-11-17 2007-06-26 Foundry Networks, Inc. Backplane interface adapter
US7596139B2 (en) 2000-11-17 2009-09-29 Foundry Networks, Inc. Backplane interface adapter with error control and redundant fabric
US20120155466A1 (en) 2002-05-06 2012-06-21 Ian Edward Davis Method and apparatus for efficiently processing data packets in a computer network
US7187687B1 (en) 2002-05-06 2007-03-06 Foundry Networks, Inc. Pipeline method and system for switching packets
US7468975B1 (en) 2002-05-06 2008-12-23 Foundry Networks, Inc. Flexible method for processing data packets in a network routing system for enhanced efficiency and monitoring capability
US6901072B1 (en) 2003-05-15 2005-05-31 Foundry Networks, Inc. System and method for high speed packet transmission implementing dual transmit and receive pipelines
US7817659B2 (en) 2004-03-26 2010-10-19 Foundry Networks, Llc Method and apparatus for aggregating input data streams
US8730961B1 (en) 2004-04-26 2014-05-20 Foundry Networks, Llc System and method for optimizing router lookup
US7657703B1 (en) 2004-10-29 2010-02-02 Foundry Networks, Inc. Double density content addressable memory (CAM) lookup scheme
US8448162B2 (en) 2005-12-28 2013-05-21 Foundry Networks, Llc Hitless software upgrades
US7979168B2 (en) * 2006-07-25 2011-07-12 Silicon Laboratories Inc. Powered device including a multi-use detection resistor
US7903654B2 (en) 2006-08-22 2011-03-08 Foundry Networks, Llc System and method for ECMP load sharing
US8238255B2 (en) 2006-11-22 2012-08-07 Foundry Networks, Llc Recovering from failures without impact on data traffic in a shared bus architecture
US7978614B2 (en) 2007-01-11 2011-07-12 Foundry Network, LLC Techniques for detecting non-receipt of fault detection protocol packets
US8271859B2 (en) * 2007-07-18 2012-09-18 Foundry Networks Llc Segmented CRC design in high speed networks
US8037399B2 (en) 2007-07-18 2011-10-11 Foundry Networks, Llc Techniques for segmented CRC design in high speed networks
US8149839B1 (en) 2007-09-26 2012-04-03 Foundry Networks, Llc Selection of trunk ports and paths using rotation
US8095710B2 (en) * 2008-06-30 2012-01-10 Silicon Laboratories Inc. System and method of providing electrical isolation
US7804859B2 (en) * 2008-06-30 2010-09-28 Silicon Laboratories, Inc. System and method of providing electrical isolation
US8090901B2 (en) 2009-05-14 2012-01-03 Brocade Communications Systems, Inc. TCAM management approach that minimize movements
US8599850B2 (en) 2009-09-21 2013-12-03 Brocade Communications Systems, Inc. Provisioning single or multistage networks using ethernet service instances (ESIs)
WO2012016867A1 (de) * 2010-08-03 2012-02-09 Continental Teves Ag & Co. Ohg Kommunikationsverfahren mit echo

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS52130536A (en) * 1976-04-26 1977-11-01 Toshiba Corp Semiconductor memory unit
DE2963676D1 (en) * 1978-09-05 1982-11-04 Motorola Inc Programmable mode of operation select by reset and data processor using this select
JPS5951073B2 (ja) * 1980-03-27 1984-12-12 富士通株式会社 半導体記憶装置
JPS5717048A (en) * 1980-07-07 1982-01-28 Nippon Telegr & Teleph Corp <Ntt> Time-division information output system of data transfer circuit
US4495603A (en) * 1980-07-31 1985-01-22 Varshney Ramesh C Test system for segmented memory
CA1163721A (en) * 1980-08-18 1984-03-13 Milan Slamka Apparatus for the dynamic in-circuit testing of electronic digital circuit elements
US4434474A (en) * 1981-05-15 1984-02-28 Rockwell International Corporation Single pin time-sharing for serially inputting and outputting data from state machine register apparatus
JPS57196334A (en) * 1981-05-26 1982-12-02 Toshiba Corp Memory interface
JPS58139226A (ja) * 1982-02-12 1983-08-18 Nec Corp 大規模集積回路における初期値設定方式

Also Published As

Publication number Publication date
EP0141769A2 (en) 1985-05-15
CA1216367A (en) 1987-01-06
EP0141769A3 (en) 1985-06-12
JPS60144854A (ja) 1985-07-31
EP0141769B1 (en) 1989-04-26
DE3477970D1 (en) 1989-06-01
ES8507273A1 (es) 1985-09-16
US4628480A (en) 1986-12-09
JPH0473180B2 (es) 1992-11-20

Similar Documents

Publication Publication Date Title
ES536539A0 (es) Perfeccionamientos en los dispositivos para entrada de datos de direccion en un circuito integrado
DE3482369D1 (de) Stauraum fuer elektronische geraete.
DE3687811D1 (de) Adressgeneration fuer schaltungseinheiten.
DE3485905D1 (de) Adressenuebersetzungsspeicher.
KR850009741U (ko) 전자 기기용 케이스
IT8448631A0 (it) Circuito di memoria per trasduttori
IT1152663B (it) Fermo per pannello di circuito stampato
KR850009742U (ko) 전자 기기용 케이스
DE3381025D1 (de) Schaltung zur speichersicherungspruefung.
DE8301410U1 (de) Schreibgeraet
ES535457A0 (es) Un modulo de circuito integrado
DE3381546D1 (de) Statische speicherschaltung.
DE3675253D1 (de) Virtuelle bildspeicherschaltung fuer vielfache bildfenster.
BR8306230A (pt) Dispositivo em prateleira para armazenagem
ES531821A0 (es) Perfeccionamientos en los dispositivos de cerrojo-pasador
DE3381443D1 (de) Strahlungs-darstellungseinrichtung.
DE3484830D1 (de) Fensteradressierbare speicherschaltung.
FR2552590B1 (fr) Support de boitier de circuit integre
ES270123Y (es) Mejoras en los conjuntos de circuito impreso de insercion en los bloques ensamblados de portatarjetas.
NO830127L (no) Hukommelseanordning.
ES525661A0 (es) Lector-registrador de datos
ES531001A0 (es) Perfeccionamientos en los aparatos de insercion de la trama
GB2128383B (en) Data storage unit
IT8323867A0 (it) Circuito elettronico di attesa perfezionato.
NO833115L (no) Forsendelsesenhet.

Legal Events

Date Code Title Description
FD1A Patent lapsed

Effective date: 19970519