EP2235758A2 - Halbleiterstruktur und verfahren zur herstellung einer halbleiterstruktur - Google Patents
Halbleiterstruktur und verfahren zur herstellung einer halbleiterstrukturInfo
- Publication number
- EP2235758A2 EP2235758A2 EP08871574A EP08871574A EP2235758A2 EP 2235758 A2 EP2235758 A2 EP 2235758A2 EP 08871574 A EP08871574 A EP 08871574A EP 08871574 A EP08871574 A EP 08871574A EP 2235758 A2 EP2235758 A2 EP 2235758A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- emitter
- region
- passivation
- semiconductor structure
- metallization
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 92
- 238000000034 method Methods 0.000 title claims abstract description 33
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 9
- 238000002161 passivation Methods 0.000 claims abstract description 86
- 238000001465 metallisation Methods 0.000 claims abstract description 59
- 239000000758 substrate Substances 0.000 claims abstract description 36
- 230000000873 masking effect Effects 0.000 claims description 20
- 229910052710 silicon Inorganic materials 0.000 claims description 20
- 239000010703 silicon Substances 0.000 claims description 20
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 19
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 13
- 229910021417 amorphous silicon Inorganic materials 0.000 claims description 11
- 238000009792 diffusion process Methods 0.000 claims description 10
- 230000005670 electromagnetic radiation Effects 0.000 claims description 7
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 6
- 230000008878 coupling Effects 0.000 claims description 6
- 238000010168 coupling process Methods 0.000 claims description 6
- 238000005859 coupling reaction Methods 0.000 claims description 6
- 235000012239 silicon dioxide Nutrition 0.000 claims description 6
- 239000000377 silicon dioxide Substances 0.000 claims description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 6
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 claims description 4
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 claims description 4
- 229910052698 phosphorus Inorganic materials 0.000 claims description 4
- 239000011574 phosphorus Substances 0.000 claims description 4
- 238000007641 inkjet printing Methods 0.000 claims description 3
- 238000000206 photolithography Methods 0.000 claims description 3
- 230000008569 process Effects 0.000 claims description 3
- 238000007650 screen-printing Methods 0.000 claims description 3
- 229910052796 boron Inorganic materials 0.000 claims description 2
- 238000000151 deposition Methods 0.000 claims 1
- 235000012431 wafers Nutrition 0.000 description 12
- 238000005215 recombination Methods 0.000 description 9
- 230000006798 recombination Effects 0.000 description 9
- 239000004922 lacquer Substances 0.000 description 6
- 239000002800 charge carrier Substances 0.000 description 4
- 230000000694 effects Effects 0.000 description 3
- 125000004437 phosphorous atom Chemical group 0.000 description 3
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 3
- 230000009471 action Effects 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 230000005855 radiation Effects 0.000 description 2
- 238000010521 absorption reaction Methods 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 125000004429 atom Chemical group 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000006073 displacement reaction Methods 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 238000011835 investigation Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 150000003376 silicon Chemical class 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 238000010561 standard procedure Methods 0.000 description 1
- 239000007858 starting material Substances 0.000 description 1
- 238000007669 thermal treatment Methods 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/18—Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
- H01L31/186—Particular post-treatment for the devices, e.g. annealing, impurity gettering, short-circuit elimination, recrystallisation
- H01L31/1868—Passivation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/02—Details
- H01L31/0224—Electrodes
- H01L31/022408—Electrodes for devices characterised by at least one potential jump barrier or surface barrier
- H01L31/022425—Electrodes for devices characterised by at least one potential jump barrier or surface barrier for solar cells
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02E—REDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
- Y02E10/00—Energy generation through renewable energy sources
- Y02E10/50—Photovoltaic [PV] energy
- Y02E10/547—Monocrystalline silicon PV cells
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Definitions
- the invention relates to a semiconductor structure according to the preamble of claim 1 and to a method for producing a semiconductor structure according to the preamble of claim 14.
- the present invention relates to a semiconductor structure in which the
- Semiconductor substrate having an n-doped base region and an at least partially adjacent p-doped emitter region for forming an emitter / base pn junction.
- the emitter region extends at least partially approximately parallel to a surface of the semiconductor substrate, which is referred to below as "emitter surface”.
- the semiconductor structure further comprises an n-type metallization and a p-type metallization, wherein the n-type metallization is electrically conductively connected to the base region and the p-type metallization is connected to the emitter region.
- Charge carriers can thus be removed from the base region via the n-type metallization and from the emitter region via the p-type metallization or fed to the electronic component.
- the emitter and base are not electrically conductively connected via the pn junction, and accordingly, the n-type metallization is not electrically connected to the emitter region and the p-type metallization is not electrically conductively connected to the base region.
- semiconductor structures are fabricated such that a silicon wafer is used as the semiconductor substrate, with the silicon wafer already having a fundamental doping, in the case of the present invention an n-type fundamental doping.
- an emitter region is generated, for example, by means of diffusion of foreign atoms, so that a pn junction is formed between the p-doped emitter and the n-doped base.
- the electrical passivation of the surface on which the emitter is arranged is of very great importance for a high quality of the component. Electrical passivation here means that the lowest possible recombination rate should be achieved in the region of the surface to be passivated.
- the invention is therefore based on the object to provide a semiconductor structure and a method for their preparation, so that a good passivation of the emitter surface is achieved, or with conventional methods, a high electrical passivation quality of the emitter surface can be achieved.
- the invention relates in particular to semiconductor structures in which an n-doped silicon wafer is used as the semiconductor substrate in which a p-doped emitter region is produced on an emitter surface by means of diffusion.
- semiconductor materials within the scope of the invention are those in which an emitter surface of a semiconductor substrate P-type emitter region is arranged to form an emitter / base pn junction with an n-doped base.
- the invention is based on the finding that a plurality of passivation methods is known for the passivation of surfaces of a semiconductor substrate, on which an n-doped region is directly arranged, whereas the passivation of a surface of a semiconductor substrate, to which a p-doped region immediately adjoins adjacent, comparatively difficult to implement.
- a passivation effect are suitable: These include, for. Amorphous silicon, amorphous silicon carbide, silicon nitride, alumina and especially silicon oxide. These methods also lead to n-doped areas, which have a highly doped surface (doping concentrations> 10 18 cm "3 ) at very low surface recombination rates and thus to a good passivation effect.
- the semiconductor structure according to the invention comprises, as already described in the known semiconductor structures, an n-type metallization and a p-type metallization as well as a semiconductor substrate with an n-doped base region and an at least partially adjacent p-doped emitter region for forming an emitter-base pn junction.
- the emitter region extends at least partially approximately parallel to a surface of the semiconductor substrate, which is referred to below as "emitter surface”.
- the n-type metallization is electrically connected to the base region and the p-type metallization to the emitter region.
- the semiconductor structure additionally comprises an n-doped passivation region. This is arranged at least partially between the emitter surface and the emitter region.
- the passivation region is electrically connected to neither the n-metallization nor the p-metallization.
- the semiconductor structure according to the invention thus basically has the properties of a semiconductor structure known per se with an n-doped base and a p-doped emitter. It is crucial that at least partially the emitter surface of the semiconductor substrate
- Passivation region between emitter surface and emitter region is arranged.
- a passivation region / emitter-pn junction is formed so that the emitter is not electrically conductively connected to the emitter surface and thus electrically from the surface and any recombination centers at the emitter surface, for example by impurities or defects shielded in the crystal structure.
- the emitter surface is thus at least partially covered by the n-doped passivation region, which can be passivated much more effectively and cost-effectively using known methods, as compared to a p-doped region reaching directly up to the surface.
- the semiconductor structure according to the invention thus makes it possible to form a semiconductor structure with an n-doped base and a p-doped emitter, in which case the effective passivation for n-doped surfaces can be used for passivation of the emitter surface.
- the passivation region is embodied in such a way that a passivation region / emitter pn junction is formed that runs essentially parallel to the emitter surface of the semiconductor substrate.
- the emitter surface of the semiconductor substrate is at least partially covered by a passivation layer in the region in which the passivation region extends along the emitter surface.
- a passivation layer in the region in which the passivation region extends along the emitter surface.
- the previously described known passivation layers containing silicon in particular layers of amorphous silicon or amorphous silicon carbide or silicon nitride or silicon dioxide are advantageous.
- a large number of the industrially manufactured semiconductor structures are made of silicon, advantageously the semiconductor substrate is therefore a silicon wafer.
- the passivation region is comparatively thin, ie. H. the Passivitations Scheme is formed such that the passivation region / emitter pn junction is substantially parallel to the emitter surface, at a distance of a maximum of 5 microns.
- Investigations by the Applicant have shown that, in particular, a distance of 2 ⁇ m, in particular a distance of between 0.1 ⁇ m and 0.5 ⁇ m, from the emitter surface are advantageous.
- the semiconductor structure according to the invention is thus constructed such that, in a section approximately perpendicular to the emitter surface starting from the emitter surface, first the passivation region, then the passivation region / emitter pn junction, then the emitter region, then the emitter / base pn Transition and finally the base follows.
- the distance of the emitter / base pn junction to the emitter surface is thus always greater than the distance of the passivation region / emitter pn junction to the emitter surface.
- the emitter region is designed such that the
- Emitter / base pn junction substantially parallel to the emitter surface runs, at a distance of at most 5 .mu.m, in particular between 1 .mu.m and 3 .mu.m to the emitter surface.
- the base region has a doping concentration in the range 10 14 cm “3 to 10 16 cm “ 3 , in particular, that the base region is doped by means of phosphorus.
- the emitter region typically has an increasing distance to
- the emitter region has a peak doping concentration, ie a maximum doping concentration of at least 10 18 cm -3 , in particular the emitter region is advantageously produced by means of boron diffusion.
- the passivation region advantageously has a peak doping concentration of at least 10 18 cm -3 .
- the passivation region is produced by diffusion of phosphorus.
- the semiconductor structure according to the invention is particularly suitable for
- a typical solar cell includes a semiconductor structure comprising n-type metallization and p-type metallization, and a semiconductor substrate.
- the semiconductor substrate has a front side as described above Coupling of electromagnetic radiation and a substantially parallel to the front back.
- the semiconductor structure of the solar cell is a semiconductor structure according to the invention as described above, so that the
- Emitter region is at least partially shielded by the passivation of the emitter surface.
- the emitter is located at a solar cell immediately at the front for coupling electromagnetic radiation.
- the emitter surface of the semiconductor structure according to the invention is the front for coupling electromagnetic radiation.
- the solar cell according to the invention therefore has a p-type metallization on the front side, which partially covers the front side of the solar cell.
- the front side of the solar cell has at least one front side contact region covered by the p metallization, in which the emitter region is arranged directly on the emitter surface of the semiconductor substrate and the p metallization is electrically conductively connected to the emitter region.
- the passivation region does not extend over the entire front side of the solar cell, but the solar cell has at least one front contact region in which the emitter region directly adjoins the emitter surface of the semiconductor substrate and at least on the emitter surface in this region partially the p-type metallization, which is electrically connected to the emitter region, so that charge carriers can be removed from the emitter via the p-type metallization.
- the intermediate Passivitations Symposium the intermediate Passivitations
- solar cell structures are known in which both the p- and the n-metallization are located on the back of the solar cell and in the For example, emitter arranged in the region of the front side of the solar cell is electrically conductively connected to the p-metallization on the rear side of the solar cell through holes in the semiconductor substrate.
- the passivation region covers approximately the entire front side of the solar cell, so that the emitter region is electrically shielded over the entire front side of the solar cell and recombination losses are avoided.
- the n-type metallization is arranged on the rear side of the solar cell and electrically conductively connected to the base of the solar cell.
- the invention further relates to a method for producing a semiconductor structure, in which a p-emitter region is generated on an emitter surface of an n-doped semiconductor substrate, to form an emitter / base pn junction.
- n-passivation region is generated on the emitter surface, which is arranged at least partially between emitter surface and emitter region.
- p-emitter region and / or passivation region are generated by means of diffusion of dopants.
- the passivation region is formed by generating an overcompensation of the emitter region. This means that initially the emitter is formed directly adjacent to the emitter surface of the semiconductor substrate. Subsequently, an n-doping is carried out at least partially on the emitter surface, which corresponds to at least one of the p-type doping of the emitter
- the overcompensation is generated by diffusion through the emitter surface.
- the emitter surface of the semiconductor structure is at least partially covered with a passivation layer.
- This passivation layer is advantageously a silicon-containing layer, in particular a layer of amorphous silicon or amorphous silicon carbide or silicon nitride or silicon dioxide.
- a front side metallization is applied to the emitter surface, which at least partially covers the emitter surface.
- this comprises the following method steps:
- a p-doped emitter region is diffused on an emitter surface of an n-doped semiconductor substrate.
- a masking layer is applied to the emitter surface, which partially covers the emitter surface.
- a passivation region is diffused in the regions of the emitter surface which are not covered by the masking layer.
- the passivation region is generated by overcompensation of the emitter region.
- a p-type metallization is applied to the emitter front side of the semiconductor substrate at least in the regions in which the emitter region is arranged directly on the emitter front side.
- the masking layer at which regions of the emitter surface the passivation region is arranged and at which regions the emitter region extends directly to the emitter surface, so that it makes contact with the p-metallization can be and thus an electrically conductive connection between p-type metallization and emitter is made.
- the masking layer is produced in a per se known method by means of photolithography or using an inkjet printing process.
- step B it is likewise within the scope of the invention to produce the masking layer in step B by means of screen printing methods known per se.
- a passivation layer is advantageously applied over the entire surface of the emitter surface or at least on the emitter surface in the passivation region.
- the passivation layer is applied between step C and D.
- step D p-metallization is applied in an advantageous embodiment of the method according to the invention on the entire surface of the emitter surface covering passivation layer. Subsequently, the p-type metallization is electrically conductively connected through the passivation layer to the underlying emitter region. This is possible for example by a temperature step in which the p-
- Metallization due to the action of heat passes through the passivation layer and generates a contact with the emitter region, so that the emitter region is electrically conductively connected to the p-type metallization.
- FIG. 1 shows an embodiment of a method according to the invention with a schematic representation of the manufacturing process of a
- FIG. 1 a semiconductor structure is shown in FIGS. A to F, wherein the figures show the production process of a semiconductor structure according to the invention shown schematically in FIG.
- a solar cell is produced, which comprises a semiconductor structure according to the invention and is produced in a method according to the invention.
- Starting material is an n-doped silicon wafer 1, which is doped approximately homogeneously with a doping concentration of about 10 15 cm '3 .
- the n-doped region of the silicon wafer 1 thus represents the base region.
- a p-doped emitter region 2 is located in the upper region of the silicon wafer 1, so that an emitter / base pn junction 2 a is formed between the base region and the emitter region 2.
- the emitter region is produced in which an indiffusion of boron atoms is carried out via an emitter surface 2b of the silicon wafer 1.
- the peak concentration of the emitter is about 10 18 cm "3 .
- the emitter surface 2b is oxidized by thermal treatment in an oxygen atmosphere, so that a masking layer 3 of silicon dioxide is formed on the emitter surface 2b.
- This further has the advantage that, when this masking layer 3 is formed, the boron atoms in the emitter region 2 are driven deeper into the silicon wafer 1 with respect to the emitter surface 2b.
- the masking layer 3 is locally structured by adding parts of the
- Masking layer 3 are removed. This is possible, for example, by local application of a lacquer layer 4, as shown in FIG.
- the lacquer layer 4 is applied in the regions in which the emitter region 2 is to extend directly to the emitter surface 2b in the finished solar cell.
- the lacquer layer 4 can be applied for example by means of screen printing, as well as the application of the lacquer layer by means of photolithography or an inkjet printing process is conceivable.
- the Masking layer is removed in the areas where it is not covered by the lacquer layer and then the lacquer layer is removed again.
- the structuring of the masking layer 3 can also take place in that the masking layer 3 is partially removed by laser radiation or by mechanical action.
- a passivation region / emitter pn junction 5a forms between passivation region 5 and emitter region 2.
- the above-described emitter region 2 and passivation region 5 diffusions were carried out in such a way that the emitter / base pn junction 2 a is at a distance of approximately 3 ⁇ m from the emitter surface 2 b and runs approximately parallel to this surface 2 b.
- the passivation region / emitter pn junction 5a is located at a distance of approximately 0.3 ⁇ m from the emitter surface 2b and likewise runs approximately parallel to it.
- the majority of the emitter surface 2b is now covered by the n-doped passivation region 5 and can therefore be passivated using the conventionally known methods for n-doped surfaces.
- the p-doped emitter region 2 is electrically shielded from the emitter surface 2b by the passivation region 5 and in particular the passivation region / emitter pn junction 5a, except those regions in which the emitter region 2 directly adjoins the emitter surface 2b.
- the masking layer 3 is first removed completely and then a passivation layer 6 is applied to the entire emitter surface 2b.
- This passivation layer can be, for example, a silicon dioxide layer produced by thermal oxidation.
- the passivation layer 6 reduces the surface recombination rate at the emitter surface 2b and thus further increases the efficiency of the solar cell.
- a p-type metallization 7 on the front of the solar cell i. applied to the passivation layer 6, so that the p-type metallization 7 partially covers the front of the solar cell.
- the p-type metallization 7 is applied at least partially in the regions in which the emitter region 2 directly reaches the emitter surface 2b.
- the p-type metallization 7 is passed through the passivation layer 6 by means of heat, so that an electrically conductive connection between p-type metallization 7 and emitter region 2 is formed and the emitter region 2 is thus contacted.
- the invention makes it possible to produce solar cells from silicon wafers, wherein the solar cells have a p-doped emitter on the side facing the light irradiation and surface passivation can be achieved there using standard methods for n-doped surfaces.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Electromagnetism (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Photovoltaic Devices (AREA)
- Bipolar Transistors (AREA)
Abstract
Description
Claims
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE102008005398A DE102008005398A1 (de) | 2008-01-21 | 2008-01-21 | Halbleiterstruktur und Verfahren zur Herstellung einer Halbleiterstruktur |
PCT/EP2008/010639 WO2009092424A2 (de) | 2008-01-21 | 2008-12-15 | Oberflächenpassivierung einer halbleiterstruktur und entsprechendes herstellungsverfahren |
Publications (1)
Publication Number | Publication Date |
---|---|
EP2235758A2 true EP2235758A2 (de) | 2010-10-06 |
Family
ID=40707691
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP08871574A Withdrawn EP2235758A2 (de) | 2008-01-21 | 2008-12-15 | Halbleiterstruktur und verfahren zur herstellung einer halbleiterstruktur |
Country Status (3)
Country | Link |
---|---|
EP (1) | EP2235758A2 (de) |
DE (1) | DE102008005398A1 (de) |
WO (1) | WO2009092424A2 (de) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8603900B2 (en) | 2009-10-27 | 2013-12-10 | Varian Semiconductor Equipment Associates, Inc. | Reducing surface recombination and enhancing light trapping in solar cells |
DE102010026331A1 (de) * | 2010-07-07 | 2012-02-02 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Verfahren zum Materialabtrag an Festkörpern |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5053083A (en) * | 1989-05-08 | 1991-10-01 | The Board Of Trustees Of The Leland Stanford Junior University | Bilevel contact solar cells |
-
2008
- 2008-01-21 DE DE102008005398A patent/DE102008005398A1/de not_active Ceased
- 2008-12-15 WO PCT/EP2008/010639 patent/WO2009092424A2/de active Application Filing
- 2008-12-15 EP EP08871574A patent/EP2235758A2/de not_active Withdrawn
Non-Patent Citations (1)
Title |
---|
MOEHLECKE A ET AL: "FLOATING JUNCTION PASSIVATION OF P+ EMITTERS", 2ND WORLD CONFERENCE ON PHOTOVOLTAIC SOLAR ENERGY CONVERSION. / 15TH EUROPEAN PV SOLAR ENERGY CONFERENCE. / 27TH US IEEE PHOTOVOLTAICS SPECIALISTS CONFERENCE. / 10TH ASIA/PACIFIC PV SCIENCE AND ENGINEERING CONFERENCE. VIENNA, AUSTRIA, JULY 6 - 10, 19, 6 July 1998 (1998-07-06), pages 1551 - 1554, XP001138009, ISBN: 978-92-828-5419-8 * |
Also Published As
Publication number | Publication date |
---|---|
WO2009092424A2 (de) | 2009-07-30 |
DE102008005398A1 (de) | 2009-07-30 |
WO2009092424A3 (de) | 2009-09-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE102009038731B4 (de) | Halbleiterbauelement mit Ladungsträgerkompensationsstruktur und Verfahren zur Herstellung eines Halbleiterbauelements | |
DE102015208097B4 (de) | Herstellen einer Halbleitervorrichtung durch Epitaxie | |
DE2823967C2 (de) | ||
DE102008030693A1 (de) | Heterojunction-Solarzelle mit Absorber mit integriertem Dotierprofil | |
DE112006001791B4 (de) | Non-Punch-Through Hochspannungs-IGBT für Schaltnetzteile und Verfahren zur Herstellung derselben | |
DE112011105826B4 (de) | Halbleitervorrichtung und Verfahren zur Herstellung selbiger | |
DE3037316C2 (de) | Verfahren zur Herstellung von Leistungsthyristoren | |
DE102015108929A1 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung mit einer Feldstoppzone | |
DE102018205274A1 (de) | Halbleitervorrichtung und verfahren zu deren herstellung | |
DE102010063159B4 (de) | Halbleitervorrichtung und ihr Herstellungsverfahren | |
DE102005061820B4 (de) | Verfahren zur Herstellung einer Solarzelle | |
DE112021002169T5 (de) | Halbleitervorrichtung | |
DE102014205350B4 (de) | Photoaktives Halbleiterbauelement sowie Verfahren zum Herstellen eines photoaktiven Halbleiterbauelementes | |
EP2235758A2 (de) | Halbleiterstruktur und verfahren zur herstellung einer halbleiterstruktur | |
DE112012001986B4 (de) | Bipolares Punch-Through-Halbleiterbauelement und Verfahren zur Herstellung eines derartigen Halbleiterbauelements | |
EP1050076B1 (de) | Verfahren zur herstellung von dioden | |
DE10245089B4 (de) | Dotierverfahren und Halbleiterbauelement | |
DE112014001689T5 (de) | Verfahren zur Herstellung eines Bipolartransistors mit isolierter Gateelektrode | |
DE102019125976A1 (de) | Halbleitervorrichtung | |
DE102012003747B4 (de) | Ein Verfahren zur Herstellung eines Halbleiterbauelements | |
EP0017021B1 (de) | Verfahren zur Herstellung einer Halbleiteranordnung mit komplementären Transistoren | |
DE3434552A1 (de) | Verfahren zur bildung einer pn-grenzschicht | |
DE102009040670A1 (de) | Verfahren zur Herstellung einer einseitig kontaktierbaren Solarzelle | |
DE10003951A1 (de) | Tunneldiode und Verfahren zu ihrer Herstellung | |
DE102014215893A1 (de) | Verfahren zum Erzeugen von Dotierbereichen in einer Halbleiterschicht eines Halbleiterbauelementes |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20100812 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MT NL NO PL PT RO SE SI SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL BA MK RS |
|
RIN1 | Information on inventor provided before grant (corrected) |
Inventor name: HERMLE, MARTIN Inventor name: BENICK, JAN Inventor name: SCHULTZ-WITTMANN, OLIVER |
|
DAX | Request for extension of the european patent (deleted) | ||
17Q | First examination report despatched |
Effective date: 20110928 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20120411 |