EP1296436A2 - Verfahren und Anordnung zum Erfassen und digitalen Übertragen von analogen Ausgangsmessgrössen mehrerer Wandler - Google Patents
Verfahren und Anordnung zum Erfassen und digitalen Übertragen von analogen Ausgangsmessgrössen mehrerer Wandler Download PDFInfo
- Publication number
- EP1296436A2 EP1296436A2 EP02090218A EP02090218A EP1296436A2 EP 1296436 A2 EP1296436 A2 EP 1296436A2 EP 02090218 A EP02090218 A EP 02090218A EP 02090218 A EP02090218 A EP 02090218A EP 1296436 A2 EP1296436 A2 EP 1296436A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- fir
- clock
- converter
- digital
- telegram
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G08—SIGNALLING
- G08C—TRANSMISSION SYSTEMS FOR MEASURED VALUES, CONTROL OR SIMILAR SIGNALS
- G08C15/00—Arrangements characterised by the use of multiplexing for the transmission of a plurality of signals over a common path
Definitions
- FIG. 1 shows a block diagram from these draft standards, which the basic connection of a converter 1 with a subordinate converter, for example an analog-digital converter 2 with assigned power supply, to a digital Show transmission link 3.
- These draft standards see one exactly defined transmission time for a telegram with samples in front. It will be the time between scanning the analog output variable of the respective converter and the Receipt of the telegram with the sample values defined.
- secondary Converter 4 and 5 are provided for adaptation.
- the draft standards propose the digital measured variables of the converters for a branch in a substation, for example, using a so-called "merging unit", a data concentrator 10.
- the data concentrator 10 outputs an output 11 a telegram with the digital measured variables to a not shown protection or field device and is over a Auxiliary input 12 with a clock, also not shown connected.
- elements 1 and 2 are in accordance with 1 each with PC and the elements 4 and 5 with SC.
- the digital measured variable formed by the converter to the data concentrator is from an equidistant Sampling of the individual analog output measurands the converter ran out. Furthermore, it is assumed that a time synchronization of the sampling of the Output parameters of the various current and voltage transformers also from different branches of the substation is required. There are two ways to synchronize the scan to:
- the first way could be to use the interpolation method his.
- the different, known Time delays between sampling in datagrams sent samples of the output measurands and the reception of the datagrams in the data concentrator and the measurable Delay between the receipt of the various datagrams the individual transducer is used to match each received sample assign a microsecond-precise sampling time. Then between the individual samples interpolated to all received samples on a common Convert the sampling time.
- Fig. 3 illustrates this fact. This figure is the above. Taken from draft standard.
- the disadvantage of this method is the high cost of the timestamp facility for the received datagrams and the required setup for interpolation of the sampled signals in real time.
- an interpolation polynomial for interpolation e.g. 3rd order recursive spline interpolation
- the interpolation becomes an additional interpolation error caused.
- the result of the interpolation can no longer be used with a linear transfer function describe, i.e. the algorithm used is non-linear.
- adaptive filters can also be used.
- the relatively high group term affects the case practically realizable all-pass filter (or low-pass filter with a cutoff frequency significantly higher than that too using bandwidth).
- the Tracking the adaptive filters in this case a device with which the filter coefficients to be updated are required can be calculated.
- a device with which the filter coefficients to be updated are required can be calculated.
- the LMS algorithm To this algorithm To realize, either a digital signal processor DSP or a complex ASIC required.
- the second way is to use a substation-wide Synchronization pulse. Because in a substation the signals provided by the converters usually used by different devices, it is actually never possible to convert a substation into individual ones Disassemble sections in which a common Sampling clock for all output measurands to be synchronized the converter can be used. It always has to entire substation supplied with a central sampling clock In this case, all converters can be synchronized generate sampled values from one another.
- Fig. 4 shows the image used in the draft standard already mentioned to illustrate the synchronously sampled signals.
- the draft IEC 61850-9-1 uses a 100 Mbit Ethernet interface proposed.
- Ethernet interfaces is basically a central sampling clock required for the synchronization of the scanning, because at this transmission method does not have a constant transmission time the converter signals are guaranteed via the Ethernet bus can. This is the one in this draft standard proposed method for digital transmission of Converter signals only around a different implementation variant of the 2. Procedure according to draft standard IEC 60044-8.
- Both designs are based on the requirements of protection - and Control technology tailored. For transient recording and power Quality measurements are unsuitable for both designs (too low Sample rates).
- the achievable according to IEC 60044-8 and 61850-9-1 Sampling rates are in the range of 1 ... 5 k samples / s.
- the required for transient recording and power quality measurements Sampling rates are in the range 5 ... 40 k samples.
- the invention has for its object the just described to further develop known methods so that it can be Trap allowed to get good results.
- a method is used to achieve this object for recording and digital transmission of analog Output measurands of several converters to one protection or Field device in which the analog output measured variables each Converter with a sampling rate that is higher than a factor the minimum sampling rate is converted into digital measurands and their transmission is carried out, the factor an integer divisor of the number of filter coefficients one FIR filter each with filter coefficients of the value 1 is in a data concentrator for each converter that digital measurands as a telegram to a data concentrator are transmitted, being assigned from each transducer Buffering with a clock (clock) data in the FIR filters upstream secondary buffers are taken over, the clock from the synchronous character of the respective Telegram and the fixed clock of a clock generator formed and in the data concentrator by means of a multiplexer output buffers downstream of the FIR filters a transmission telegram with a reduced sampling rate digital measured variables of the converter and that Send telegram is transmitted to the protection or field device.
- the analog output measured variables each Converter with a
- the process is carried out with the digital measurement variables by means of a isochronous logic arrangement generates a telegram and from one transmitter each to one data receiver at data concentrator transfer.
- the invention further relates to an arrangement for detection and digital transmission of analog output measurands several converters to a protection or field device and the task arises, which can be gathered from WO 01/45232 known arrangement to upgrade.
- this object is achieved in one Arrangement for the acquisition and digital transmission of analog Output measurands of several converters to a protection or Field device in which each converter is one with a factor higher than the minimum sample rate selected by the working Analog-digital converter for the formation of digital Measurands is subordinate; where the factor is an integer Divisor of the number of filter coefficients one each FIR filters with filter coefficients of value 1 in a data concentrator is for every converter; the outputs of the analog-to-digital converters stand in with the data concentrator Connection, and at the data concentrator is everyone on the input side Converter assigned a buffer; to the Buffer memories are connected to the are connected on the output side to the FIR filters, and a Multiplexer is subordinate to the FIR filters Output buffer connected; the data concentrator has one connected to the protection or field device Output for sending a send telegram with in your Sampling rate reduced digital measured variables of the converter.
- the building block PC is another Tx subordinate, which in individual can be constructed like the rest of the Fig. 6 shows with the elements 22, 23, 24 and 25, the Element 2 is a frame logic module, element 23 is a Coding module, the element 24, an optical interface and element 25 represents an electrical interface.
- the transmission of the digital measurement variables Md at the output of the Building blocks Tx of the arrangement according to FIG. 5 for the data concentrator 26 takes place via fiber optic cables in the form of telegrams first to the data concentrator 26 upstream data receivers Rx, the input side - as shown in Fig. 7 - with Light receivers 30 are equipped.
- subsequent buffers Buf1 those completely received by the data receiver Rx Telegrams written with the clock of the data receiver Rx.
- Each data receiver Rx is operated with its own clock. This clock is synchronous to the clock of the connected one Transmitter Tx and is made from the synchronous character of the transmitted telegram generated.
- the data concentrator 26 also includes FIR filters FIR that buffers Buf2 are each subordinate, which in turn are connected to the buffer Buf1. On the output side, the FIR output buffers are located on the filters Buf 3. The output buffers Buf3 is on Multiplexer 27 downstream.
- each of the analog-to-digital converter 21 generated digital measured quantities Md isochronous transmitted with the clock of the A / D conversion.
- the A / D implementation and the transmission of the samples over the optical fibers LWL is done with a factor of m the sampling rate of the output signal A at the output module 28 of the multiplexer 27 higher sampling rate, the factor m an integer divisor of the number of filter coefficients n of the FIR filter FIR is that of reducing the sampling rate the transmitted digital measured variable Md by a factor of m serves. This is achieved by using FIR filters Filter coefficients with the value 1 can be used. It takes place So in the FIR filter a summation of m in each case Values.
- the data concentrator 26 runs at its own clock Clock operated.
- This bar is formed from the bar of one Clock generator, not shown, which is asynchronous to the clock the receiver is Rx but has the same frequency.
- the synchronous signal of the telegram becomes the clock to the respective receiver Rx by using a single clock clock arises whenever the synchronous signal and at the same time an impulse of the not shown Clock generator occurs.
- Buf2 will synchronize with the clock the data of the complete received telegrams (i.e. the samples of the individual converter) from the buffer store Buf1.
- the secondary buffers Buf2 contained samples the FIR filter acting as a low pass FIR supplied with filter coefficients of value 1 in order to the sampling rate of the received samples by a factor of m to reduce; this is done in such a way that by means of the FIR filters in cooperation with the output buffers Buf3 an addition of m using a frame of the transmitted sample values.
- the output signals the FIR filter will be in sync with the clock Clock with a factor of m compared to the clock rate on Post-buffer Buf2 lower sampling rate in the output buffer Buf3 of the data concentrator 26 inscribed.
- the coefficients of the FIR filter are all set to 1 and added. Only after e.g. 4 samples in the multiplier-add unit of the FIR filters have been added, the sum is given by the filter, so that in the present example a reduction in the sampling rate by a factor of 4.
- the multiplexer 27 sets one of those in its output latches Buf3 contained, reduced in their sampling rate Samples together a send telegram, the isochronous with the clock on the output block 28 the output channel of the output, not shown Data concentrator 26 is output.
- the output module can optionally via interfaces according to IEC 60044-8 and IEC 61850-9-1 for connecting third-party devices.
- the clock of the data concentrator 26 can optionally be a external device can be made available, which by the Multiplexer 27 generated sample values processed.
- the multiplexer 27 can send a telegram transmitted converter data in a communication module be prepared that one not shown Protection or field device is upstream.
- the communication module contains an integrated circuit 31 in the form of a Physics IC receiver 8 / 10B coding FC, ATM, FDDI ... and one Module 32 with frame decoder and DPRAM as well as with a programmable, Integrated logic arrangement FPGA or ASIC on; An interface is subordinate to module 32.
- a resampling of the transmitted data takes place in the protection or field device Samples instead. Since there are no processors in the signal path (Microcontrollers, digital signal processors, ...), finds no temporal influence on the samples through interrupt latency times. The entire signal preprocessing happens exclusively by synchronously clocked Logic. Thanks to high sampling rate rates (> 2 M samples / s) and high transmission rates (> 120 Mbit / s) affect the transmission of the digital measurands for the digital protective device (1 ... 5 ksamples / s) temporally transparent. The attainable Phase error is less than 0.1 °. This reduces the computing effort in the protection and field devices is significant (no computing-intensive procedures like interpolation of the measured values necessary).
- the implementation of the proposed Process in currently existing devices of this type this greatly simplifies.
- the use of synchronous clocked logic simplifies the construction of redundancy controls in the data concentrator and in the protection or field device.
- the transmission links can be used as fiber optic cables or as a shielded two-wire cable (low-cost applications) be designed.
- optical fibers with simultaneous use of fiber optic fieldbus technology for digital inputs and outputs it becomes possible Protection and field devices with significantly improved EMC properties to realize.
- VCSEL optical Transmitting diodes
- passive optical splitter By using modern optical Transmitting diodes (VCSEL) and passive optical splitter is it is possible to connect up to 8 protective or field devices to one Connect data concentrator output.
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Arrangements For Transmission Of Measured Signals (AREA)
- Emergency Protection Circuit Devices (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Abstract
Description
Claims (4)
- Verfahren zum Erfassen und digitalen Übertragen von analogen Ausgangsmessgrößen mehrerer Wandler zu einem Schutz- oder Feldgerät, bei demdie analogen Ausgangsmessgrößen jedes Wandlers (ECT1...EVTBB) mit einer Abtastrate, die um einen Faktor (m) höher als die Mindestabtastrate ist, in digitale Messgrößen (Md) umgesetzt werden sowie deren Übertragung vorgenommen wird,wobei der Faktor (m) ein ganzzahliger Teiler der Anzahl (n) der Filterkoeffizienten jeweils eines FIR-Filters (FIR) mit Filterkoeffizienten des Wertes 1 in einem Datenkonzentrator (26) für jeden Wandler (ECT1...EVTBB) ist,die digitalen Messgrößen (Md) als Telegramm zu einem Datenkonzentrator übertragen werden,aus jedem Wandler (ECT1...EVTBB) zugeordneten Zwischenspeichern (Buf1) mit einem Takt (Clock) Daten in den FIR-Filtern (FIR) vorgeordnete Nachzwischenspeicher (Buf2) übernommen werden,wobei der Takt (Clock) aus dem Synchronzeichen des jeweiligen Telegramms und dem festen Takt eines Taktgenerators gebildet wird, undin dem Datenkonzentrator mittels eines Multiplexers (27) aus den FIR-Filtern (FIR) nachgeordneten Ausgangszwischenspeichern (Burf3) ein Sendetelegramm mit in ihrer Abtastrate reduzierten digitalen Messgrößen der Wandler gebildet wird unddas Sendetelegramm zu dem Schutz- oder Feldgerät übertragen wird.
- Verfahren nach Anspruch 1,
dadurch gekennzeichnet, dassmit den digitalen Messgrößen (Md) mittels einer taktsynchronen Logikanordnung jeweils ein Telegramm erzeugt und von jeweils einem Sender zu jeweils einem Datenempfänger (Rx) am Datenkonzentrator (26) übertragen wird. - Anordnung zum Erfassen und digitalen Übertragen von analogen Ausgangsmessgrößen mehrerer Wandler zu einem Schutz- oder Feldgerät, bei derjedem Wandler (ETCT1...EVTBB) ein mit einer um einen Faktor (m) höher als die Mindestabtastrate gewählten Abtastrate arbeitender Analog-Digital-Umsetzer (21) zur Bildung digitaler Messgrößen nachgeordnet ist,wobei der Faktor (m) ein ganzzahliger Teiler der Anzahl (n) der Filterkoeffizienten jeweils eines FIR-Filters (FIR) mit Filterkoeffizienten des Wertes 1 in einem Datenkonzentrator (26) für jeden Wandler (ECT1...EVTBB) ist,die Ausgänge der Analog-Digital-Umsetzer (21) mit dem Datenkonzentrator (26) in Verbindung stehen,am Datenkonzentrator (26) eingangsseitig jedem Wandler (ECT1...EVTBB)ein Zwischenspeicher (Buf1) zugeordnet ist,an die Zwischenspeicher (Buf1) Nachzwischenspeicher (Buf2) angeschlossen sind, die ausgangsseitig mit den FIR-Filtern (FIR) verbunden sind,ein Multiplexer (27) an den FIR-Filtern (FIR) nachgeordnete Ausgangszwischenspeicher (Buf3) angeschlossen ist undder Datenkonzentrator (26) einen mit dem Schutz- oder Feldgerät verbundenen Ausgang zur Absendung eines Sendetelegramms mit in ihrer Abtastrate reduzierten digitalen Messgrößen (Md) der Wandler (ECT1...EVTBB)aufweist.
- Anordnung nach Anspruch 3,
dadurch gekennzeichnet, dassdem jeweiligen Analog-Digital-Umsetzer (21) eine taktsynchrone Logikanordnung zur Bildung eines Telegramms und ein Sender (Tx) nachgeordnet sind.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE10135089A DE10135089A1 (de) | 2001-07-11 | 2001-07-11 | Verfahren und Anordnung zum Erfassen und digitalen Übertragen von analogen Ausgangsmessgrößen mehrerer Wandler |
DE10135089 | 2001-07-11 |
Publications (3)
Publication Number | Publication Date |
---|---|
EP1296436A2 true EP1296436A2 (de) | 2003-03-26 |
EP1296436A3 EP1296436A3 (de) | 2007-01-24 |
EP1296436B1 EP1296436B1 (de) | 2009-03-11 |
Family
ID=7692309
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP02090218A Expired - Lifetime EP1296436B1 (de) | 2001-07-11 | 2002-06-20 | Verfahren und Anordnung zum Erfassen und digitalen Übertragen von analogen Ausgangsmessgrössen mehrerer Wandler |
Country Status (3)
Country | Link |
---|---|
US (1) | US6753772B2 (de) |
EP (1) | EP1296436B1 (de) |
DE (2) | DE10135089A1 (de) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104931826A (zh) * | 2015-06-12 | 2015-09-23 | 国家电网公司 | 模拟量输入式合并单元的相位误差测试装置及方法 |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1420496B1 (de) * | 2002-11-15 | 2009-10-07 | Abb Research Ltd. | Schutzgerät und Verfahren zur Installation einer Schutzfunktion in einem Schutzgerät |
CN101185293B (zh) * | 2005-06-01 | 2010-11-24 | 西门子公司 | 通用测量或保护设备 |
ZA200900127B (en) | 2006-07-21 | 2010-04-28 | Schweitzer Engineering Lab Inc | A method of configuring intelligent electronic devices to facilitate standardized communication messages among a plurality of ieds within a network |
US7589651B1 (en) * | 2006-08-25 | 2009-09-15 | Altera Corporation | Flexible signal detect for programmable logic device serial interface |
US7427939B2 (en) * | 2006-12-28 | 2008-09-23 | Intel Corporation | Parallel processed electronic dispersion control |
US8560255B2 (en) * | 2008-12-12 | 2013-10-15 | Schneider Electric USA, Inc. | Power metering and merging unit capabilities in a single IED |
US8693353B2 (en) * | 2009-12-28 | 2014-04-08 | Schneider Electric USA, Inc. | Intelligent ethernet gateway system and method for optimizing serial communication networks |
US10261567B2 (en) | 2013-05-21 | 2019-04-16 | Schweitzer Engineering Laboratories, Inc. | Automatically configurable intelligent electronic device |
FR3034274B1 (fr) | 2015-03-27 | 2017-03-24 | Stmicroelectronics Rousset | Procede de traitement d'un signal analogique issu d'un canal de transmission, en particulier un signal vehicule par courant porteur en ligne |
WO2017131637A1 (en) * | 2016-01-26 | 2017-08-03 | Hewlett Packard Enterprise Development Lp | Ethernet physical layer transfer topology |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0192120A2 (de) * | 1985-02-04 | 1986-08-27 | DEVAU Lemppenau GmbH | Verfahren und Einrichtung zur Datenübertragung in der Fernwirktechnik |
US5027306A (en) * | 1989-05-12 | 1991-06-25 | Dattorro Jon C | Decimation filter as for a sigma-delta analog-to-digital converter |
EP0561067A2 (de) * | 1992-03-14 | 1993-09-22 | Innovision Limited | Bemusterungsfrequenzumsetzer |
EP0602718A2 (de) * | 1992-12-16 | 1994-06-22 | Koninklijke Philips Electronics N.V. | Analog-Digitalwandler zur Wandlung mehrerer Analogeingangssignale in Digitalausgangssignale mittels eines einzigen Sigma-Delta-Modulators |
WO2001045232A2 (de) * | 1999-12-14 | 2001-06-21 | Siemens Aktiengesellschaft | Verfahren und anordnung zum erfassen und digitalen übertragen von analogen ausgangsmessgrössen mehrerer wandler |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4839652A (en) * | 1987-06-01 | 1989-06-13 | General Electric Company | Method and apparatus for high speed digital phased array coherent imaging system |
US5371842A (en) * | 1990-04-19 | 1994-12-06 | Bioscience Analysis Software Ltd. | System for real-time display of the waveshape of an incoming stream of digital data samples |
-
2001
- 2001-07-11 DE DE10135089A patent/DE10135089A1/de not_active Withdrawn
-
2002
- 2002-06-20 EP EP02090218A patent/EP1296436B1/de not_active Expired - Lifetime
- 2002-06-20 DE DE50213344T patent/DE50213344D1/de not_active Expired - Lifetime
- 2002-07-10 US US10/192,312 patent/US6753772B2/en not_active Expired - Lifetime
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0192120A2 (de) * | 1985-02-04 | 1986-08-27 | DEVAU Lemppenau GmbH | Verfahren und Einrichtung zur Datenübertragung in der Fernwirktechnik |
US5027306A (en) * | 1989-05-12 | 1991-06-25 | Dattorro Jon C | Decimation filter as for a sigma-delta analog-to-digital converter |
EP0561067A2 (de) * | 1992-03-14 | 1993-09-22 | Innovision Limited | Bemusterungsfrequenzumsetzer |
EP0602718A2 (de) * | 1992-12-16 | 1994-06-22 | Koninklijke Philips Electronics N.V. | Analog-Digitalwandler zur Wandlung mehrerer Analogeingangssignale in Digitalausgangssignale mittels eines einzigen Sigma-Delta-Modulators |
WO2001045232A2 (de) * | 1999-12-14 | 2001-06-21 | Siemens Aktiengesellschaft | Verfahren und anordnung zum erfassen und digitalen übertragen von analogen ausgangsmessgrössen mehrerer wandler |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104931826A (zh) * | 2015-06-12 | 2015-09-23 | 国家电网公司 | 模拟量输入式合并单元的相位误差测试装置及方法 |
Also Published As
Publication number | Publication date |
---|---|
DE10135089A1 (de) | 2003-01-23 |
US20030011491A1 (en) | 2003-01-16 |
EP1296436B1 (de) | 2009-03-11 |
DE50213344D1 (de) | 2009-04-23 |
EP1296436A3 (de) | 2007-01-24 |
US6753772B2 (en) | 2004-06-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1243061B1 (de) | Verfahren und anordnung zum erfassen und digitalen übertragen von analogen ausgangsmessgrössen mehrerer wandler | |
EP1296436B1 (de) | Verfahren und Anordnung zum Erfassen und digitalen Übertragen von analogen Ausgangsmessgrössen mehrerer Wandler | |
EP1342303A1 (de) | Anordnung und verfahren zur datenübertragung von digitalen übertragungsdaten | |
DE3018238A1 (de) | Echoausgleicher mit hochpassfilter | |
DE69330729T2 (de) | Verfahren zur Symbolratenanpassung in einem Kommunikationsnetz | |
EP0480323A2 (de) | Leitungseinrichtung zur Kompensation von Nebensprechen | |
DE3990712C2 (de) | Schnittstelleneinheit | |
WO2021152010A1 (de) | SPE-BASIERTER GERÄTEADAPTER ZUM ANSCHLIEßEN EINES NICHT ETHERNET-FÄHIGEN FELDGERÄTES AN EIN ETHERNET-BASIERTES PROZESSSTEUERUNGSSYSTEM | |
DE69333635T2 (de) | 5B6B-Kodierung für Verteiltkanalübertragung | |
EP1886448B1 (de) | Universelles mess- oder schutzgerät | |
DE3603358A1 (de) | Verfahren und einrichtung zur datenuebertragung in der fernwirktechnik | |
DE4123851C1 (en) | Inter-working unit for coupling asynchronous-to synchronous-transfer mode network - uses multiplexer and demultiplexer for each network, buffer memory and asynchronous-synchronous converters for transmission via exchanges | |
DE3132730A1 (de) | Netzschutzeinrichtung | |
EP1079657A2 (de) | Verfahren zur Leitweglenkung von Datenpaketen eines optischen Datenpaketstromes | |
EP1062773B1 (de) | Datenbus für mehrere teilnehmer | |
EP0360904B1 (de) | Schaltungsanordnung zum Entzerren von in analoger Form empfangener Digitalsignale | |
DE3511352A1 (de) | Verfahren und koppeleinrichtung zum verteilen von plesiochronen breitband-digitalsignalen | |
DE4328486A1 (de) | Überwachung optischer Einfaser-Anschlußleitungen bis zu einer passiven Schnittstelle | |
EP0731584A2 (de) | Verfahren zum Übertragen von digitalen Nutzdaten | |
DE102017214295B4 (de) | Messeinrichtung und elektrisches Steuergerät | |
EP1142234B1 (de) | Übertragungssystem mit echounterdrückung | |
DE2855395B1 (de) | Nachrichtenuebertragungssystem | |
DE10350595B4 (de) | Vorrichtung zur Echokompensation | |
DE2106172B2 (de) | Digitales synchronmodem | |
DE69305872T2 (de) | Anordnung zur Messung der Qualität einer Übertragung in einer Zweidrahtleitung mit Echolöschung |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE TR |
|
AX | Request for extension of the european patent |
Extension state: AL LT LV MK RO SI |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE TR |
|
AX | Request for extension of the european patent |
Extension state: AL LT LV MK RO SI |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: G08C 15/00 20060101ALI20061221BHEP Ipc: H03M 1/00 20060101ALI20061221BHEP Ipc: H02J 13/00 20060101AFI20030130BHEP |
|
17P | Request for examination filed |
Effective date: 20070222 |
|
17Q | First examination report despatched |
Effective date: 20070327 |
|
AKX | Designation fees paid |
Designated state(s): DE FR GB IT |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB IT |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D Free format text: NOT ENGLISH |
|
REF | Corresponds to: |
Ref document number: 50213344 Country of ref document: DE Date of ref document: 20090423 Kind code of ref document: P |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20091214 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: IT Payment date: 20120626 Year of fee payment: 11 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R084 Ref document number: 50213344 Country of ref document: DE Effective date: 20130110 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IT Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20130620 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 15 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 16 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20170619 Year of fee payment: 16 Ref country code: FR Payment date: 20170623 Year of fee payment: 16 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20170821 Year of fee payment: 16 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 50213344 Country of ref document: DE |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20180620 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20190101 Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20180630 Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20180620 |