EP0982666A3 - System auf Chip mit einer Vier-Richtungs- Kreuzvermittlungsanordnung und Verfahren - Google Patents

System auf Chip mit einer Vier-Richtungs- Kreuzvermittlungsanordnung und Verfahren Download PDF

Info

Publication number
EP0982666A3
EP0982666A3 EP99306872A EP99306872A EP0982666A3 EP 0982666 A3 EP0982666 A3 EP 0982666A3 EP 99306872 A EP99306872 A EP 99306872A EP 99306872 A EP99306872 A EP 99306872A EP 0982666 A3 EP0982666 A3 EP 0982666A3
Authority
EP
European Patent Office
Prior art keywords
switch
functional
chip
soc
appear
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP99306872A
Other languages
English (en)
French (fr)
Other versions
EP0982666B1 (de
EP0982666A2 (de
Inventor
Dieter W Spaderna
Raed Sabha
Michael Roberts
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sharp Corp
Original Assignee
Sharp Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sharp Corp filed Critical Sharp Corp
Publication of EP0982666A2 publication Critical patent/EP0982666A2/de
Publication of EP0982666A3 publication Critical patent/EP0982666A3/de
Application granted granted Critical
Publication of EP0982666B1 publication Critical patent/EP0982666B1/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/28Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • G06F15/16Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
    • G06F15/163Interprocessor communication
    • G06F15/173Interprocessor communication using an interconnection network, e.g. matrix, shuffle, pyramid, star, snowflake
    • G06F15/17356Indirect interconnection networks
    • G06F15/17368Indirect interconnection networks non hierarchical topologies
    • G06F15/17375One dimensional, e.g. linear array, ring

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Software Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Multi Processors (AREA)
  • Logic Circuits (AREA)
  • Bus Control (AREA)
  • Microcomputers (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Electronic Switches (AREA)
  • Semiconductor Integrated Circuits (AREA)
EP99306872A 1998-08-28 1999-08-27 System-on-Chip mit einer Vier-Richtungs- Kreuzvermittlungsanordnung und Verfahren Expired - Lifetime EP0982666B1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US143148 1998-08-28
US09/143,148 US6331977B1 (en) 1998-08-28 1998-08-28 System on chip (SOC) four-way switch crossbar system and method

Publications (3)

Publication Number Publication Date
EP0982666A2 EP0982666A2 (de) 2000-03-01
EP0982666A3 true EP0982666A3 (de) 2002-05-22
EP0982666B1 EP0982666B1 (de) 2008-10-22

Family

ID=22502802

Family Applications (1)

Application Number Title Priority Date Filing Date
EP99306872A Expired - Lifetime EP0982666B1 (de) 1998-08-28 1999-08-27 System-on-Chip mit einer Vier-Richtungs- Kreuzvermittlungsanordnung und Verfahren

Country Status (6)

Country Link
US (1) US6331977B1 (de)
EP (1) EP0982666B1 (de)
JP (1) JP2000200258A (de)
KR (1) KR100343635B1 (de)
DE (1) DE69939762D1 (de)
TW (1) TW455773B (de)

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060174052A1 (en) * 2005-02-02 2006-08-03 Nobukazu Kondo Integrated circuit and information processing device
US20020046157A1 (en) * 1999-11-01 2002-04-18 Neal Solomon System, method and apparatus for demand-initiated intelligent negotiation agents in a distributed network
US20020172197A1 (en) * 2001-05-18 2002-11-21 Dale Michele Zampetti System interconnect with minimal overhead suitable for real-time applications
US20030112758A1 (en) 2001-12-03 2003-06-19 Pang Jon Laurent Methods and systems for managing variable delays in packet transmission
US20030105799A1 (en) * 2001-12-03 2003-06-05 Avaz Networks, Inc. Distributed processing architecture with scalable processing layers
US6897572B2 (en) * 2003-02-21 2005-05-24 Spreadtrum Communications Corporation Power ring architecture for embedded low drop off voltage regulators
US7412588B2 (en) * 2003-07-25 2008-08-12 International Business Machines Corporation Network processor system on chip with bridge coupling protocol converting multiprocessor macro core local bus to peripheral interfaces coupled system bus
US7353362B2 (en) * 2003-07-25 2008-04-01 International Business Machines Corporation Multiprocessor subsystem in SoC with bridge between processor clusters interconnetion and SoC system bus
KR100674934B1 (ko) * 2005-01-06 2007-01-26 삼성전자주식회사 온 칩 버스(On Chip Bus)에서 최적화된타일-스위치(tile-switch)맵핑(mapping) 구조를 결정하는 방법 및 그 방법을기록한 컴퓨터로 읽을 수 있는 기록 매체
KR100812225B1 (ko) 2005-12-07 2008-03-13 한국전자통신연구원 멀티프로세서 SoC 플랫폼에 적합한 크로스바 스위치구조
CN100352038C (zh) * 2005-12-27 2007-11-28 北京大学 Soc芯片制备方法
JP2009116378A (ja) 2007-11-01 2009-05-28 Renesas Technology Corp 半導体装置
US9191008B2 (en) 2008-06-25 2015-11-17 Intersil Americas LLC Dual use delay capacitor
EP3274851B1 (de) * 2015-03-27 2020-06-17 Intel Corporation Dynamische konfiguration von zugangsleitung von eingangs-/ausgangssteuergeräten

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0687091A2 (de) * 1994-06-10 1995-12-13 AT&T Corp. Verfahren zum Regeln des "Backpressure"-Verkehrs in einem Paketvermittlungsnetz
US5541914A (en) * 1994-01-19 1996-07-30 Krishnamoorthy; Ashok V. Packet-switched self-routing multistage interconnection network having contention-free fanout, low-loss routing, and fanin buffering to efficiently realize arbitrarily low packet loss
US5721820A (en) * 1995-09-11 1998-02-24 International Business Machines Corporation System for adaptively routing data in switching network wherein source node generates routing message identifying one or more routes form switch selects

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AU644141B2 (en) * 1990-01-05 1993-12-02 Maspar Computer Corporation A method of controlling a router circuit
US5377182A (en) 1993-08-18 1994-12-27 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Non-blocking crossbar permutation engine with constant routing latency
US5640399A (en) * 1993-10-20 1997-06-17 Lsi Logic Corporation Single chip network router
US5668809A (en) * 1993-10-20 1997-09-16 Lsi Logic Corporation Single chip network hub with dynamic window filter
US5838684A (en) * 1996-02-22 1998-11-17 Fujitsu, Ltd. Low latency, high clock frequency plesioasynchronous packet-based crossbar switching chip system and method
US5790839A (en) * 1996-12-20 1998-08-04 International Business Machines Corporation System integration of DRAM macros and logic cores in a single chip architecture
US6111859A (en) * 1997-01-16 2000-08-29 Advanced Micro Devices, Inc. Data transfer network on a computer chip utilizing combined bus and ring topologies

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5541914A (en) * 1994-01-19 1996-07-30 Krishnamoorthy; Ashok V. Packet-switched self-routing multistage interconnection network having contention-free fanout, low-loss routing, and fanin buffering to efficiently realize arbitrarily low packet loss
EP0687091A2 (de) * 1994-06-10 1995-12-13 AT&T Corp. Verfahren zum Regeln des "Backpressure"-Verkehrs in einem Paketvermittlungsnetz
US5721820A (en) * 1995-09-11 1998-02-24 International Business Machines Corporation System for adaptively routing data in switching network wherein source node generates routing message identifying one or more routes form switch selects

Also Published As

Publication number Publication date
US6331977B1 (en) 2001-12-18
EP0982666B1 (de) 2008-10-22
KR100343635B1 (ko) 2002-07-11
EP0982666A2 (de) 2000-03-01
JP2000200258A (ja) 2000-07-18
KR20000017602A (ko) 2000-03-25
TW455773B (en) 2001-09-21
DE69939762D1 (de) 2008-12-04

Similar Documents

Publication Publication Date Title
EP0982666A3 (de) System auf Chip mit einer Vier-Richtungs- Kreuzvermittlungsanordnung und Verfahren
EP1058384A3 (de) Zweibandabstimmschaltung
EP0895355A3 (de) Digital gesteuerte Verzögerungsschaltung
EP0993912A3 (de) Fehlertolerantes System zur vorläufigen Verbindung modularen Elementen
EP0893882A3 (de) Hochfrequenzschaltungsanordnung, Eingabeeinheit und Transceiver
EP0766396A3 (de) Schaltkreis
EP0784384A4 (de) Antennenschalter
WO2003010785A3 (en) Superconductive crossbar switch
ATE258317T1 (de) Nichtblockierender optischer schalterkern mit optimierter schaltarchitektur basierend auf reziprozitätsbedingungen
EP0939009A3 (de) Kraftfahrzeug- Lenkstockschalter
EP1071209A3 (de) Schaltung und Verfahren zur Steuerung eines Taktsignals und synchrone Verzögerungsschaltung
EP0901297A3 (de) Intelligente periphere Einheit
CA2195436A1 (en) Switching in a Telecommunications Service Node
EP0700168A3 (de) Integrierte Schaltung zur Auswahl eines Hochfrequenzsignalports
EP0986124A3 (de) Dielektrisches Filter, dielektrisches Verbundfilter, Antennenweiche und Kommunikationsgerät
WO1998057476A8 (en) Isolation amplifier with hook switch control
WO2002077817A3 (en) Fault tolerant hybrid switching architecture coupling pci buses and processors
EP0811938A3 (de) Verwendung von untergeordneten Busgeräten in einem Rechnersystem
EP1030532A3 (de) Schaltungsnetzwerk mit zweistufigem optischen Schalter
EP1126624A3 (de) Hochfrequenzscalter
EP0936745A3 (de) Schutzschaltung gegen veränderliche Lastimpedanz
AU1217101A (en) Bridge interface circuit
AU4964197A (en) Recombinant single-stranded equine chorionic gonadotropin
EP1233417A3 (de) Eingangssteuersignalschaltung
EP0939445A3 (de) Halbleiter integriertes Schaltkreisbauelement und Anordnungsverfahren für Funktionszellen

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE

AX Request for extension of the european patent

Free format text: AL;LT;LV;MK;RO;SI

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AX Request for extension of the european patent

Free format text: AL;LT;LV;MK;RO;SI

RIC1 Information provided on ipc code assigned before grant

Free format text: 7G 06F 15/173 A, 7H 04L 12/56 B

17P Request for examination filed

Effective date: 20020903

AKX Designation fees paid

Designated state(s): DE FR GB

R17C First examination report despatched (corrected)

Effective date: 20060213

17Q First examination report despatched

Effective date: 20060213

17Q First examination report despatched

Effective date: 20060213

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REF Corresponds to:

Ref document number: 69939762

Country of ref document: DE

Date of ref document: 20081204

Kind code of ref document: P

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20090723

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20090814

Year of fee payment: 11

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20090826

Year of fee payment: 11

Ref country code: DE

Payment date: 20090821

Year of fee payment: 11

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20100827

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

Effective date: 20110502

REG Reference to a national code

Ref country code: DE

Ref legal event code: R119

Ref document number: 69939762

Country of ref document: DE

Effective date: 20110301

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20110301

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20100831

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20100827