DE69416283T2 - Überlaufsteuerung für arithmetische Operationen - Google Patents

Überlaufsteuerung für arithmetische Operationen

Info

Publication number
DE69416283T2
DE69416283T2 DE69416283T DE69416283T DE69416283T2 DE 69416283 T2 DE69416283 T2 DE 69416283T2 DE 69416283 T DE69416283 T DE 69416283T DE 69416283 T DE69416283 T DE 69416283T DE 69416283 T2 DE69416283 T2 DE 69416283T2
Authority
DE
Germany
Prior art keywords
overflow
arithmetic operation
replaces
logic
output
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE69416283T
Other languages
English (en)
Other versions
DE69416283D1 (de
Inventor
Ruby Bei-Loh Lee
Joel David Lamb
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hewlett Packard Development Co LP
Original Assignee
Hewlett Packard Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hewlett Packard Co filed Critical Hewlett Packard Co
Publication of DE69416283D1 publication Critical patent/DE69416283D1/de
Application granted granted Critical
Publication of DE69416283T2 publication Critical patent/DE69416283T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • G06F7/48Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
    • G06F7/57Arithmetic logic units [ALU], i.e. arrangements or devices for performing two or more of the operations covered by groups G06F7/483 – G06F7/556 or for performing logical operations
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30003Arrangements for executing specific machine instructions
    • G06F9/30007Arrangements for executing specific machine instructions to perform operations on data operands
    • G06F9/3001Arithmetic instructions
    • G06F9/30014Arithmetic instructions with variable precision
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2207/00Indexing scheme relating to methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F2207/38Indexing scheme relating to groups G06F7/38 - G06F7/575
    • G06F2207/3804Details
    • G06F2207/3808Details concerning the type of numbers or the way they are handled
    • G06F2207/3812Devices capable of handling different types of numbers
    • G06F2207/382Reconfigurable for different fixed word lengths
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2207/00Indexing scheme relating to methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F2207/38Indexing scheme relating to groups G06F7/38 - G06F7/575
    • G06F2207/3804Details
    • G06F2207/3808Details concerning the type of numbers or the way they are handled
    • G06F2207/3828Multigauge devices, i.e. capable of handling packed numbers without unpacking them
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • G06F7/48Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
    • G06F7/499Denomination or exception handling, e.g. rounding or overflow
    • G06F7/49905Exception handling
    • G06F7/4991Overflow or underflow
    • G06F7/49921Saturation, i.e. clipping the result to a minimum or maximum value

Landscapes

  • Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Mathematical Optimization (AREA)
  • Mathematical Analysis (AREA)
  • Pure & Applied Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • Computational Mathematics (AREA)
  • Software Systems (AREA)
  • Computing Systems (AREA)
  • Complex Calculations (AREA)
  • Executing Machine-Instructions (AREA)
  • Image Processing (AREA)
DE69416283T 1993-12-08 1994-12-05 Überlaufsteuerung für arithmetische Operationen Expired - Fee Related DE69416283T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/163,960 US5448509A (en) 1993-12-08 1993-12-08 Efficient hardware handling of positive and negative overflow resulting from arithmetic operations

Publications (2)

Publication Number Publication Date
DE69416283D1 DE69416283D1 (de) 1999-03-11
DE69416283T2 true DE69416283T2 (de) 1999-06-10

Family

ID=22592376

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69416283T Expired - Fee Related DE69416283T2 (de) 1993-12-08 1994-12-05 Überlaufsteuerung für arithmetische Operationen

Country Status (4)

Country Link
US (1) US5448509A (de)
EP (1) EP0657804B1 (de)
JP (1) JP3589719B2 (de)
DE (1) DE69416283T2 (de)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102007014808A1 (de) * 2007-03-28 2008-10-02 Texas Instruments Deutschland Gmbh Multiplizier- und Multiplizier- und Addiereinheit

Families Citing this family (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH07168696A (ja) * 1993-10-19 1995-07-04 Mitsubishi Electric Corp 2進数加算器のオーバフロー,アンダフロー処理回路
JP3105738B2 (ja) * 1994-06-10 2000-11-06 日本電気株式会社 情報処理装置
GB2300054A (en) * 1995-01-17 1996-10-23 Hewlett Packard Co Clipping integers
US6643765B1 (en) * 1995-08-16 2003-11-04 Microunity Systems Engineering, Inc. Programmable processor with group floating point operations
US5953241A (en) * 1995-08-16 1999-09-14 Microunity Engeering Systems, Inc. Multiplier array processing system with enhanced utilization at lower precision for group multiply and sum instruction
US6295599B1 (en) * 1995-08-16 2001-09-25 Microunity Systems Engineering System and method for providing a wide operand architecture
US7301541B2 (en) * 1995-08-16 2007-11-27 Microunity Systems Engineering, Inc. Programmable processor and method with wide operations
US5742840A (en) * 1995-08-16 1998-04-21 Microunity Systems Engineering, Inc. General purpose, multiple precision parallel operation, programmable media processor
JPH0997178A (ja) * 1995-09-29 1997-04-08 Matsushita Electric Ind Co Ltd 飽和演算処理装置および方法
US5732004A (en) * 1995-11-14 1998-03-24 Advanced Micro Devices, Inc. DSP architecture for a FIR-type filter and method
US5835389A (en) * 1996-04-22 1998-11-10 Samsung Electronics Company, Ltd. Calculating the absolute difference of two integer numbers in a single instruction cycle
US5798958A (en) * 1996-06-05 1998-08-25 Samsung Electronics Co., Ltd. Zero detect for binary sum
US6018757A (en) * 1996-08-08 2000-01-25 Samsung Electronics Company, Ltd. Zero detect for binary difference
JP3701401B2 (ja) * 1996-08-12 2005-09-28 株式会社ルネサステクノロジ 飽和演算命令を有するマイクロプロセッサ
JPH1091395A (ja) * 1996-09-13 1998-04-10 Toshiba Corp プロセッサ
JP3790619B2 (ja) 1996-11-29 2006-06-28 松下電器産業株式会社 正値化処理及び飽和演算処理からなる丸め処理を好適に行うことができるプロセッサ
US5905221A (en) * 1997-01-22 1999-05-18 Atmel Corporation Music chip
US6209017B1 (en) 1997-08-30 2001-03-27 Lg Electronics Inc. High speed digital signal processor
US6301597B1 (en) 1997-11-18 2001-10-09 Intrinsity, Inc. Method and apparatus for saturation in an N-NARY adder/subtractor
US6301600B1 (en) 1997-11-18 2001-10-09 Intrinsity, Inc. Method and apparatus for dynamic partitionable saturating adder/subtractor
US6272514B1 (en) 1997-11-18 2001-08-07 Intrinsity, Inc. Method and apparatus for interruption of carry propagation on partition boundaries
US6557020B1 (en) 1997-12-10 2003-04-29 Seiko Epson Corporation Information processing system, enciphering/deciphering system, system LSI, and electronic apparatus
US6529930B1 (en) 1998-11-16 2003-03-04 Hitachi America, Ltd. Methods and apparatus for performing a signed saturation operation
US6519620B1 (en) * 1999-04-22 2003-02-11 International Business Machines Corporation Saturation select apparatus and method therefor
US6499046B1 (en) 1999-05-20 2002-12-24 International Business Machines Corporation Saturation detection apparatus and method therefor
US7206800B1 (en) * 2000-08-30 2007-04-17 Micron Technology, Inc. Overflow detection and clamping with parallel operand processing for fixed-point multipliers
US6748411B1 (en) 2000-11-20 2004-06-08 Agere Systems Inc. Hierarchical carry-select multiple-input split adder
EP1387259B1 (de) 2002-07-31 2017-09-20 Texas Instruments Incorporated Zwischen-Prozessor Steuerung
KR100493053B1 (ko) * 2003-02-26 2005-06-02 삼성전자주식회사 디지털 데이터의 포화 처리 장치
EP1503280A1 (de) * 2003-07-30 2005-02-02 Texas Instruments Incorporated Sättigungs-Arithmetik in einer Prozessoreinheit
US7395287B2 (en) * 2003-12-15 2008-07-01 Micrel, Inc. Numerical value conversion using a saturation limited arithmetic logic unit supporting variable resolution operands
JP2006227939A (ja) * 2005-02-17 2006-08-31 Matsushita Electric Ind Co Ltd 演算装置
US8209366B2 (en) * 2005-02-28 2012-06-26 Hitachi Global Storage Technologies Netherlands B.V. Method, apparatus and program storage device that provides a shift process with saturation for digital signal processor operations
US7594090B2 (en) * 2005-07-18 2009-09-22 Hewlett-Packard Development Company, L.P. Efficient data storage
US7508329B1 (en) 2008-01-03 2009-03-24 Micrel, Inc. Laser controller integrated circuit including variable resolution data processing device
US10067744B2 (en) * 2016-12-08 2018-09-04 International Business Machines Corporation Overflow detection for sign-magnitude adders
US10643297B2 (en) * 2017-05-05 2020-05-05 Intel Corporation Dynamic precision management for integer deep learning primitives
DE102018110687A1 (de) 2017-05-05 2018-11-08 Intel Corporation Dynamisches Genauigkeitsmanagement für Deep-Learning-Ganzzahlprimitive

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3677051D1 (de) * 1985-05-17 1991-02-28 Nec Corp Verarbeitungsschaltung, die es erlaubt den akkumulationsdurchsatz zu erhoehen.
US4722066A (en) * 1985-07-30 1988-01-26 Rca Corporation Digital signal overflow correction apparatus
US4754412A (en) * 1985-10-07 1988-06-28 Schlumberger Systems & Services, Inc. Arithmetic logic system using the output of a first alu to control the operation of a second alu
US5047975A (en) * 1987-11-16 1991-09-10 Intel Corporation Dual mode adder circuitry with overflow detection and substitution enabled for a particular mode
JP2600293B2 (ja) * 1988-06-10 1997-04-16 日本電気株式会社 オーバーフロー補正回路
JP3076046B2 (ja) * 1989-01-31 2000-08-14 日本電気株式会社 例外検出回路
US5038314A (en) * 1989-11-17 1991-08-06 Digital Equipment Corporation Method and apparatus for correction of underflow and overflow
JPH04309123A (ja) * 1991-04-08 1992-10-30 Nec Corp 冗長2進演算回路

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102007014808A1 (de) * 2007-03-28 2008-10-02 Texas Instruments Deutschland Gmbh Multiplizier- und Multiplizier- und Addiereinheit

Also Published As

Publication number Publication date
DE69416283D1 (de) 1999-03-11
JP3589719B2 (ja) 2004-11-17
JPH07210368A (ja) 1995-08-11
US5448509A (en) 1995-09-05
EP0657804A1 (de) 1995-06-14
EP0657804B1 (de) 1999-01-27

Similar Documents

Publication Publication Date Title
DE69416283T2 (de) Überlaufsteuerung für arithmetische Operationen
KR102447636B1 (ko) 부동 소수점 수를 누산하기 위한 산술 연산을 수행하는 장치 및 방법
ATE185204T1 (de) Signalverarbeitungseinrichtung
ATE186131T1 (de) Gleitkomma-verarbeitungseinheit mit normalisierung
ATE68275T1 (de) Komplementierschaltung fuer binaerzahlen.
US7428567B2 (en) Arithmetic unit for addition or subtraction with preliminary saturation detection
US5337265A (en) Apparatus for executing add/sub operations between IEEE standard floating-point numbers
US5764549A (en) Fast floating point result alignment apparatus
Vassiliadis et al. Brief communication Condition code predictor for fixed-point arithmetic units
EP0332215A3 (de) Operationsschaltung für auf die Fliesskommadarstellung basierenden Operanden
CA2072265A1 (en) Overflow detection system and its circuit for use in addition and subtraction
JP2517064B2 (ja) 非正規化数の処理方式
JP2557629B2 (ja) 割込方式
JPH0479014B2 (de)
JP2561638B2 (ja) 浮動小数点演算回路
JPS6439169A (en) Run length detecting circuit
KR100431707B1 (ko) 부동소수점연산에서의지수처리방법
JPH03245226A (ja) 浮動小数点乗算装置
JPH03241421A (ja) 乗算器
GB2296803A (en) Apparatus for arithmetically operating floating-points
JPH07134645A (ja) 情報処理用条件コード生成装置
KR970022528A (ko) 부동소수점 제산기에서의 익셉션 처리방법
JPS6194144A (ja) 浮動小数点加算回路
JPS5837741A (ja) 2のべき乗の判定方式
GB1226127A (de)

Legal Events

Date Code Title Description
8327 Change in the person/name/address of the patent owner

Owner name: HEWLETT-PACKARD CO. (N.D.GES.D.STAATES DELAWARE),

8327 Change in the person/name/address of the patent owner

Owner name: HEWLETT-PACKARD DEVELOPMENT CO., L.P., HOUSTON, TE

8339 Ceased/non-payment of the annual fee