DE69328320D1 - Vorrichtung und Verfahren zur Datenübertragung zu und von einem Wirtrechnersystem - Google Patents
Vorrichtung und Verfahren zur Datenübertragung zu und von einem WirtrechnersystemInfo
- Publication number
- DE69328320D1 DE69328320D1 DE69328320T DE69328320T DE69328320D1 DE 69328320 D1 DE69328320 D1 DE 69328320D1 DE 69328320 T DE69328320 T DE 69328320T DE 69328320 T DE69328320 T DE 69328320T DE 69328320 D1 DE69328320 D1 DE 69328320D1
- Authority
- DE
- Germany
- Prior art keywords
- computer system
- data transmission
- host computer
- host
- transmission
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F5/00—Methods or arrangements for data conversion without changing the order or content of the data handled
- G06F5/06—Methods or arrangements for data conversion without changing the order or content of the data handled for changing the speed of data flow, i.e. speed regularising or timing, e.g. delay lines, FIFO buffers; over- or underrun control therefor
- G06F5/10—Methods or arrangements for data conversion without changing the order or content of the data handled for changing the speed of data flow, i.e. speed regularising or timing, e.g. delay lines, FIFO buffers; over- or underrun control therefor having a sequence of storage locations each being individually accessible for both enqueue and dequeue operations, e.g. using random access memory
- G06F5/12—Means for monitoring the fill level; Means for resolving contention, i.e. conflicts between simultaneous enqueue and dequeue operations
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/10—Program control for peripheral devices
- G06F13/12—Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor
- G06F13/124—Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware is a sequential transfer control unit, e.g. microprocessor, peripheral processor or state-machine
- G06F13/128—Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware is a sequential transfer control unit, e.g. microprocessor, peripheral processor or state-machine for dedicated transfers to a network
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/20—Handling requests for interconnection or transfer for access to input/output bus
- G06F13/24—Handling requests for interconnection or transfer for access to input/output bus using interrupt
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2205/00—Indexing scheme relating to group G06F5/00; Methods or arrangements for data conversion without changing the order or content of the data handled
- G06F2205/06—Indexing scheme relating to groups G06F5/06 - G06F5/16
- G06F2205/064—Linked list, i.e. structure using pointers, e.g. allowing non-contiguous address segments in one logical buffer or dynamic buffer space allocation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2205/00—Indexing scheme relating to group G06F5/00; Methods or arrangements for data conversion without changing the order or content of the data handled
- G06F2205/12—Indexing scheme relating to groups G06F5/12 - G06F5/14
- G06F2205/126—Monitoring of intermediate fill level, i.e. with additional means for monitoring the fill level, e.g. half full flag, almost empty flag
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer And Data Communications (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US81856492A | 1992-01-09 | 1992-01-09 |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69328320D1 true DE69328320D1 (de) | 2000-05-18 |
DE69328320T2 DE69328320T2 (de) | 2000-11-30 |
Family
ID=25225833
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69328320T Expired - Lifetime DE69328320T2 (de) | 1992-01-09 | 1993-01-06 | Vorrichtung und Verfahren zur Datenübertragung zu und von einem Wirtrechnersystem |
Country Status (4)
Country | Link |
---|---|
US (1) | US5740467A (de) |
EP (1) | EP0551191B1 (de) |
JP (1) | JPH0683750A (de) |
DE (1) | DE69328320T2 (de) |
Families Citing this family (59)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5412782A (en) | 1992-07-02 | 1995-05-02 | 3Com Corporation | Programmed I/O ethernet adapter with early interrupts for accelerating data transfer |
US5687316A (en) * | 1994-07-29 | 1997-11-11 | International Business Machines Corporation | Communication apparatus and methods having P-MAC, I-MAC engines and buffer bypass for simultaneously transmitting multimedia and packet data |
US5625625A (en) * | 1995-07-07 | 1997-04-29 | Sun Microsystems, Inc. | Method and apparatus for partitioning data load and unload functions within an interface system for use with an asynchronous transfer mode system |
US5664116A (en) * | 1995-07-07 | 1997-09-02 | Sun Microsystems, Inc. | Buffering of data for transmission in a computer communication system interface |
US5740448A (en) * | 1995-07-07 | 1998-04-14 | Sun Microsystems, Inc. | Method and apparatus for exclusive access to shared data structures through index referenced buffers |
US5870631A (en) * | 1995-12-15 | 1999-02-09 | International Business Machines Corporation | System for operating system software providing input buffer for receiving variable-length bit stream with a header containing synchronization data recognized by universal serial controller |
US5963720A (en) * | 1996-08-13 | 1999-10-05 | Advanced Micro Devices, Inc. | Method and system for expediting transfer of data over a network using an additional field |
US6075790A (en) * | 1996-12-11 | 2000-06-13 | Brooktree Corporation | Asynchronous transfer mode system for, and method of, writing a cell payload between a control queue on one side of a system bus and a status queue on the other side of the system bus |
US6341301B1 (en) | 1997-01-10 | 2002-01-22 | Lsi Logic Corporation | Exclusive multiple queue handling using a common processing algorithm |
US5922057A (en) * | 1997-01-10 | 1999-07-13 | Lsi Logic Corporation | Method for multiprocessor system of controlling a dynamically expandable shared queue in which ownership of a queue entry by a processor is indicated by a semaphore |
US6253255B1 (en) * | 1997-05-08 | 2001-06-26 | Microsoft Corporation | System and method for batching data between transport and link layers in a protocol stack |
US6519686B2 (en) * | 1998-01-05 | 2003-02-11 | Intel Corporation | Information streaming in a multi-process system using shared memory |
AU2992499A (en) * | 1998-03-10 | 1999-09-27 | Motorola, Inc. | Apparatus, method and article of manufacture for use with a priority based real-time operating system |
US6430593B1 (en) | 1998-03-10 | 2002-08-06 | Motorola Inc. | Method, device and article of manufacture for efficient task scheduling in a multi-tasking preemptive priority-based real-time operating system |
US6360243B1 (en) | 1998-03-10 | 2002-03-19 | Motorola, Inc. | Method, device and article of manufacture for implementing a real-time task scheduling accelerator |
US6216182B1 (en) * | 1998-07-30 | 2001-04-10 | Fore Systems, Inc. | Method and apparatus for serving data with adaptable interrupts |
US6434630B1 (en) | 1999-03-31 | 2002-08-13 | Qlogic Corporation | Host adapter for combining I/O completion reports and method of using the same |
US6721798B1 (en) * | 1999-05-06 | 2004-04-13 | International Business Machines Corporation | Method and apparatus for converting IP datagram to/from ethernet frames |
DE19929419C2 (de) * | 1999-06-26 | 2003-08-07 | Sci Worx Gmbh | Synchroner Kommunikationsbus und Verfahren zur synchronen Kommunikation zwischen Schaltungsmodulen |
US6714959B1 (en) * | 2000-06-23 | 2004-03-30 | Unisys Corporation | System and method for optimizing insertions for timer queue operations |
US6708239B1 (en) * | 2000-12-08 | 2004-03-16 | The Boeing Company | Network device interface for digitally interfacing data channels to a controller via a network |
FR2820845B1 (fr) * | 2001-02-14 | 2003-05-16 | Canon Kk | Procede d'optimisation de l'utilisation d'un moyen de stockage, dispositif de commutation, signal, et applications correspondantes |
KR100522388B1 (ko) * | 2001-04-26 | 2005-10-18 | 더 보잉 캄파니 | 네트워크 버스에 의해 이벤트 트리거를 생성하기 위한시스템, 방법, 및 제어기 |
US7159048B2 (en) * | 2001-12-10 | 2007-01-02 | Emulex Design & Manufacturing Corporation | Direct memory access (DMA) transfer buffer processor |
TW567418B (en) * | 2002-04-24 | 2003-12-21 | Via Tech Inc | Interrupt signal generating method and media access controller utilizing same |
US20040006633A1 (en) * | 2002-07-03 | 2004-01-08 | Intel Corporation | High-speed multi-processor, multi-thread queue implementation |
US7154886B2 (en) * | 2002-07-22 | 2006-12-26 | Qlogic Corporation | Method and system for primary blade selection in a multi-module fiber channel switch |
US7230929B2 (en) * | 2002-07-22 | 2007-06-12 | Qlogic, Corporation | Method and system for dynamically assigning domain identification in a multi-module fibre channel switch |
US7397768B1 (en) | 2002-09-11 | 2008-07-08 | Qlogic, Corporation | Zone management in a multi-module fibre channel switch |
US7319669B1 (en) | 2002-11-22 | 2008-01-15 | Qlogic, Corporation | Method and system for controlling packet flow in networks |
US7587510B1 (en) | 2003-04-21 | 2009-09-08 | Charles Schwab & Co., Inc. | System and method for transferring data between a user space and a kernel space in a server associated with a distributed network environment |
US7420931B2 (en) * | 2003-06-05 | 2008-09-02 | Nvidia Corporation | Using TCP/IP offload to accelerate packet filtering |
US7613109B2 (en) * | 2003-06-05 | 2009-11-03 | Nvidia Corporation | Processing data for a TCP connection using an offload unit |
US7646767B2 (en) * | 2003-07-21 | 2010-01-12 | Qlogic, Corporation | Method and system for programmable data dependant network routing |
US7234101B1 (en) | 2003-08-27 | 2007-06-19 | Qlogic, Corporation | Method and system for providing data integrity in storage systems |
US7219263B1 (en) | 2003-10-29 | 2007-05-15 | Qlogic, Corporation | Method and system for minimizing memory corruption |
GB0404696D0 (en) * | 2004-03-02 | 2004-04-07 | Level 5 Networks Ltd | Dual driver interface |
GB0408876D0 (en) * | 2004-04-21 | 2004-05-26 | Level 5 Networks Ltd | User-level stack |
US7930377B2 (en) * | 2004-04-23 | 2011-04-19 | Qlogic, Corporation | Method and system for using boot servers in networks |
US7669190B2 (en) | 2004-05-18 | 2010-02-23 | Qlogic, Corporation | Method and system for efficiently recording processor events in host bus adapters |
US7577772B2 (en) * | 2004-09-08 | 2009-08-18 | Qlogic, Corporation | Method and system for optimizing DMA channel selection |
US20060064531A1 (en) * | 2004-09-23 | 2006-03-23 | Alston Jerald K | Method and system for optimizing data transfer in networks |
US7380030B2 (en) * | 2004-10-01 | 2008-05-27 | Qlogic, Corp. | Method and system for using an in-line credit extender with a host bus adapter |
US7676611B2 (en) * | 2004-10-01 | 2010-03-09 | Qlogic, Corporation | Method and system for processing out of orders frames |
US7398335B2 (en) * | 2004-11-22 | 2008-07-08 | Qlogic, Corporation | Method and system for DMA optimization in host bus adapters |
US7164425B2 (en) * | 2004-12-21 | 2007-01-16 | Qlogic Corporation | Method and system for high speed network application |
US7392437B2 (en) | 2005-01-20 | 2008-06-24 | Qlogic, Corporation | Method and system for testing host bus adapters |
US7831749B2 (en) * | 2005-02-03 | 2010-11-09 | Solarflare Communications, Inc. | Including descriptor queue empty events in completion events |
US7562366B2 (en) * | 2005-02-03 | 2009-07-14 | Solarflare Communications, Inc. | Transmit completion event batching |
US7231480B2 (en) * | 2005-04-06 | 2007-06-12 | Qlogic, Corporation | Method and system for receiver detection in PCI-Express devices |
US7281077B2 (en) * | 2005-04-06 | 2007-10-09 | Qlogic, Corporation | Elastic buffer module for PCI express devices |
US7819763B2 (en) * | 2005-04-21 | 2010-10-26 | Campbell Steven S | Baseball batting trainer |
US7634584B2 (en) | 2005-04-27 | 2009-12-15 | Solarflare Communications, Inc. | Packet validation in virtual network interface architecture |
US7984180B2 (en) | 2005-10-20 | 2011-07-19 | Solarflare Communications, Inc. | Hashing algorithm for network receive filtering |
US7461195B1 (en) | 2006-03-17 | 2008-12-02 | Qlogic, Corporation | Method and system for dynamically adjusting data transfer rates in PCI-express devices |
US7617345B2 (en) * | 2007-07-02 | 2009-11-10 | International Business Machines Corporation | Prioritization of interrupts in a storage controller based on interrupt control directives received from hosts |
US7613860B2 (en) * | 2007-07-02 | 2009-11-03 | International Business Machines Corporation | Prioritization of interrupts in a storage controller based on interrupt control directives received from hosts |
US8904067B2 (en) * | 2012-03-13 | 2014-12-02 | Microsoft Corporation | Adaptive multi-threaded buffer |
US20150186311A1 (en) * | 2013-12-28 | 2015-07-02 | Ming Kiat Yap | Smart direct memory access |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4535420A (en) * | 1979-09-26 | 1985-08-13 | Sperry Corporation | Circular-queue structure |
DE3241402A1 (de) * | 1982-11-09 | 1984-05-10 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zum steuern des datentransfers zwischen einem datensender und einem datenempfaenger ueber einen bus mit hilfe einer am bus angeschlossenen steuereinrichtung |
US4754399A (en) * | 1983-12-28 | 1988-06-28 | Hitachi, Ltd. | Data transfer control system for controlling data transfer between a buffer memory and input/output devices |
US4675865A (en) * | 1985-10-04 | 1987-06-23 | Northern Telecom Limited | Bus interface |
EP0267974B1 (de) * | 1986-11-14 | 1992-02-19 | International Business Machines Corporation | Steuerungsschnittstelle für Datentransfer zwischen einer Datenverarbeitungseinheit und Ein-Ausgabevorrichtungen |
US5163132A (en) * | 1987-09-24 | 1992-11-10 | Ncr Corporation | Integrated controller using alternately filled and emptied buffers for controlling bi-directional data transfer between a processor and a data storage device |
JPH03142648A (ja) * | 1989-10-30 | 1991-06-18 | Mitsubishi Electric Corp | 入力データ制御方式 |
US5347634A (en) * | 1990-03-15 | 1994-09-13 | Hewlett-Packard Company | System and method for directly executing user DMA instruction from user controlled process by employing processor privileged work buffer pointers |
US5043981A (en) * | 1990-05-29 | 1991-08-27 | Advanced Micro Devices, Inc. | Method of and system for transferring multiple priority queues into multiple logical FIFOs using a single physical FIFO |
US5136582A (en) * | 1990-05-29 | 1992-08-04 | Advanced Micro Devices, Inc. | Memory management system and method for network controller |
-
1993
- 1993-01-06 EP EP93300076A patent/EP0551191B1/de not_active Expired - Lifetime
- 1993-01-06 DE DE69328320T patent/DE69328320T2/de not_active Expired - Lifetime
- 1993-01-11 JP JP5002653A patent/JPH0683750A/ja active Pending
-
1994
- 1994-09-21 US US08/310,899 patent/US5740467A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
JPH0683750A (ja) | 1994-03-25 |
EP0551191B1 (de) | 2000-04-12 |
DE69328320T2 (de) | 2000-11-30 |
US5740467A (en) | 1998-04-14 |
EP0551191A1 (de) | 1993-07-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69328320T2 (de) | Vorrichtung und Verfahren zur Datenübertragung zu und von einem Wirtrechnersystem | |
DE69327375T2 (de) | Verfahren und Vorrichtung zur Wiederherstellung von Bilddaten | |
DE69806151D1 (de) | Verfahren und vorrichtung zur synchronisierung von auf einem digitalen datenverarbeitungssystem laufenden prozessen | |
ATA900892A (de) | Verfahren und vorrichtung zur verringerung des datenverlustes von mobilen und stationären datenanschlüssen während einer datenübertragun in einem mobilen übertragungssystem | |
DE69606673T2 (de) | Verfahren und Vorrichtung zur Empfangsbestätigung von übertragenen Anwendungen in einem interaktiven Datensystem | |
DE69319763T2 (de) | Verfahren und Gerät zur Durchführung eines Busarbitrierungsprotokolls in einem Datenverarbeitungssystem | |
DE69633331D1 (de) | Verfahren und vorrichtung zur organisation und wiederherstellung von in einem funknachrichtenübertragungssystem übertragenen daten | |
DE69327892T2 (de) | Verfahren und System um Daten in einem Datenverarbeitungssystem zu suchen | |
DE69224603T2 (de) | Verfahren und Vorrichtung zur wirksamen Anzeige von Fenstern auf einem Rechnerbildschirm | |
DE69329055D1 (de) | Verfahren und Gerät für Erreichen verbundener Datenreihen in einer Multimedia-Umgebung in einem Datenverarbeitungssystem | |
DE69433621D1 (de) | Geraet zur verarbeitung von befehlen in einem rechnersystem | |
DE69227151T2 (de) | Vorrichtung und Verfahren um Steuerinformationen eines Rechnersystems einzustellen | |
DE69530138D1 (de) | System und Verfahren zur Cursorsteuerung in einem Rechner | |
DE69534616D1 (de) | System und Verfahren zum Verarbeiten von E/A-Anfrägen über einen Schnittstellenbus zu einer Speicherplattenanordnung | |
DE69628087D1 (de) | Vorrichtung und Verfahren zur Verwaltung von Rechnerprozessen | |
DE69320689T2 (de) | Vorrichtung und Verfahren zur Verarbeitung von Bilddaten | |
DE69432613D1 (de) | Vorrichtung und Verfahren zur Kommunikation zwischen einem Rechner und einem periphären Gerät | |
DE69330864D1 (de) | Verfahren zur Verwendung von Mehrfacheingabegriffeln in einem Mehrfachrechnersystem | |
DE69232184T2 (de) | Verfahren und Vorrichtung zum sequentiellen Austausch von Multimediendaten in einem Datenverarbeitungssystem | |
DE69224278D1 (de) | Verfahren zur Übertragung von Referenzsignalen in einem Mehrträgerdatenübertragungssystem | |
DE3889962D1 (de) | Vorrichtung und Verfahren zur Durchführung der Datenübertragung als Folge von Betriebszuständen in einem Kommunikationssystem. | |
DE69801671D1 (de) | Verfahren und vorrichtung zur rückgewinnung von zeitverschobenen daten auf einem parallelen bus | |
DE69324719D1 (de) | Verfahren und Vorrichtung zum Suchen von Liniendaten in einem graphischen Datenbanksystem | |
DE68928314D1 (de) | Verfahren und Vorrichtung zur Datenverarbeitung in einem Ubermittlungssystem für medizinische Informationen | |
DE69228652T2 (de) | Verfahren und Vorrichtung zur Durchführung von Submodel-Steuerung in einem Datenverarbeitungssystem |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8327 | Change in the person/name/address of the patent owner |
Owner name: ENTERASYS NETWORKS,INC.(N.D.GES.D.STAATES DELAWARE |