DE69031877D1 - Unterbrechungssteuerung für Mehrprozessorsystem - Google Patents

Unterbrechungssteuerung für Mehrprozessorsystem

Info

Publication number
DE69031877D1
DE69031877D1 DE69031877T DE69031877T DE69031877D1 DE 69031877 D1 DE69031877 D1 DE 69031877D1 DE 69031877 T DE69031877 T DE 69031877T DE 69031877 T DE69031877 T DE 69031877T DE 69031877 D1 DE69031877 D1 DE 69031877D1
Authority
DE
Germany
Prior art keywords
multiprocessor system
interrupt control
interrupt
multiprocessor
control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE69031877T
Other languages
English (en)
Other versions
DE69031877T2 (de
Inventor
Motokiyo Ikeno
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Application granted granted Critical
Publication of DE69031877D1 publication Critical patent/DE69031877D1/de
Publication of DE69031877T2 publication Critical patent/DE69031877T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/20Handling requests for interconnection or transfer for access to input/output bus
    • G06F13/24Handling requests for interconnection or transfer for access to input/output bus using interrupt
    • G06F13/26Handling requests for interconnection or transfer for access to input/output bus using interrupt with priority control

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Multi Processors (AREA)
  • Hardware Redundancy (AREA)
  • Bus Control (AREA)
DE69031877T 1989-03-03 1990-03-02 Unterbrechungssteuerung für Mehrprozessorsystem Expired - Fee Related DE69031877T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1050095A JPH07104842B2 (ja) 1989-03-03 1989-03-03 外部記憶装置の割込み制御方式

Publications (2)

Publication Number Publication Date
DE69031877D1 true DE69031877D1 (de) 1998-02-12
DE69031877T2 DE69031877T2 (de) 1998-05-07

Family

ID=12849501

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69031877T Expired - Fee Related DE69031877T2 (de) 1989-03-03 1990-03-02 Unterbrechungssteuerung für Mehrprozessorsystem

Country Status (5)

Country Link
US (1) US5043882A (de)
EP (1) EP0385487B1 (de)
JP (1) JPH07104842B2 (de)
CA (1) CA2011388C (de)
DE (1) DE69031877T2 (de)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5584028A (en) * 1990-05-14 1996-12-10 At&T Global Information Solutions Company Method and device for processing multiple, asynchronous interrupt signals
JP2791236B2 (ja) * 1991-07-25 1998-08-27 三菱電機株式会社 プロトコル並列処理装置
US5305454A (en) * 1991-08-12 1994-04-19 International Business Machines Corporation Notification of event handlers in broadcast or propagation mode by event management services in a computer system
US5581770A (en) * 1992-06-04 1996-12-03 Mitsubishi Denki Kabushiki Kaisha Floating interruption handling system and method
JP2729343B2 (ja) * 1992-08-28 1998-03-18 三菱電機株式会社 複数個の処理装置を有する情報処理システムおよびこの情報処理システムにおいて用いられる制御装置ならびに処理装置
US5517624A (en) * 1992-10-02 1996-05-14 Compaq Computer Corporation Multiplexed communication protocol between central and distributed peripherals in multiprocessor computer systems
EP0602858A1 (de) * 1992-12-18 1994-06-22 International Business Machines Corporation Vorrichtung und Verfahren zur Unterbrechungsbedienung in einem Mehrrechnersystem
US5381541A (en) * 1993-05-26 1995-01-10 International Business Machines Corp. Computer system having planar board with single interrupt controller and processor card with plural processors and interrupt director
US5781187A (en) * 1994-05-31 1998-07-14 Advanced Micro Devices, Inc. Interrupt transmission via specialized bus cycle within a symmetrical multiprocessing system
GB2337836B (en) * 1995-02-23 2000-01-19 Sony Uk Ltd Data processing systems
US5848279A (en) * 1996-12-27 1998-12-08 Intel Corporation Mechanism for delivering interrupt messages
US5920258A (en) * 1998-06-08 1999-07-06 Northern Telecom Limited Alarm signal processing circuit
US6816934B2 (en) * 2000-12-22 2004-11-09 Hewlett-Packard Development Company, L.P. Computer system with registered peripheral component interconnect device for processing extended commands and attributes according to a registered peripheral component interconnect protocol
US6701429B1 (en) 1998-12-03 2004-03-02 Telefonaktiebolaget Lm Ericsson(Publ) System and method of start-up in efficient way for multi-processor systems based on returned identification information read from pre-determined memory location
US9258230B2 (en) * 2006-10-17 2016-02-09 Hewlett Packard Enterprise Development Lp In flight TCP window adjustment to improve network performance
US20080148293A1 (en) * 2006-10-17 2008-06-19 Adrian Cowham Configurable event broker
US8024504B2 (en) * 2008-06-26 2011-09-20 Microsoft Corporation Processor interrupt determination
WO2017190266A1 (zh) * 2016-05-03 2017-11-09 华为技术有限公司 管理转址旁路缓存的方法和多核处理器

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3801962A (en) * 1972-12-29 1974-04-02 Ibm Communication mechanism for data transfer and control between data processing systems and subsystems
JPS5334985B2 (de) * 1974-03-29 1978-09-25
US4253146A (en) * 1978-12-21 1981-02-24 Burroughs Corporation Module for coupling computer-processors
US4271468A (en) * 1979-11-06 1981-06-02 International Business Machines Corp. Multiprocessor mechanism for handling channel interrupts
JPH077379B2 (ja) * 1983-06-22 1995-01-30 株式会社日立製作所 多重処理システムの割込み選択方式
EP0311705B1 (de) * 1987-10-14 1993-03-31 Bull HN Information Systems Inc. Datenverarbeitungssystem mit einer schnellen Unterbrechung

Also Published As

Publication number Publication date
DE69031877T2 (de) 1998-05-07
CA2011388A1 (en) 1990-09-03
US5043882A (en) 1991-08-27
JPH07104842B2 (ja) 1995-11-13
EP0385487A2 (de) 1990-09-05
CA2011388C (en) 1996-09-03
EP0385487A3 (de) 1992-04-08
EP0385487B1 (de) 1998-01-07
JPH02230455A (ja) 1990-09-12

Similar Documents

Publication Publication Date Title
DE68925447D1 (de) Steuerungsverfahren für verteiltes Verarbeitungssystem
DE69030523D1 (de) Synchronisierung für Multiprozessorsystem
DE68925646D1 (de) Pipeline-multiprozessorsystem
DE69029193D1 (de) Steuerungssystem für herstellungsverfahren
NO176897C (no) System for område-begrensning
DE69027253D1 (de) Multiprozessor-Cachespeichersystem
DE69033482T2 (de) Steuerungssystem für Systembus
DE69031744D1 (de) Stromversorgungssteuerungssystem für einen Rechner
DE69032113D1 (de) Anzeigesteuerungssystem
DE69029003D1 (de) System für Übertragungssteuerung zwischen Parallelrechnern
DE69031041D1 (de) Lageveränderungseinrichtung für sättel
DE69031877D1 (de) Unterbrechungssteuerung für Mehrprozessorsystem
DE68926043D1 (de) Mehrprozessor-Computersystem
DE58909791D1 (de) Steuersystem für eine Anhängevorrichtung
DE3678893D1 (de) Rechnerprogrammdebugsystem.
DE68914746D1 (de) Regelsystem für Turbolader.
DE68927513D1 (de) Prozessor für Prozessregelung
AT400045B (de) Bezugsystem für gleisbaumaschinen
DE3482512D1 (de) Steuermechanismus fuer mehrprozessorsystem.
DE69028041D1 (de) Profilsteuerungssystem für Roboter
DE69031206D1 (de) Rechnersystem
DE68926456D1 (de) Lastempfindliches flussamplifiziertes steuerungssystem
NO902263L (no) Dempersystem for flytende konstruksjon.
DE69620278D1 (de) Steuerungssystem für Prozessor
DE69031992D1 (de) Steuerungssystem für die Ausführung von Befehlen

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee