DE602006014549D1 - Verfahren und system für debug und test unter verwendung replizierter logik - Google Patents
Verfahren und system für debug und test unter verwendung replizierter logikInfo
- Publication number
- DE602006014549D1 DE602006014549D1 DE602006014549T DE602006014549T DE602006014549D1 DE 602006014549 D1 DE602006014549 D1 DE 602006014549D1 DE 602006014549 T DE602006014549 T DE 602006014549T DE 602006014549 T DE602006014549 T DE 602006014549T DE 602006014549 D1 DE602006014549 D1 DE 602006014549D1
- Authority
- DE
- Germany
- Prior art keywords
- circuit
- logic
- replicated
- trigger condition
- test
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/30—Marginal testing, e.g. by varying supply voltage
- G01R31/3016—Delay or race condition test, e.g. race hazard test
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/31705—Debugging aspects, e.g. using test circuits for debugging, using dedicated debugging test circuits
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3183—Generation of test inputs, e.g. test vectors, patterns or sequences
- G01R31/318342—Generation of test inputs, e.g. test vectors, patterns or sequences by preliminary fault modelling, e.g. analysis, simulation
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3183—Generation of test inputs, e.g. test vectors, patterns or sequences
- G01R31/318364—Generation of test inputs, e.g. test vectors, patterns or sequences as a result of hardware simulation, e.g. in an HDL environment
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/32—Circuit design at the digital level
- G06F30/33—Design verification, e.g. functional simulation or model checking
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Theoretical Computer Science (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
- Hardware Redundancy (AREA)
- Tests Of Electronic Circuits (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/195,180 US7398445B2 (en) | 2002-08-09 | 2005-08-02 | Method and system for debug and test using replicated logic |
PCT/US2006/030417 WO2007016699A2 (en) | 2005-08-02 | 2006-08-02 | Method and system for debug and test using replicated logic |
Publications (1)
Publication Number | Publication Date |
---|---|
DE602006014549D1 true DE602006014549D1 (de) | 2010-07-08 |
Family
ID=37488031
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE602006014549T Active DE602006014549D1 (de) | 2005-08-02 | 2006-08-02 | Verfahren und system für debug und test unter verwendung replizierter logik |
Country Status (6)
Country | Link |
---|---|
US (1) | US7398445B2 (de) |
EP (1) | EP1913410B1 (de) |
JP (1) | JP5039698B2 (de) |
AT (1) | ATE469359T1 (de) |
DE (1) | DE602006014549D1 (de) |
WO (1) | WO2007016699A2 (de) |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7222315B2 (en) * | 2000-11-28 | 2007-05-22 | Synplicity, Inc. | Hardware-based HDL code coverage and design analysis |
US6904576B2 (en) * | 2002-08-09 | 2005-06-07 | Synplicity, Inc. | Method and system for debugging using replicated logic |
US7213216B2 (en) * | 2002-08-09 | 2007-05-01 | Synplicity, Inc. | Method and system for debugging using replicated logic and trigger logic |
US8756557B2 (en) * | 2007-05-09 | 2014-06-17 | Synopsys, Inc. | Techniques for use with automated circuit design and simulations |
US7904859B2 (en) * | 2007-05-09 | 2011-03-08 | Synopsys, Inc. | Method and apparatus for determining a phase relationship between asynchronous clock signals |
US7984400B2 (en) * | 2007-05-09 | 2011-07-19 | Synopsys, Inc. | Techniques for use with automated circuit design and simulations |
US7908574B2 (en) | 2007-05-09 | 2011-03-15 | Synopsys, Inc. | Techniques for use with automated circuit design and simulations |
US8638792B2 (en) | 2010-01-22 | 2014-01-28 | Synopsys, Inc. | Packet switch based logic replication |
US8397195B2 (en) * | 2010-01-22 | 2013-03-12 | Synopsys, Inc. | Method and system for packet switch based logic replication |
US8788987B2 (en) * | 2010-06-23 | 2014-07-22 | Tabula, Inc. | Rescaling |
US9495492B1 (en) * | 2015-01-05 | 2016-11-15 | Cadence Design Systems, Inc. | Implementing synchronous triggers for waveform capture in an FPGA prototyping system |
Family Cites Families (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE68928837T2 (de) * | 1988-09-07 | 1999-05-12 | Texas Instruments Inc., Dallas, Tex. | Prüf-Puffer/Register |
US5056094A (en) * | 1989-06-09 | 1991-10-08 | Texas Instruments Incorporated | Delay fault testing method and apparatus |
US5272390A (en) | 1991-09-23 | 1993-12-21 | Digital Equipment Corporation | Method and apparatus for clock skew reduction through absolute delay regulation |
US5452239A (en) * | 1993-01-29 | 1995-09-19 | Quickturn Design Systems, Inc. | Method of removing gated clocks from the clock nets of a netlist for timing sensitive implementation of the netlist in a hardware emulation system |
US5706473A (en) | 1995-03-31 | 1998-01-06 | Synopsys, Inc. | Computer model of a finite state machine having inputs, outputs, delayed inputs and delayed outputs |
US5761488A (en) * | 1996-06-13 | 1998-06-02 | International Business Machines Corporation | Logic translation method for increasing simulation emulation efficiency |
JPH10177590A (ja) * | 1996-12-18 | 1998-06-30 | Toshiba Corp | 論理回路モデルのデバッグ装置およびデバッグ方法 |
US5923676A (en) | 1996-12-20 | 1999-07-13 | Logic Vision, Inc. | Bist architecture for measurement of integrated circuit delays |
US6286114B1 (en) * | 1997-10-27 | 2001-09-04 | Altera Corporation | Enhanced embedded logic analyzer |
US6286128B1 (en) * | 1998-02-11 | 2001-09-04 | Monterey Design Systems, Inc. | Method for design optimization using logical and physical information |
HUP0301274A2 (en) | 1998-09-30 | 2003-08-28 | Cadence Design Systems | Block based design methodology |
US6438735B1 (en) * | 1999-05-17 | 2002-08-20 | Synplicity, Inc. | Methods and apparatuses for designing integrated circuits |
US6519754B1 (en) * | 1999-05-17 | 2003-02-11 | Synplicity, Inc. | Methods and apparatuses for designing integrated circuits |
US7065481B2 (en) | 1999-11-30 | 2006-06-20 | Synplicity, Inc. | Method and system for debugging an electronic system using instrumentation circuitry and a logic analyzer |
US6551227B1 (en) * | 1999-12-08 | 2003-04-22 | Heidelberger Druckmaschinen Ag | Device for seizing of flat material on a transporting surface |
DE10030349A1 (de) | 2000-06-20 | 2002-01-10 | Kuratorium Offis E V | Verfahren zum Analysieren der Verlustleistung bzw. der Energieaufnahme einer elektrischen Schaltung bzw. eines elektrischen Bauelementes |
US6516449B2 (en) * | 2001-04-02 | 2003-02-04 | Sun Microsystems, Inc. | Methodology to create integrated circuit designs by replication maintaining isomorphic input output and fault behavior |
US6580299B2 (en) * | 2001-04-05 | 2003-06-17 | Parthus Ireland Limited | Digital circuit for, and a method of, synthesizing an input signal |
JP2003099495A (ja) * | 2001-09-25 | 2003-04-04 | Fujitsu Ltd | 集積回路の設計システム、集積回路の設計方法およびプログラム |
US6687882B1 (en) * | 2002-01-31 | 2004-02-03 | Synplicity, Inc. | Methods and apparatuses for non-equivalence checking of circuits with subspace |
US6904576B2 (en) | 2002-08-09 | 2005-06-07 | Synplicity, Inc. | Method and system for debugging using replicated logic |
US7266489B2 (en) * | 2003-04-28 | 2007-09-04 | International Business Machines Corporation | Method, system and program product for determining a configuration of a digital design by reference to an invertible configuration database |
US7055117B2 (en) * | 2003-12-29 | 2006-05-30 | Agere Systems, Inc. | System and method for debugging system-on-chips using single or n-cycle stepping |
-
2005
- 2005-08-02 US US11/195,180 patent/US7398445B2/en active Active
-
2006
- 2006-08-02 WO PCT/US2006/030417 patent/WO2007016699A2/en active Application Filing
- 2006-08-02 AT AT06800744T patent/ATE469359T1/de not_active IP Right Cessation
- 2006-08-02 JP JP2008525222A patent/JP5039698B2/ja active Active
- 2006-08-02 DE DE602006014549T patent/DE602006014549D1/de active Active
- 2006-08-02 EP EP06800744A patent/EP1913410B1/de active Active
Also Published As
Publication number | Publication date |
---|---|
WO2007016699A2 (en) | 2007-02-08 |
EP1913410A2 (de) | 2008-04-23 |
JP2009503749A (ja) | 2009-01-29 |
JP5039698B2 (ja) | 2012-10-03 |
US7398445B2 (en) | 2008-07-08 |
US20060259834A1 (en) | 2006-11-16 |
ATE469359T1 (de) | 2010-06-15 |
EP1913410B1 (de) | 2010-05-26 |
WO2007016699A3 (en) | 2007-03-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE602006014549D1 (de) | Verfahren und system für debug und test unter verwendung replizierter logik | |
ATE365349T1 (de) | Verfahren und system zum debuggen unter verwendung duplizierter logik | |
WO2006115812A3 (en) | Method and system for debugging using replicated logic and trigger logic | |
US8943377B2 (en) | On-chip detection of types of operations tested by an LBIST | |
CN101504692B (zh) | 一种验证和测试片上系统的系统及方法 | |
WO2007022299A3 (en) | Virtual testing in a development environment | |
US9188638B2 (en) | Functional testing of an integrated circuit chip | |
ATE485527T1 (de) | System und rechnerprogrammprodukt zum testen einer logischen schaltung | |
WO2008114701A1 (ja) | 試験装置および電子デバイス | |
CN106155903A (zh) | 用于系统设计验证的装置和方法 | |
Rosser | Cocotb: a Python-based digital logic verification framework | |
DE60305073D1 (de) | Bidirektionale sondierung von software | |
US20090204384A1 (en) | Debugging device, debugging method and hardware emulator | |
Tabacaru et al. | Runtime fault-injection tool for executable systemc models | |
US8560987B2 (en) | Test functionality integrity verification for integrated circuit design | |
Schmidt et al. | Non-intrusive tracing at first instruction | |
ATE464571T1 (de) | Verfahren und testvorrichtung zur prüfung integrierter schaltungen | |
TW200643446A (en) | Reprogramming of tester resource assignments | |
ATE488849T1 (de) | Verfahren und schaltungsanordnung zur funktionsüberwachung eines elektronisch- mechanischen positionsschalters | |
Rubinov et al. | Augmenting test suites automatically | |
Iyenghar et al. | An architecture for deploying model based testing in embedded systems | |
Chou et al. | Finding reset nondeterminism in RTL designs-scalable X-analysis methodology and case study | |
De Luna et al. | FPGA level in-hardware verification for DO-254 compliance | |
CN106919839A (zh) | 基于静态功耗分析的硬件木马检测方法与系统及其电路 | |
TW200632704A (en) | Tester simulation system and tester simulation method using same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition |