DE3280012D1 - A semiconductor device having a gate array structure - Google Patents

A semiconductor device having a gate array structure

Info

Publication number
DE3280012D1
DE3280012D1 DE8282304273T DE3280012T DE3280012D1 DE 3280012 D1 DE3280012 D1 DE 3280012D1 DE 8282304273 T DE8282304273 T DE 8282304273T DE 3280012 T DE3280012 T DE 3280012T DE 3280012 D1 DE3280012 D1 DE 3280012D1
Authority
DE
Germany
Prior art keywords
semiconductor device
gate array
array structure
gate
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
DE8282304273T
Other languages
English (en)
Inventor
Tetsu Tanizawa
Hitoshi Omichi
Yoshiharu Mitono
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Application granted granted Critical
Publication of DE3280012D1 publication Critical patent/DE3280012D1/de
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17748Structural details of configuration resources
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/118Masterslice integrated circuits
    • H01L27/11801Masterslice integrated circuits using bipolar technology
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/1733Controllable logic circuits
    • H03K19/1735Controllable logic circuits by wiring, e.g. uncommitted logic arrays
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17704Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17724Structural details of logic blocks
    • H03K19/17728Reconfigurable logic blocks, e.g. lookup tables
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17736Structural details of routing resources
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S257/00Active solid-state devices, e.g. transistors, solid-state diodes
    • Y10S257/923Active solid-state devices, e.g. transistors, solid-state diodes with means to optimize electrical conductor current carrying capacity, e.g. particular conductor aspect ratio
DE8282304273T 1981-08-13 1982-08-12 A semiconductor device having a gate array structure Expired DE3280012D1 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP56127072A JPH077825B2 (ja) 1981-08-13 1981-08-13 ゲートアレイの製造方法

Publications (1)

Publication Number Publication Date
DE3280012D1 true DE3280012D1 (en) 1989-12-07

Family

ID=14950875

Family Applications (1)

Application Number Title Priority Date Filing Date
DE8282304273T Expired DE3280012D1 (en) 1981-08-13 1982-08-12 A semiconductor device having a gate array structure

Country Status (5)

Country Link
US (1) US4564773A (de)
EP (1) EP0072674B1 (de)
JP (1) JPH077825B2 (de)
DE (1) DE3280012D1 (de)
IE (1) IE55281B1 (de)

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
USRE34363E (en) * 1984-03-12 1993-08-31 Xilinx, Inc. Configurable electrical circuit having configurable logic elements and configurable interconnects
US4870302A (en) * 1984-03-12 1989-09-26 Xilinx, Inc. Configurable electrical circuit having configurable logic elements and configurable interconnects
US4697102A (en) * 1984-05-28 1987-09-29 Hitachi Microcomputer Engineering Co., Ltd. Bipolar logic circuit having two multi-emitter transistors with an emitter of one connected to the collector of the other to prevent saturation
JPH0673363B2 (ja) * 1984-07-02 1994-09-14 株式会社東芝 システムlsiの設計方法
US4625127A (en) * 1984-08-06 1986-11-25 Advanced Micro Devices, Inc. High-fanout clock driver for low level gates
US4642487A (en) * 1984-09-26 1987-02-10 Xilinx, Inc. Special interconnect for configurable logic array
EP0177336B1 (de) * 1984-10-03 1992-07-22 Fujitsu Limited Integrierte Gate-Matrixstruktur
JPH0668756B2 (ja) * 1985-04-19 1994-08-31 株式会社日立製作所 回路自動変換方法
US4935734A (en) * 1985-09-11 1990-06-19 Pilkington Micro-Electronics Limited Semi-conductor integrated circuits/systems
US5257201A (en) * 1987-03-20 1993-10-26 International Business Machines Corporation Method to efficiently reduce the number of connections in a circuit
US4965739A (en) * 1987-03-26 1990-10-23 Vlsi Technology, Inc. Machine process for routing interconnections from one module to another module and for positioning said two modules after said modules are interconnected
JPH01278041A (ja) * 1988-04-30 1989-11-08 Hitachi Ltd 半導体集積回路装置
US5189320A (en) * 1991-09-23 1993-02-23 Atmel Corporation Programmable logic device with multiple shared logic arrays
US5182727A (en) * 1991-10-09 1993-01-26 Mitsubishi Semiconductor America, Inc. Array layout structure for implementing large high-density address decoders for gate array memories
JPH081948B2 (ja) * 1993-02-12 1996-01-10 日本電気株式会社 半導体集積回路の製造方法
US9336345B2 (en) 2013-09-27 2016-05-10 Globalfoundries Singapore Pte. Ltd. Methods for converting planar designs to FinFET designs in the design and fabrication of integrated circuits

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3638202A (en) * 1970-03-19 1972-01-25 Bell Telephone Labor Inc Access circuit arrangement for equalized loading in integrated circuit arrays
US3912914A (en) * 1972-12-26 1975-10-14 Bell Telephone Labor Inc Programmable switching array
US3999214A (en) * 1974-06-26 1976-12-21 Ibm Corporation Wireable planar integrated circuit chip structure
JPS5553440A (en) * 1978-10-16 1980-04-18 Mitsubishi Electric Corp Large-scale integrated circuit
US4295149A (en) * 1978-12-29 1981-10-13 International Business Machines Corporation Master image chip organization technique or method
JPS55115353A (en) * 1979-02-27 1980-09-05 Fujitsu Ltd Cell rotatable by 90
JPS55163859A (en) * 1979-06-07 1980-12-20 Fujitsu Ltd Manufacture of semiconductor device
JPS5721836A (en) * 1980-07-14 1982-02-04 Nippon Telegr & Teleph Corp <Ntt> Semiconductor integrated circuit device
US4377849A (en) * 1980-12-29 1983-03-22 International Business Machines Corporation Macro assembler process for automated circuit design
US4484292A (en) * 1981-06-12 1984-11-20 International Business Machines Corporation High speed machine for the physical design of very large scale integrated circuits

Also Published As

Publication number Publication date
EP0072674A2 (de) 1983-02-23
JPH077825B2 (ja) 1995-01-30
EP0072674B1 (de) 1989-11-02
US4564773A (en) 1986-01-14
IE821969L (en) 1983-02-13
IE55281B1 (en) 1990-08-01
EP0072674A3 (en) 1984-06-06
JPS5828864A (ja) 1983-02-19

Similar Documents

Publication Publication Date Title
EP0068645A3 (en) A semiconductor device
DE3175136D1 (en) A semiconductor memory device
GB2150755B (en) Semiconductor device structures
DE3277659D1 (en) Semiconductor memory device
SG36290G (en) A semiconductor memory device
DE3379136D1 (en) Semiconductor device having a planar structure
DE3172402D1 (en) A semiconductor memory device
EP0177336A3 (en) Gate array integrated device
GB2097157B (en) Semiconductor memory device
DE3271769D1 (en) Semiconductor memory device
DE3479937D1 (en) A semiconductor memory device
DE3280012D1 (en) A semiconductor device having a gate array structure
EP0166540A3 (en) A semiconductor memory device
MY8700606A (en) A semiconductor memory device
DE3277891D1 (en) Planar semiconductor device
DE3272052D1 (en) Semiconductor memory device
DE3278523D1 (en) A semiconductor memory device
DE3275609D1 (en) Semiconductor memory device
EP0181177A3 (en) A semiconductor memory device
DE3267623D1 (en) Semiconductor memory device
IT1149658B (it) Dispositivo a semiconduttori
DE3278867D1 (en) Semiconductor memory device
DE3278894D1 (en) Semiconductor memory device
GB2132017B (en) Semiconductor device array
EP0178914A3 (en) A semiconductor memory device a semiconductor memory device

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee