CN211046907U - 用于fpga芯片的高速串并转换接口字同步电路 - Google Patents
用于fpga芯片的高速串并转换接口字同步电路 Download PDFInfo
- Publication number
- CN211046907U CN211046907U CN201922452678.4U CN201922452678U CN211046907U CN 211046907 U CN211046907 U CN 211046907U CN 201922452678 U CN201922452678 U CN 201922452678U CN 211046907 U CN211046907 U CN 211046907U
- Authority
- CN
- China
- Prior art keywords
- signal
- serial
- module
- parallel
- parallel conversion
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000006243 chemical reaction Methods 0.000 title claims abstract description 93
- 230000001360 synchronised effect Effects 0.000 title description 10
- 238000005070 sampling Methods 0.000 claims abstract description 88
- 230000000630 rising effect Effects 0.000 claims abstract description 58
- 238000000034 method Methods 0.000 claims abstract description 25
- 230000011664 signaling Effects 0.000 claims description 2
- 238000010586 diagram Methods 0.000 description 11
- 230000000694 effects Effects 0.000 description 3
- 230000003111 delayed effect Effects 0.000 description 2
- 230000009286 beneficial effect Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000011218 segmentation Effects 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Landscapes
- Synchronisation In Digital Transmission Systems (AREA)
Abstract
Description
slip执行的操作 | 输出模式(1:7) |
初始 | [6][5][4][3][2][1][0] |
1 | [0][6][5][4][3][2][1] |
2 | [4][3][2][1][0][6][5] |
3 | [5][4][3][2][1][0][6] |
4 | [2][1][0][6][5][4][3] |
5 | [3][2][1][0][6][5][4] |
6 | [0][6][5][4][3][2][1] |
7 | [1][0][6][5][4][3][2] |
8 | [5][4][3][2][1][0][6] |
9 | [6][5][4][3][2][1][0] |
slip执行的操作 | 输出模式(1:7) |
初始 | [6][5][4][3][2][1][0] |
1 | [1][0][6][5][4][3][2] |
2 | [3][2][1][0][6][5][4] |
3 | [5][4][3][2][1][0][6] |
4 | [0][6][5][4][3][2][1] |
5 | [2][1][0][6][5][4][3] |
6 | [4][3][2][1][0][6][5] |
7 | [6][5][4][3][2][1][0] |
Claims (5)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201922452678.4U CN211046907U (zh) | 2019-12-30 | 2019-12-30 | 用于fpga芯片的高速串并转换接口字同步电路 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201922452678.4U CN211046907U (zh) | 2019-12-30 | 2019-12-30 | 用于fpga芯片的高速串并转换接口字同步电路 |
Publications (1)
Publication Number | Publication Date |
---|---|
CN211046907U true CN211046907U (zh) | 2020-07-17 |
Family
ID=71535870
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201922452678.4U Active CN211046907U (zh) | 2019-12-30 | 2019-12-30 | 用于fpga芯片的高速串并转换接口字同步电路 |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN211046907U (zh) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN113364468A (zh) * | 2021-06-24 | 2021-09-07 | 成都纳能微电子有限公司 | 串并转换对齐电路及方法 |
CN113517894A (zh) * | 2021-07-14 | 2021-10-19 | 上海安路信息科技股份有限公司 | 串并转换电路 |
CN116795759A (zh) * | 2023-06-02 | 2023-09-22 | 上海蓝箭鸿擎科技有限公司 | 一种通用型异步串口的fpga实现方法 |
-
2019
- 2019-12-30 CN CN201922452678.4U patent/CN211046907U/zh active Active
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN113364468A (zh) * | 2021-06-24 | 2021-09-07 | 成都纳能微电子有限公司 | 串并转换对齐电路及方法 |
CN113517894A (zh) * | 2021-07-14 | 2021-10-19 | 上海安路信息科技股份有限公司 | 串并转换电路 |
CN116795759A (zh) * | 2023-06-02 | 2023-09-22 | 上海蓝箭鸿擎科技有限公司 | 一种通用型异步串口的fpga实现方法 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN211046907U (zh) | 用于fpga芯片的高速串并转换接口字同步电路 | |
US5247652A (en) | Parallel to serial converter enabling operation at a high bit rate with slow components by latching sets of pulses following sequential delays equal to clock period | |
EP0405761B1 (en) | System for synchronizing data frames in a serial bit stream | |
US7675439B2 (en) | Serial/parallel data conversion apparatus and method thereof | |
US6768431B2 (en) | Serial-to-parallel data converter and method of conversion | |
CN1258150C (zh) | 半导体器件 | |
CN1449119A (zh) | 具有加大建立和保持时间的容限的串行器-解串器电路 | |
US5005191A (en) | System for synchronizing data frame groups in a serial bit stream | |
CN108494433B (zh) | 一种单线通信方法及其电路实现 | |
FI97584B (fi) | Menetelmä ja piirijärjestely bittikellon elvyttämiseksi vastaanotetusta digitaalisesta tietoliikennesignaalista | |
US20100097249A1 (en) | Serial signal receiving device, serial transmission system and serial transmission method | |
US20090096644A1 (en) | Semiconductor integrated circuit device, pattern detection method and serial-parallel conversion method | |
US4315166A (en) | Frequency divider arrangement | |
CN111130560A (zh) | 用于fpga芯片的高速串并转换接口字同步方法和电路 | |
CN114880389B (zh) | 一种数据转换方法、系统及装置 | |
CN111211774A (zh) | 除弹跳电路 | |
CN1832380A (zh) | 用于将串行数据流转换到数据通道的方法 | |
US6091794A (en) | Fast synchronous counter | |
US3472956A (en) | Synchronizing circuit for a receiving distributor | |
CN112821889A (zh) | 输出控制电路、数据传输方法和电子设备 | |
US5331668A (en) | Communication control device | |
JP4190217B2 (ja) | クロック生成装置及びオーディオデータ処理装置 | |
CN117997449B (zh) | 一种用于dphy接收器的偏斜校准结构 | |
CN109525241B (zh) | 一种格雷码计数器 | |
CN103209146A (zh) | 信号均衡装置及其方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
GR01 | Patent grant | ||
GR01 | Patent grant | ||
PE01 | Entry into force of the registration of the contract for pledge of patent right | ||
PE01 | Entry into force of the registration of the contract for pledge of patent right |
Denomination of utility model: High speed serial parallel conversion interface word synchronization circuit for FPGA chip Effective date of registration: 20220329 Granted publication date: 20200717 Pledgee: Pudong Development Bank of Shanghai Limited by Share Ltd. Xi'an branch Pledgor: XI'AN INTELLIGENCE SILICON TECHNOLOGY, Inc. Registration number: Y2022610000115 |
|
PC01 | Cancellation of the registration of the contract for pledge of patent right | ||
PC01 | Cancellation of the registration of the contract for pledge of patent right |
Date of cancellation: 20230328 Granted publication date: 20200717 Pledgee: Pudong Development Bank of Shanghai Limited by Share Ltd. Xi'an branch Pledgor: XI'AN INTELLIGENCE SILICON TECHNOLOGY, Inc. Registration number: Y2022610000115 |
|
PE01 | Entry into force of the registration of the contract for pledge of patent right | ||
PE01 | Entry into force of the registration of the contract for pledge of patent right |
Denomination of utility model: High speed serial parallel conversion interface word synchronization circuit for FPGA chips Effective date of registration: 20230331 Granted publication date: 20200717 Pledgee: Pudong Development Bank of Shanghai Limited by Share Ltd. Xi'an branch Pledgor: XI'AN INTELLIGENCE SILICON TECHNOLOGY, Inc. Registration number: Y2023610000233 |
|
PC01 | Cancellation of the registration of the contract for pledge of patent right | ||
PC01 | Cancellation of the registration of the contract for pledge of patent right |
Granted publication date: 20200717 Pledgee: Pudong Development Bank of Shanghai Limited by Share Ltd. Xi'an branch Pledgor: XI'AN INTELLIGENCE SILICON TECHNOLOGY, Inc. Registration number: Y2023610000233 |