CN210899094U - Common mode rejection ratio configurable instrumentation amplifier - Google Patents

Common mode rejection ratio configurable instrumentation amplifier Download PDF

Info

Publication number
CN210899094U
CN210899094U CN201922467297.3U CN201922467297U CN210899094U CN 210899094 U CN210899094 U CN 210899094U CN 201922467297 U CN201922467297 U CN 201922467297U CN 210899094 U CN210899094 U CN 210899094U
Authority
CN
China
Prior art keywords
gain error
resistor
mode rejection
common mode
resistance
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn - After Issue
Application number
CN201922467297.3U
Other languages
Chinese (zh)
Inventor
张明
杨金权
焦炜杰
马学龙
王新安
汪波
石方敏
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Jiangsu Runshi Technology Co ltd
Original Assignee
Jiangsu Runshi Technology Co ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Jiangsu Runshi Technology Co ltd filed Critical Jiangsu Runshi Technology Co ltd
Priority to CN201922467297.3U priority Critical patent/CN210899094U/en
Application granted granted Critical
Publication of CN210899094U publication Critical patent/CN210899094U/en
Withdrawn - After Issue legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Landscapes

  • Amplifiers (AREA)

Abstract

The utility model relates to an instrumentation amplifier that common mode rejection ratio is configurable, it can obtain the first resistance ratio of common mode rejection through first adjustable resistor body and second adjustable resistor body, can obtain the second resistance ratio of common mode rejection through third adjustable resistor body and fourth adjustable resistor body, select the first resistance ratio of common mode rejection or the second resistance ratio of common mode rejection as the target resistance ratio, then common mode rejection second resistance ratio or the first resistance ratio of common mode rejection form the matching resistance ratio; and configuring the resistance of the corresponding adjustable resistor body of the matching resistance ratio according to the selected target resistance ratio, so that the matching precision of the matching resistance ratio and the target resistance ratio obtained after configuration is matched with the common mode rejection ratio required by the instrumentation amplifier. The utility model discloses can effectively dispose instrumentation amplifier's common mode rejection ratio, simultaneously, also can effectively realize the configuration control of instrumentation amplifier gain error, ensure the precision of instrumentation amplifier gain error, compatible with current technology, safe and reliable.

Description

Common mode rejection ratio configurable instrumentation amplifier
Technical Field
The utility model relates to an instrumentation amplifier, especially a configurable instrumentation amplifier of common mode rejection ratio belongs to instrumentation amplifier's technical field.
Background
The instrumentation amplifier is mainly used for amplifying differential signals, inhibiting common-mode signals and improving the signal-to-noise ratio, and is a common circuit module of a high-precision signal acquisition system. As shown in FIG. 1, a circuit diagram of a conventional instrumentation amplifier is shown, and specifically, the instrumentation amplifier includes an operational amplifier U1A, an operational amplifier U1B and an operational amplifier U1C, wherein a non-inverting terminal of the operational amplifier U1A and a differential signal V are connected to a common node of the operational amplifier U1AINConnected between the output of operational amplifier U1A and resistor RF1One terminal of (1), resistance RG3Is connected to a resistor RF1And the other end of the same, the inverting terminal of the operational amplifier U1A and the gain switching resistor RGIs connected to the gain switching resistor RGAnother terminal of (1) and a resistor RF2Is connected to the inverting terminal of the operational amplifier U1B, and the non-inverting terminal of the operational amplifier U1B is connected to the differential signal VIPConnected between the output of operational amplifier U1B and resistor RF2And the other end of (3) and a resistor RG4Is connected to a resistor RG4And the other end of the resistor (D) is connected with the inverting terminal of the operational amplifier U1C and the resistor RF4Is connected to a resistor RF4Another terminal of (d) and voltage VREFConnecting; resistance RG3And the other end of the resistor (2) is connected with the non-inverting end of the operational amplifier U1C and a resistor RF3Is connected to a resistor RF3Is connected to the output terminal of the operational amplifier U1C, and the output terminal of the operational amplifier U1C is connected to the resistor RF3Can form the output end of the instrumentation amplifier after being connectedVOUT
In the instrument amplifier, an operational amplifier U1C and a resistor R are providedF3Resistance RF4Resistance RG3And a resistance RG4The Common Mode Rejection Ratio (CMRR) of the instrumentation amplifier can be determined, and in particular, the output V via operational amplifier U1C can be derived by superpositionOUTIs described in (1).
Generally, with the resistance RF4Voltage V of connectionREFIs 0. When V isIN -At ground level, at VIN +Output V under action ofO1Comprises the following steps:
Figure DEST_PATH_GDA0002476079920000011
when V isIN +Grounded at VIN -Output V under action ofO2Comprises the following steps:
Figure DEST_PATH_GDA0002476079920000012
after superposition, obtain
Figure DEST_PATH_GDA0002476079920000013
If R isF3=RF4,RG3=RG4When it is, then there are
Figure DEST_PATH_GDA0002476079920000014
From the above equation, a simple differential voltage amplifier can be obtained by the operational amplifier U1C. However, the input impedance is low and not equal. In addition, the resistance R must be adjustedF3Resistance RF4Resistance RG3And a resistance RG4Careful ratio matching is performed to maintain good common mode rejection performance.
If VIN +=VIN -Then, thenIs provided with
Figure DEST_PATH_GDA0002476079920000021
If the target gain is 1, all resistances will be equal. If there is a 0.1% mismatch in one of the resistors, for example:
RF3=RF4=RG4=R′,RG3=0.999R′,
then there is
Figure DEST_PATH_GDA0002476079920000022
At this time, the common mode rejection ratio of the instrumentation amplifier is 66dB, and if there are cases where the source resistance is not low, unbalanced, and the like, the gain and common mode rejection performance are further degraded.
To sum up: the common mode rejection ratio is related to the degree of resistance matching, and various factors need to be considered when in actual design. If a common mode rejection ratio of more than 80dB is desired, then the resistance matching accuracy needs to be 0.01%, up to 10 times higher than 0.1%. Under the current domestic process conditions, corresponding high-precision resistors cannot be produced, and the cost is greatly increased due to the purchased high-precision resistors, so that the common-mode rejection ratio of the current instrument amplifier and the target common-mode rejection ratio mostly have larger deviation, and the actual production and living needs cannot be effectively met.
Further, the above instrumentation amplifier includes an operational amplifier U1A and a resistor RF1Resistance RF2Operational amplifier U1B, resistor RG3Resistance RG4Resistance RF3Resistance RF4And the operational amplifier U1C are integrated in the same circuit by adopting a semiconductor process. In order to obtain an instrumentation amplifier with a desired gain error G, a gain switching resistor RGGenerally, an external resistor is adopted, that is, when the circuit is integrated, the gain R of the gain switching resistor is not included in the integrated circuitGSwitching resistance RGGain switching resistor outside the integrated circuit integrated with operational amplifier U1ARGAnd the integrated circuit integrated with the operational amplifier U1A is connected and matched in a non-semiconductor process integration mode.
Generally, it is able to be connected with the resistor RF1Resistance RF2Adaptive gain switching resistor RGTypically comprising a resistor RG1And a resistance RG2Wherein the resistance RG1One terminal of (1) and the inverting terminal of the operational amplifier U1A and the resistor RF1Is connected to a resistor RG1Another terminal of (1) and a resistor RG2Is connected to a resistor RG2And the other end of the resistor (D) is connected with the inverting terminal of the operational amplifier U1B and the resistor RF2And (4) connecting.
For the above-described instrumentation amplifier, the output voltage V of the instrumentation amplifierOUTComprises the following steps:
VOUT=(VIP-VIN)*G+VREF
wherein G is a Gain Error (Gain Error), VREFIs the feedback voltage.
When embodied, there is RF1=RF2,RG1=RG2Then the gain error G can be obtained as
Figure DEST_PATH_GDA0002476079920000023
According to the expression of the gain error G, the magnitude of the gain error G and the resistance RF1Resistance RG1Is related to the ratio of the resistor R to the specific instrumentation amplifierF1And a resistor RG1The value precision of the method can ensure the precision of the gain error of the formed instrument amplifier.
At present, foreign instrumentation amplifiers, such as an operational amplifier with model number AD620 and an operational amplifier with model number INA188, all adopt the circuit form of fig. 1, namely, a gain switching resistor RGGenerally in the form of an external resistor. In order to ensure the accuracy of the gain error of the instrumentation amplifier, the foreign instrumentation amplifier mainly adopts the following technical means, specifically:
1) to accurately realize the required gain errorG, the resistor R can be switched by purchasing high-precision gainGAnd (6) matching. In general, the gain switching resistor RGThe price of the resistor is different according to the accuracy of the absolute value, and for the resistor with the accuracy of 1 percent, thousands of resistors can be purchased with the corresponding price of several yuan; for a 0.1% precision resistor, a resistor can be purchased for a few cents, and for a 0.01% precision resistor, a resistor can be purchased for a few cents. Resistors with different precision requirements can be purchased and obtained, the required gain error can be achieved by using the high-precision external resistor, and the reduction of the total gain precision is prevented; but purchasing high precision resistors increases the cost of the instrumentation amplifier.
2) For resistance RF1Resistance RF2The resistor obtained by integrating the semiconductor process is divided into a common resistor and a thin film resistor, the common resistor and the thin film resistor have large errors under the influence of the production process, and the production process of the thin film resistor is more complicated than that of the common resistor, but the difference from the common resistor is that the thin film resistor can realize zero temperature drift. At present, foreign manufacturers of instrument amplifiers can use advanced laser knife equipment to perform laser trimming on the thin film resistor with errors caused by the production process on the basis of adopting the thin film resistor until the resistor R is enabled to beF1Resistance RF2After trimming, the required target value is reached.
In summary, for the foreign instrumentation amplifier, the resistor R is switched due to the gainGCan be driven by adopting an external resistor with high precision, and the resistor RF1Resistance RF2The production process of the thin film resistor can be adopted, on the basis of leading process technology, and the thin film resistor with a very accurate absolute value is trimmed and adjusted through the laser knife, so that the gain error G can be controlled in a very small range, and the precision of the gain error of the instrument amplifier can be ensured. Similarly, the foreign instrumentation amplifier can adopt high-precision resistors, advanced thin-film resistor production technology, laser knife and other trimming and adjusting means, and the common-mode rejection ratio of the instrumentation amplifier can be improved.
For domestic instrumentation amplifier, high-precision gain switching resistor R is purchasedGCan improve the accuracy of the gain error of the instrumentation amplifier, but does not haveThe cost is increased, and the market competitiveness of the domestic instrumentation amplifier is reduced. At present, domestic manufacturers cannot effectively produce and integrate the thin film resistor, namely the resistor (such as the resistor R) integrated in the integrated circuitF1Resistance RF2) When a production process of a common resistor is adopted, besides a great error is generated in the production process, the temperature drift problem is also caused, and the precision of the whole instrument amplifier is poorer. In addition, domestic laser knife equipment that can realize repairing and transferring resistance is in short supply, to the instrument amplifier after the bulk production, can't effectively realize the foreign purpose that carries out accurate adjustment of resistance through modes such as laser knife to resistor repairing and transferring promptly to the precision problem of gain error G that leads to when can't effective control integrated circuit internal resistance adopts ordinary resistance.
In summary, the domestic instrumentation amplifier adopts the gain switching resistor R based on the prior artGWhen the high-precision external resistor is adopted, the cost is high; because the production process of the thin-film resistor is not available and equipment capable of trimming the resistor, such as a laser knife, is not available, the gain error of the instrumentation amplifier is difficult to control within an allowable range, and the use and popularization of the instrumentation amplifier in China are further influenced. Similarly, the common mode rejection ratio of the instrumentation amplifier also has the above problem that the common mode rejection ratio of the instrumentation amplifier cannot be effectively improved.
Disclosure of Invention
The utility model aims at overcoming the not enough of existence among the prior art, provide a configurable instrumentation amplifier of common mode rejection ratio, its common mode rejection ratio that can effectively dispose instrumentation amplifier, simultaneously, also can effectively realize the configuration control of instrumentation amplifier gain error, ensure the precision of instrumentation amplifier gain error, with current technology compatibility, safe and reliable.
According to the technical scheme provided by the utility model, the configurable instrumentation amplifier of common mode rejection ratio, including operational amplifier U1A, operational amplifier U1B and operational amplifier U1C; the output end of the operational amplifier U1A is connected with the in-phase end of the operational amplifier U1C through a first adjustable resistor body, the output end of the operational amplifier U1B is connected with the inverting end of the operational amplifier U1C through a third adjustable resistor body, the in-phase end of the operational amplifier U1C is connected with the output end of the operational amplifier U1C through a second adjustable resistor body, and the inverting end of the operational amplifier U1C is also connected with a fourth adjustable resistor body;
obtaining a common mode rejection first resistance ratio through the first adjustable resistor body and the second adjustable resistor body, obtaining a common mode rejection second resistance ratio through the third adjustable resistor body and the fourth adjustable resistor body, selecting the common mode rejection first resistance ratio or the common mode rejection second resistance ratio as a target resistance ratio, and forming a matching resistance ratio through the common mode rejection second resistance ratio or the common mode rejection first resistance ratio;
and configuring the resistance of the corresponding adjustable resistor body of the matching resistance ratio according to the selected target resistance ratio, so that the matching precision of the matching resistance ratio and the target resistance ratio obtained after configuration is matched with the common mode rejection ratio required by the instrumentation amplifier.
The fourth adjustable resistor body comprises a fixed resistor RDAnd with said fixed resistance RDAdjustable resistance parts connected in series, one end of the adjustable resistance part and a fixed resistance RDThe other end of the adjustable resistor part is connected with a third adjustable resistor;
the adjustable resistance part comprises (m +1) resistors and (m +2) common-mode rejection controllable switches which are sequentially connected in series, the end part of each resistor in the adjustable resistance part is connected with the first end of a corresponding common-mode rejection controllable switch, the second ends of all the common-mode rejection controllable switches are connected with the inverting end of the operational amplifier U1C, the control ends of the common-mode rejection controllable switches are connected with the common-mode rejection switch control circuit, the on-off state of the corresponding common-mode rejection controllable switches can be controlled through the common-mode rejection switch control circuit,
when the common mode rejection switch control circuit controls any common mode rejection controllable switch to be closed, the fixed resistor RDIs connected in series with a resistor between the common mode rejection controllable switches in a closed state to form an equivalent resistor RF4The other resistors in the adjustable resistor part are connected with the third adjustable resistor body in series to form an equivalent resistor RG4If the common mode rejection second resistance ratio is the equivalent resistance RF4Equivalent resistance toRG4The resistance ratio of (1).
The common mode rejection switch control circuit comprises a common mode rejection control logic circuit used for receiving a common mode rejection PIN code, a common mode rejection shift register connected with the common mode rejection control logic circuit, a common mode rejection decoding circuit connected with the common mode rejection shift register, and a common mode rejection thermometer code circuit connected with the common mode rejection decoding circuit, wherein the output end of the common mode rejection thermometer code circuit is correspondingly connected with the control end of the common mode rejection controllable switch so as to control the switching state of the common mode rejection controllable switch.
A first resistor string for gain error is arranged between the output end of the operational amplifier U1A and the inverting end of the operational amplifier U1A, and a second resistor string for gain error is arranged between the output end of the operational amplifier U1B and the inverting end of the operational amplifier U1B; the gain error first resistor string and the gain error second resistor string respectively comprise a plurality of resistors which are connected in series in sequence; the inverting end of the operational amplifier U1A and the gain error first resistor string are in adaptive connection with the inverting end of the operational amplifier U1B and the gain error second resistor string through the gain error connecting resistor string;
the gain error control circuit comprises a gain error first switch array, a gain error second switch array and a gain error switch control circuit, wherein the gain error first switch array is matched with the gain error first resistor array, the gain error second switch array is matched with the gain error second resistor array, the gain error switch control circuit can control the corresponding switch states of gain error controllable switches in the gain error first switch array and the gain error second switch array, and an operational amplifier U1A, an operational amplifier U1B, the gain error first resistor array, the gain error second resistor array, a gain error connecting resistor array, the gain error first switch array, the gain error second switch array, an operational amplifier U1C, a first adjustable resistor body, a second adjustable resistor body, a third adjustable resistor body and a fourth adjustable resistor body are integrated in the same circuit through a semiconductor integration process;
the gain error switch control circuit can control the connection state of the resistor in the gain error first resistor string and the operational amplifier U1A through the gain error first switch array, and can control the connection state of the resistor in the gain error second resistor string through the gain error second switch arrayThe resistor is connected with the operational amplifier U1B to obtain an equivalent resistor R connecting the output terminal of the operational amplifier U1A and the inverting terminal of the operational amplifier U1AF1And an equivalent resistor R connecting the output end of the operational amplifier U1B and the inverting end of the operational amplifier U1BF2And equivalent resistance RF1Equivalent resistance RF2Adaptive connected equivalent gain switching resistor RGAnd according to the resulting equivalent resistance RF1Equivalent resistance RF2And an equivalent gain switching resistance RGThe gain error G of the instrumentation amplifier can be made to match a gain error target value.
The gain error first resistor string and the gain error second resistor string are both provided with (n +1) resistors,
in the first resistor string of gain error, resistor R1Resistance R2… …, resistance Rn+1Are connected in series in sequence, and the output end of the operational amplifier U1A and the resistor Rn+1Directly connected, the inverting terminal of the operational amplifier U1A and the resistor R1Direct connection;
in the gain error second resistor string, resistor R1', resistance R2', … …, resistance Rn+1' are connected in series in sequence, and the output end of the operational amplifier U1B and the resistor Rn+1' direct connection, inverting terminal of operational amplifier U1B and resistor R1' a direct connection to the other,
the gain error first switch array and the gain error second switch array are provided with (n +2) gain error controllable switches at the same time; in the gain error first resistor string, the end part of each resistor is connected with one end of a corresponding gain error controllable switch in the gain error first switch array, the other end of the gain error controllable switch is connected with the inverting end of the operational amplifier U1A, and the control ends of all the gain error controllable switches in the gain error first switch array are connected with the output end of the gain error switch control circuit; in the second gain error resistor string, the end of each resistor is connected with one end of a corresponding gain error controllable switch in the second gain error switch array, the other end of the gain error controllable switch is connected with the inverting terminal of the operational amplifier U1B, and all gain error controllable switches in the second gain error switch array are connected with the inverting terminal of the operational amplifier U1BThe control ends of the difference controllable switches are connected with the output end of the gain error switch control circuit, and when the gain error switch control circuit controls the gain error controllable switches corresponding to the gain error first switch array and the gain error second switch array to be closed, the required equivalent resistor R can be formedF1And an equivalent resistance RF2
Meanwhile, an equivalent resistor R is formed in the first resistor string by the gain errorF1An equivalent resistor R is formed in the second resistor string of the external resistor and the gain errorF2The external resistor is connected with the gain error connecting resistor in series to obtain the required equivalent gain switching resistor RG
The operational amplifier U1A comprises an input stage circuit, an output stage circuit, an upper cascode circuit in adaptive connection with the output stage circuit and a lower cascode circuit in adaptive connection with the output stage circuit;
the voltage slew rate maintaining circuit is adaptively connected with the differential output end OUTN and the differential output end OUTP of the output stage circuit, and the bias power supply circuit can provide power supplies required by the input stage circuit, the output stage circuit, the upper cascode circuit and the lower cascode circuit; when the current flowing through the upper cascode circuit is reduced through the bias power supply circuit, the slew rate of the voltage output by the differential output terminal OUTN and the differential output terminal OUTP of the output stage circuit can be improved by using the slew rate retaining circuit, so that the slew rate of the high-voltage operational amplifier is kept stable.
The input stage circuit comprises a PMOS tube PM20 and a PMOS tube PM21, the gate end of the PMOS tube PM20 is connected with the differential input signal INP, and the gate end of the PMOS tube PM21 is connected with the differential input signal INN; the source end of the PMOS pipe PM20 and the source end of the PMOS pipe PM21 are connected with the drain end of a PMOS pipe PM5 in the bias power supply circuit;
the gate terminal of the PMOS tube PM5 is connected with the gate terminal of a PMOS tube PM4, the gate terminal of a PMOS tube PM1, the drain terminal of a PMOS tube PM1, the drain terminal of an NMOS tube NM19 and the gate terminal of a PMOS tube PM17 in the bias power supply circuit;
the source terminal of a PMOS pipe PM1, the source terminal of a PMOS pipe PM2, the source terminal of a PMOS pipe PM3, the source terminal of a PMOS pipe PM16 in the upper cascode circuit, the source terminal of a PMOS pipe PM18 and the source terminal of a PMOS pipe PM19 are all connected with voltage VDD, and the gate terminal of a PMOS pipe PM2 is connected with the gate terminal of a PMOS pipe PM3, the drain terminal of a PMOS pipe PM4 and the drain terminal of an NMOS pipe NM 20; the drain end of the PMOS pipe PM3 is connected with the source end of the PMOS pipe PM5, the drain end of the PMOS pipe PM2 is connected with the source end of the PMOS pipe PM4, the gate end of the PMOS pipe PM19 is connected with the gate end of the PMOS pipe PM18 and the gate end of the PMOS pipe PM16, and the drain end of the PMOS pipe PM17 and the drain end of the NMOS pipe NM10 are connected;
the gate terminal of the NMOS tube NM19, the gate terminal of the NMOS tube NM20, the gate terminal of the NMOS tube NM18, the gate terminal of the NMOS tube NM17 and the drain terminal of the NMOS tube NM17 are all connected with one output terminal of a bias current source, and the gate terminal of the NMOS tube NM10, the gate terminal of the NMOS tube NM14, the gate terminal of the NMOS tube NM15, the gate terminal of the NMOS tube NM16 and the drain terminal of the NMOS tube NM18 are all connected with the other output terminal of the bias current source; the source terminal of the NMOS tube NM18 is connected with the drain terminal of the NMOS tube NM16, the source terminal of the NMOS tube NM19 is connected with the drain terminal of the NMOS tube NM15, the source terminal of the NMOS tube NM20 is connected with the drain terminal of the NMOS tube NM14, the drain terminal of the PMOS tube PM20 is connected with the drain terminal of the NMOS tube NM13 and the drain terminal of the NMOS tube NM13, the drain terminal of the PMOS tube PM21 is connected with the drain terminal of the NMOS tube NM12 and the gate terminal of the NMOS tube NM12, the source terminals of the NMOS tube NM10, NM12, NMOS tube NM13, NM14, NM15, NM16 and NM17 are all grounded, the drain terminals of the PMOS tube PM20, PMOS tube PM21 are also connected with the output stage circuit, and the drain terminals of the PMOS tube PM18 and PM19 are adapted to the output stage circuit.
The offset voltage storage circuit is used for storing offset voltage of the input stage circuit and comprises a PMOS tube PM22 and a PMOS tube PM23, the grid end of the PMOS tube PM22 is connected with one end of a capacitor C2, the grid end of the PMOS tube PM23 is connected with one end of a capacitor C1, the drain end of the PMOS tube PM22 is connected with the drain end of the PMOS tube PM20, and the drain end of the PMOS tube PM23 is connected with the drain end of a PMOS tube PM 21; the other end of the capacitor C1 and the other end of the capacitor C2 are both grounded;
the source terminal of the PMOS tube PM22 and the source terminal of the PMOS tube PM23 are connected with the drain terminal of the PMOS tube PM7, the gate terminal of the PMOS tube PM7 is connected with the gate terminal of the PMOS tube PM5, the source terminal of the PMOS tube PM7 is connected with the drain terminal of the PMOS tube PM6, the gate terminal of the PMOS tube PM6 is connected with the gate terminal of the PMOS tube PM3, and the source terminal of the PMOS tube PM6 is connected with the voltage VDD.
The utility model has the advantages that:
configuring the resistance of the adjustable resistor body corresponding to the matching resistance ratio according to the selected target resistance ratio, so that the matching precision of the matching resistance ratio and the target resistance ratio obtained after configuration is matched with the common mode rejection ratio required by the instrumentation amplifier, and the common mode rejection ratio of the instrumentation amplifier can be effectively configured;
the operational amplifier U1A, the operational amplifier U1B, the operational amplifier U1C, the first gain error resistor string, the second gain error resistor string, the gain error connection resistor string, the first gain error switch array, the second gain error switch array, the first adjustable resistor body, the second adjustable resistor body, the third adjustable resistor body and the fourth adjustable resistor body are integrated in the same circuit through a semiconductor integration process, and the obtained equivalent resistor RF1Equivalent resistance RF2And a gain switching resistor RGAre integrated by semiconductor process and are located in the same integrated circuit, thereby avoiding equivalent resistor R in the prior artF1Equivalent resistance RF2Gain switching resistor R located in integrated circuitGThe equivalent resistance R is obtained while the equivalent resistance R is obtainedF1Equivalent resistance RF2And a gain switching resistor RGThe method can eliminate temperature drift errors, effectively realize configuration control of the gain errors of the instrumentation amplifier, ensure the precision of the gain errors of the instrumentation amplifier, and is compatible with the prior art, safe and reliable.
Drawings
Fig. 1 is a schematic circuit diagram of a conventional instrumentation amplifier.
Fig. 2 is a schematic circuit diagram of the present invention capable of configuring the common mode rejection ratio.
Fig. 3 is a schematic diagram of an embodiment of the operational amplifier U1C and a fourth adjustable resistor according to the present invention.
Fig. 4 is a schematic circuit diagram of the present invention when configuring the gain error.
Fig. 5 is a schematic circuit diagram of the operational amplifier U1A and the first resistor string for gain error according to the present invention.
Fig. 6 is an implementation schematic diagram of the common mode rejection decoding circuit of the present invention.
Fig. 7 is an implementation schematic diagram of the common mode rejection thermometer code circuit of the present invention.
Fig. 8 is a schematic circuit diagram of the operational amplifier U1A of the present invention.
Description of reference numerals: the circuit comprises a 1-common mode rejection control logic circuit, a 2-common mode rejection shift register, a 3-common mode rejection decoding circuit, a 4-common mode rejection thermometer code circuit, a 5-gain error control logic circuit, a 6-gain error common mode rejection shift register, a 7-gain error decoding circuit, an 8-gain error thermometer code circuit, a 9-bias current source, a 10-first gain amplifier and a 11-second gain amplifier.
Detailed Description
The invention is further described with reference to the following specific drawings and examples.
As shown in fig. 2 and 3: for example, the common mode rejection ratio of the instrumentation amplifier can be effectively configured, the utility model relates to an instrumentation amplifier with configurable common mode rejection ratio, which comprises an operational amplifier U1A, an operational amplifier U1B and an operational amplifier U1C; the output end of the operational amplifier U1A is connected with the in-phase end of the operational amplifier U1C through a first adjustable resistor body, the output end of the operational amplifier U1B is connected with the inverting end of the operational amplifier U1C through a third adjustable resistor body, the in-phase end of the operational amplifier U1C is connected with the output end of the operational amplifier U1C through a second adjustable resistor body, and the inverting end of the operational amplifier U1C is also connected with a fourth adjustable resistor body;
obtaining a common mode rejection first resistance ratio through the first adjustable resistor body and the second adjustable resistor body, obtaining a common mode rejection second resistance ratio through the third adjustable resistor body and the fourth adjustable resistor body, selecting the common mode rejection first resistance ratio or the common mode rejection second resistance ratio as a target resistance ratio, and forming a matching resistance ratio through the common mode rejection second resistance ratio or the common mode rejection first resistance ratio;
and configuring the resistance of the corresponding adjustable resistor body of the matching resistance ratio according to the selected target resistance ratio, so that the matching precision of the matching resistance ratio and the target resistance ratio obtained after configuration is matched with the common mode rejection ratio required by the instrumentation amplifier.
Specifically, the specific functions of the operational amplifier U1A, the operational amplifier U1B, and the operational amplifier U1C are consistent with the functions of the conventional instrumentation amplifier, which is well known to those skilled in the art. As is apparent from the above description, in order to determine and arrange the common mode rejection ratio of the instrumentation amplifier, the output terminal of the operational amplifier U1A is connected to the non-inverting terminal of the operational amplifier U1C through the first tunable resistor, the output terminal of the operational amplifier U1B is connected to the inverting terminal of the operational amplifier U1C through the third tunable resistor, the non-inverting terminal of the operational amplifier U1C is connected to the output terminal of the operational amplifier U1C through the second tunable resistor, the inverting terminal of the operational amplifier U1C is connected to one end of the fourth tunable resistor, and the other end of the fourth tunable resistor is commonly connected to the voltage VREFAnd (4) connecting.
The embodiment of the utility model provides an in, the resistive element of first adjustable resistive element, second adjustable resistive element, third adjustable resistive element and fourth adjustable resistive element for can adjusting the resistance, of course, also can keep corresponding resistance unchangeable as required between first adjustable resistive element, second adjustable resistive element, third adjustable resistive element or the fourth adjustable resistive element, specifically can select as required, and here is no longer repeated.
As can be seen from the above description, the ratio of the resistance value corresponding to the second tunable resistor to the resistance value corresponding to the first tunable resistor is the first common mode rejection resistance ratio, and the ratio of the resistance value corresponding to the fourth tunable resistor to the resistance value corresponding to the third tunable resistor is the second common mode rejection resistance ratio. In specific implementation, the common mode rejection first resistance ratio or the common mode rejection second resistance ratio may be set as a target resistance ratio, and a corresponding matching resistance ratio may be obtained after the target resistance ratio is selected, for example, after the common mode rejection first resistance ratio is set as the target resistance ratio, the common mode rejection second resistance ratio may form a matching resistance ratio to be precisely matched with the common mode rejection first resistance ratio, and when the common mode rejection second resistance ratio is set as the target resistance ratio, the common mode rejection first resistance ratio may form a matching resistance ratio.
The embodiment of the utility model provides an in, after selecting the target resistance ratio, for example can obtain required common mode rejection ratio, need make the matching precision that matches resistance ratio and target resistance ratio reach required requirement, mention as above-mentioned in the background, when instrumentation amplifier's common mode rejection ratio is 80dB, the matching precision that matches resistance ratio and target resistance ratio need satisfy 0.01%. In specific implementation, after a target resistance ratio is selected, the target resistance ratio is kept unchanged, and the resistance of the adjustable resistor body matched with the resistance ratio is formed through configuration, so that the precision of the matched resistance ratio and the target resistance ratio obtained after configuration meets the required precision requirement, and the instrument amplifier with the corresponding common mode rejection ratio is obtained.
Taking the common mode rejection ratio of the instrumentation amplifier as an example of 80dB, after the common mode rejection first resistance ratio is set as the target resistance ratio, when the matching accuracy between the common mode rejection second resistance ratio and the common mode rejection first resistance ratio does not satisfy 0.01%, the resistance of the third adjustable resistor and/or the fourth adjustable resistor needs to be configured, so that after the configuration, the matching accuracy requirement that the matching accuracy between the common mode rejection second resistance ratio and the common mode rejection first resistance ratio reaches 0.01% is obtained through the fourth adjustable resistor and the third adjustable resistor. In specific implementation, the resistance of the third tunable resistor body may be configured and adjusted, or the resistance of the fourth tunable resistor body may be configured and adjusted, or the resistance of the third tunable resistor body and the resistance of the fourth tunable resistor body may be configured and adjusted at the same time, and the selection of the specific configuration and adjustment may be selected as needed, as long as the matching precision of the common-mode rejection second resistance ratio and the common-mode rejection first resistance ratio obtained after configuration meets the required precision requirement.
Further, the fourth adjustable resistor body comprises a fixed resistor RDAnd with said fixed resistance RDAdjustable resistance parts connected in series, one end of the adjustable resistance part and a fixed resistance RDThe other end of the adjustable resistor part is connected with a third adjustable resistor;
the adjustable resistance part comprises (m +1) resistors and (m +2) common-mode rejection controllable switches which are sequentially connected in series, the end part of each resistor in the adjustable resistance part is connected with the first end of a corresponding common-mode rejection controllable switch, the second ends of all the common-mode rejection controllable switches are connected with the inverting end of the operational amplifier U1C, the control ends of the common-mode rejection controllable switches are connected with the common-mode rejection switch control circuit, the on-off state of the corresponding common-mode rejection controllable switches can be controlled through the common-mode rejection switch control circuit,
when the common mode rejection switch control circuit controls any common mode rejection controllable switch to be closed, the fixed resistor RDIs connected in series with a resistor between the common mode rejection controllable switches in a closed state to form an equivalent resistor RF4The other resistors in the adjustable resistor part are connected with the third adjustable resistor body in series to form an equivalent resistor RG4If the common mode rejection second resistance ratio is the equivalent resistance RF4And equivalent resistance RG4The resistance ratio of (1).
In the embodiment of the present invention, the same structural form may be adopted between the first tunable resistor body, the second tunable resistor body, the third tunable resistor body and the fourth tunable resistor body, and the first tunable resistor body, the second tunable resistor body, the third tunable resistor body and the fourth tunable resistor body may be independent from each other, for example, when the resistance of the first tunable resistor body is adjusted, the resistance of the second tunable resistor body may not be changed due to the resistance change of the first tunable resistor body, and for the case of mutual independence between the third tunable resistor body and the fourth tunable resistor body, the case is similar to the case of the first tunable resistor body and the second tunable resistor body. Of course, in the specific implementation, when the resistance value of the third tunable resistor or the fourth tunable resistor is configured and adjusted, and the resistance value of the fourth tunable resistor changes, the resistance value of the third tunable resistor may also change, and the situation between the first tunable resistor and the second tunable resistor is similar. In specific implementation, the selection can be performed according to actual needs, as long as the precision of the obtained matching resistance ratio and the target resistance ratio can meet the index of the common mode rejection ratio of the instrumentation amplifier after adjustment.
In conclusion, under the condition of being compatible with the existing process, the first adjustable resistor body, the second adjustable resistor body, the third adjustable resistor body and the fourth adjustable resistor body are matched, and the common-mode rejection ratio of the instrumentation amplifier can be configured without utilizing equipment such as a laser knife, so that the process cost is effectively reduced, and the problem of utilizing the laser knife and the like to repair and adjust the equipment is avoided.
As shown in fig. 3, the fourth tunable resistor is taken as an example for explanation, wherein the tunable resistor portion includes resistors connected in series in sequence, specifically, resistors R connected in series in sequenceZ0Resistance RZ1Resistance RZ2…, resistance RZmFixed resistance RDIs connected to one end of a resistor RZm to fix a resistor RDAnother terminal of (d) and voltage VREFConnection, resistance RZ0And the (m +2) common mode rejection controllable switches are connected with the third adjustable resistor body, and can be in the form of MOS transistors and the like, and can be specifically selected according to needs, which is not described herein again. At the resistance RZ0Resistance RZ1Resistance RZ2…, resistance RZmEach end of which is provided with a common-mode rejection controllable switch, e.g. at resistor RZ0Are respectively connected with a common mode suppression controllable switch SZ0And a common mode rejection controllable switch SZ1Is connected to a first terminal of a resistor RZ1Are respectively connected with a common mode suppression controllable switch SZ1First terminal of (1), common mode rejection controllable switch SZ2Is connected to a first terminal of a resistor RZmAre respectively connected with a common mode suppression controllable switch SZmAnd a common mode rejection controllable switch SZm+1The other resistors are connected with the common mode suppression controllable switch in a matching way according to the above description, and are not listed here. Fixed resistance RDIn particular a resistance which is not affected by the on-off state of the common mode rejection controllable switch.
The second terminals of all the common mode rejection controllable switches are connected with the inverting terminal of the operational amplifier U1C, and all the common mode rejection controllable switches are connected with the inverting terminal of the operational amplifier U1CThe control end of the controllable switch is connected with the common mode rejection switch control circuit, namely the common mode rejection switch control circuit can control the on-off state of any common mode rejection controllable switch. In FIG. 3, the switch S is controlled as the common mode rejectionZm+1When closed, an equivalent resistance R can be obtainedF4Is RDWhen the common mode rejection controllable switch SZmWhen closed, an equivalent resistance R can be obtainedF4Is RD+RZm(ii) a When common mode rejection controllable switch SZ0When closed, the equivalent resistance RF4Is RD+RZm+…+RZ2+RZ1+RZ0I.e. equivalent resistance RF4To connect a voltage VREFAnd the inverting terminal of the operational amplifier U1C.
The equivalent resistance R can be known through the connection relation with the third adjustable resistor bodyF4When the resistance values are different, the corresponding equivalent resistance R can be obtainedG4The resistance value of (c). E.g. common mode rejection controllable switch SZm+1When closed, the equivalent resistance RG4Is RZ0+RZ1+RZ2+…+RZm+RT3Wherein R isT3The resistance value of the third adjustable resistor body is obtained; when common mode rejection controllable switch SZmWhen closed, the equivalent resistance RG4Is RZ0+RZ1+RZ2+… +RZm-1+RT3When the common mode rejection controllable switch SZ0When closed, the equivalent resistance RG4Is RT3. When obtaining the equivalent resistance RF4Equivalent resistance RG4The second resistance ratio of common mode rejection can be obtained.
In specific implementation, when a required circuit is obtained through semiconductor process integration, the resistance values of the first adjustable resistor body and the second adjustable resistor body can be measured through a commonly used technical means in the technical field, so that the common-mode rejection first resistance ratio can be determined. At the same time, the fixed resistance R can be measuredDAnd resistance value R of the third adjustable resistorT3According to a fixed resistance RDResistance value of (3) and resistance value R of third adjustable resistorT3And the resistance value condition of each resistor of the adjustable resistor part can judge the current common mode rejection second resistance value in advanceWhen the matching precision of the common mode rejection second resistance ratio and the common mode rejection first resistance ratio is not matched with the common mode rejection ratio of the instrumentation amplifier, the common mode rejection switch control circuit selects the corresponding common mode rejection controllable switch to be closed, so that the matching precision of the common mode rejection second resistance ratio and the common mode rejection first resistance ratio meets the technical index of the common mode rejection ratio of the instrumentation amplifier. In general, the resistance values of (m +1) resistors in the adjustable resistance part can be preset, and when the common-mode rejection ratio of the instrumentation amplifier is determined, the common-mode rejection switch control circuit can select the corresponding common-mode rejection controllable switch to be closed, and at the moment, the common-mode rejection ratio of the instrumentation amplifier can be determined to be the required common-mode rejection ratio. Or, according to the resistance values of (m +1) resistors in the preset adjustable resistance part, providing a plurality of selectable common mode rejection ratios for a user, and after the required common mode rejection ratio is selected, selecting the corresponding common mode rejection controllable switch to be closed by the common mode rejection switch control circuit, namely realizing the selective configuration of the common mode rejection ratio of the instrumentation amplifier.
The specific implementation of the first tunable resistor, the second tunable resistor, and the third tunable resistor can refer to the fourth tunable resistor, and when the first tunable resistor, the second tunable resistor, the third tunable resistor, and the fourth tunable resistor are independent from each other, as in the above structure, the resistor RZ0The equivalent resistance R can be obtained without connecting with the third adjustable resistor bodyF4While not affecting the equivalent resistance RG4For the value taking situation, the above description may be referred to for the specific situation of adjusting the resistance, and details are not repeated here.
Further, the common mode rejection switch control circuit includes a common mode rejection control logic circuit 1 for receiving a common mode rejection PIN code, a common mode rejection shift register 2 connected to the common mode rejection control logic circuit 1, a common mode rejection decoding circuit 3 connected to the common mode rejection shift register 2, and a common mode rejection thermometer code circuit 4 connected to the common mode rejection decoding circuit 3, wherein an output terminal of the common mode rejection thermometer code circuit 4 is correspondingly connected to a control terminal of the common mode rejection controllable switch, so as to control a switching state of the common mode rejection controllable switch.
The embodiment of the utility model provides an in, can receive common mode rejection PIN code through common mode rejection control logic circuit 1, can shift through common mode rejection shift register 2 and deposit, can deposit the data after shifting through common mode rejection decoding circuit 3 and decode, can realize carrying out signal expansion to common mode rejection decoding circuit 3's output through common mode rejection thermometer code circuit 4, and realize handling the signal of common mode rejection decoding circuit 3 output, avoid common mode rejection decoding circuit 3 output signal to lead to the malfunction of common mode rejection controllable switch when having the circumstances such as burr, ensure the accuracy of common mode rejection controllable switch on-off state, improve the reliability to common mode rejection ratio configuration.
In specific implementation, the integrated circuit has a common-mode rejection PIN selectively controlled by a common-mode rejection ratio, after the common-mode rejection PIN selectively controlled by the common-mode rejection ratio is programmed with a common-mode rejection PIN code, the control logic circuit 1 can receive the common-mode rejection PIN code, and process the common-mode rejection PIN code through the control logic circuit 1, for example, identify the received common-mode rejection PIN code, so as to avoid that the input PIN code cannot be adapted to the alternative common-mode rejection ratio. The common mode rejection shift register 2 can be selected from the existing common mode, the common mode rejection decoding circuit 3 can decode the signals of the common mode rejection shift register 2, and the common mode rejection thermometer circuit 4 is matched with the common mode rejection decoding circuit 3 and can generate control signals with the same number as the common mode rejection controllable switches, so that each common mode rejection controllable switch can be independently controlled, and the reliability of the switch state control of the common mode rejection controllable switches is improved.
As shown in fig. 6, in a case where the common mode rejection decoding circuit 3 adopts two-four decoding, in fig. 6, the signal a and the signal B are signals output through the common mode rejection shift register 2, and the common mode rejection decoding circuit 3 includes a not gate U2A, a not gate U2B, an or gate U2C, an or gate U2D, an or gate U2E, and an or gate U2F, where the signal a is applied to an input terminal of the not gate U2A, an input terminal of the or gate U2C, an input terminal of the or gate U2D, and the signal B is applied to an input terminal of the not gate U2B, another input terminal of the or gate U2C, or an input terminal of the gate U2E; the other input end of the or gate U2D is connected to the output end of the nand gate U2B, the other input end of the or gate U2E is connected to the output end of the nand gate U2A, the input end of the or gate U2F is connected to the output end of the nand gate U2A and the output end of the not gate U2B respectively, the signal a1 is output through the output end of the or gate U2C, the signal a2 is output through the output end of the or gate U2D, the output signal B1 is obtained through the output end of the or gate U2E, and the output signal B2 is obtained through the output end of the or gate U2F.
As shown in fig. 7, the common mode rejection thermometer code circuit 4 includes several signal expansion processing circuits distributed in parallel, where the signal expansion processing circuits include a not gate U3A for receiving a signal a1, an and gate U3E for receiving a signal a1, an and gate U3H for receiving a signal a1, an and gate U3I for receiving a signal a1, a not gate U3B for receiving a signal a2, an and gate U3D for receiving a signal a2, an and gate U3E for receiving a signal a2, an and gate U3G for receiving a signal a2, an and gate U3H for receiving a signal a2, and an and gate U3I for receiving a signal a 2;
the output end of a not gate U3A is connected with one input end of an AND gate U3C, the input end of an AND gate U3D and the input end of an AND gate U3G, the output end of a not gate U3B is connected with the other input end of an AND gate U3C and the input end of an AND gate U3L, the output end of an AND gate U3C, the output end of an AND gate U3D and the output end of an AND gate U3E are connected with the input end of an OR gate U3F, the output end of an AND gate U3G and the output end of an AND gate U3H are connected with the input end of an OR gate U3J, the output end of an AND gate U3I is connected with one input end of an AND gate U3K, the other input end of an AND gate U3K is connected with a voltage VDD and the other end input end0The output signal KS is obtained via the output of an OR gate U3J1The output signal KS is obtained through the output end of the AND gate U3K2The output signal KS is obtained through the output end of the AND gate U3L3
The embodiment of the utility model provides an in, common mode rejection thermometer code circuit 4 can have signal expansion treatment circuit, mutual independence between a plurality of signal expansion treatment circuit, can carry out signal expansion to a set of signal of output in the common mode rejection decoding circuit 3 through signal expansion treatment circuit, realizes extending signal A1, signal A2 in figure 7, and obtains signal KS after the extension0Signal KS1Signal KS2And signal KS3Through signal KS0Signal KS1Signal KS1And signal KS3And the control of the corresponding switch states of the four common mode rejection controllable switches is realized. Of course, by expanding the signal B1 and the signal B2, the other four common mode rejection controllable switches can be controlled.
The number of the signal expansion processing circuits in the common mode rejection thermometer code circuit 4 can be consistent with the number of the group signals output by the common mode decoding circuit 3, if the common mode rejection decoding circuit 3 adopts two-four decoding, the common mode rejection thermometer code circuit 4 can obtain the switch signals for controlling all the common mode rejection controllable switches, thereby realizing signal expansion, reducing the complexity of the common mode rejection decoding circuit 3, and when the common mode rejection decoding circuit 3 adopts other decoding forms, the signal expansion processing circuit can carry out the required expansion, generally, the number of the signals output by the common mode rejection thermometer code circuit 4 is not less than the number of the common mode rejection controllable switches, namely, the signals output by the common mode rejection thermometer code circuit 4 can realize the independent control of the switches. Of course, the signal expansion processing circuit may also adopt other implementation forms, and may be specifically selected according to needs, which is not described herein again.
As shown in fig. 4 and 5, a first resistor string for gain error is provided between the output terminal of the operational amplifier U1A and the inverting terminal of the operational amplifier U1A, and a second resistor string for gain error is provided between the output terminal of the operational amplifier U1B and the inverting terminal of the operational amplifier U1B; the gain error first resistor string and the gain error second resistor string respectively comprise a plurality of resistors which are connected in series in sequence; the inverting end of the operational amplifier U1A and the gain error first resistor string are in adaptive connection with the inverting end of the operational amplifier U1B and the gain error second resistor string through the gain error connecting resistor string;
the gain error control circuit comprises a gain error first switch array, a gain error second switch array and a gain error switch control circuit, wherein the gain error first switch array is matched with the gain error first resistor array, the gain error second switch array is matched with the gain error second resistor array, the gain error switch control circuit can control the corresponding switch states of gain error controllable switches in the gain error first switch array and the gain error second switch array, and an operational amplifier U1A, an operational amplifier U1B, the gain error first resistor array, the gain error second resistor array, a gain error connecting resistor array, the gain error first switch array, the gain error second switch array, an operational amplifier U1C, a first adjustable resistor body, a second adjustable resistor body, a third adjustable resistor body and a fourth adjustable resistor body are integrated in the same circuit through a semiconductor integration process;
the gain error switch control circuit can control the connection state of the resistor in the gain error first resistor string and the operational amplifier U1A through the gain error first switch array, and can control the connection state of the resistor in the gain error second resistor string and the operational amplifier U1B through the gain error second switch array to obtain an equivalent resistor R connecting the output end of the operational amplifier U1A and the inverting end of the operational amplifier U1AF1And an equivalent resistor R connecting the output end of the operational amplifier U1B and the inverting end of the operational amplifier U1BF2And equivalent resistance RF1Equivalent resistance RF2Adaptive connected equivalent gain switching resistor RGAnd according to the resulting equivalent resistance RF1Equivalent resistance RF2And an equivalent gain switching resistance RGThe gain error G of the instrumentation amplifier can be made to match a gain error target value.
In the embodiment of the utility model provides an in, the first resistor string of gain error be located operational amplifier U1A's output with between operational amplifier U1A's the inverting terminal, gain error second resistor string be located operational amplifier U1B's output with between operational amplifier U1B's the inverting terminal. In specific implementation, the gain error first resistor string and the gain error second resistor string both include a plurality of resistors, and adaptive connection among the gain error first resistor string, the gain error second resistor string, the operational amplifier U1A and the operational amplifier U1B can be realized through the gain error connection resistor string.
The gain error first switch array is matched with the gain error first resistor string, the gain error second switch array is matched with the gain error second resistor string, the on-off states of the corresponding gain error controllable switches in the gain error first switch array and the gain error second switch array can be controlled through the gain error switch control circuit, namely, the connection matching relation between the corresponding resistor in the gain error first resistor string, the output end of the operational amplifier U1A and the inverting end of the operational amplifier U1A can be controlled through the gain error controllable switch in the gain error first switch array, and therefore the equivalent resistor R A connecting the output end of the operational amplifier U1A and the inverting end of the operational amplifier U1A can be obtainedF1(ii) a Similarly, the gain error controllable switch in the gain error second switch array can control the connection and matching relationship between the corresponding resistor in the gain error second resistor string and the output end of the operational amplifier U1B and the inverting end of the operational amplifier U1B, so that the equivalent resistor R connecting the output end of the operational amplifier U1B and the inverting end of the operational amplifier U1B can be obtainedF2. To obtain an equivalent resistance RF1Equivalent resistance RF2Then, the gain error first resistor string is divided to form an equivalent resistor RF1Except the other resistors, the gain error forms an equivalent resistor R in the second resistor stringF2The other resistors are serially connected with the gain error connection resistor to form a gain switching resistor RG
To obtain an equivalent resistance RF1Equivalent resistance RF2And a gain switching resistor RGThen, the expression of the gain error G according to the instrumentation amplifier
Figure DEST_PATH_GDA0002476079920000141
It can be seen that the current gain error G of the instrumentation amplifier can be calculated. The gain error G of the instrumentation amplifier is matched with the target value of the gain error, specifically, the error between the calculated gain error G and the target value of the gain error can fluctuate within an allowable range,the specific error range may be determined according to the specific use requirement of the instrumentation amplifier, which is well known to those skilled in the art and will not be described herein again. When the target value of the gain error is different, the closing state of the corresponding gain error controllable switches in the first gain error switch array and the second gain error switch array is controlled by the gain error switch control circuit, and the required equivalent resistance R can be obtainedF1Equivalent resistance RF2And a gain switching resistor RGAnd based on the obtained equivalent resistance RF1Equivalent resistance RF2And a gain switching resistor RGAnd when the gain error G is matched with the target value of the gain error, the effective configuration of the gain error G of the instrumentation amplifier is realized, and the application range of the instrumentation amplifier is improved.
In the embodiment of the present invention, the operational amplifier U1A, the operational amplifier U1B, the first resistor string of gain error, the second resistor string of gain error, the connection resistor string of gain error, the first switch array of gain error, the second switch array of gain error, the operational amplifier U1C, the first adjustable resistor, the second adjustable resistor, the third adjustable resistor, and the fourth adjustable resistor are integrated in the same circuit through a semiconductor integration process; i.e. the resulting equivalent resistance RF1Equivalent resistance RF2And a gain switching resistor RGAre integrated by semiconductor process and are located in the same integrated circuit, thereby avoiding equivalent resistor R in the prior artF1Equivalent resistance RF2Gain switching resistor R located in integrated circuitGThe equivalent resistance R is located outside the integrated circuit and adopts the externally hung matching to cause the problemF1Equivalent resistance RF2And a gain switching resistor RGThe equivalent resistance R has the same temperature drift coefficient, and according to the expression of the gain error G of the instrument amplifier, the equivalent resistance R has the same temperature drift coefficientF1Equivalent resistance RF2And a gain switching resistor RGThe corresponding temperature drift coefficient can be eliminated, the gain error G of the whole instrument amplifier can not change along with the temperature change, and the purpose of zero temperature drift of the gain error G of the instrument amplifier is achieved. By configuringTo an equivalent resistance RF1Equivalent resistance RF2Adaptive connected equivalent gain switching resistor RGIn this case, the accuracy of the gain error G of the instrumentation amplifier can be ensured without requiring trimming such as a laser knife, and different gain errors G can be arranged according to actual needs. Therefore, under the condition of adopting the existing semiconductor integration process, the gain error G of the instrumentation amplifier can be configured, the precision of the gain error G of the instrumentation amplifier can be ensured, the process is compatible with the existing process, and the process cost and the like of the instrumentation amplifier cannot be increased.
In specific implementation, after the gain error G adapted to the target value of the gain error is obtained and configured, the gain error G of the instrumentation amplifier remains unchanged, that is, the states of the gain error controllable switches in the first gain error switch array and the second gain error switch array are not controlled by the gain error switch control circuit any longer to change.
Furthermore, the gain error first resistor string and the gain error second resistor string are both provided with (n +1) resistors,
in the first resistor string of gain error, resistor R1Resistance R2… …, resistance Rn+1Are connected in series in sequence, and the output end of the operational amplifier U1A and the resistor Rn+1Directly connected, the inverting terminal of the operational amplifier U1A and the resistor R1Direct connection;
in the gain error second resistor string, resistor R1', resistance R2', … …, resistance Rn+1' are connected in series in sequence, and the output end of the operational amplifier U1B and the resistor Rn+1' direct connection, inverting terminal of operational amplifier U1B and resistor R1' a direct connection to the other,
the gain error first switch array and the gain error second switch array are provided with (n +2) gain error controllable switches at the same time; in the first gain error resistor string, the end of each resistor is connected with one end of a corresponding gain error controllable switch in the first gain error switch array, the other end of the gain error controllable switch is connected with the inverting terminal of the operational amplifier U1A, and the control terminals of all the gain error controllable switches in the first gain error switch array are connected with the output of the gain error switch control circuitThe output end is connected; in the gain error second resistor string, the end of each resistor is connected with one end of a corresponding gain error controllable switch in the gain error second switch array, the other end of the gain error controllable switch is connected with the inverting terminal of the operational amplifier U1B, the control terminals of all the gain error controllable switches in the gain error second switch array are connected with the output terminal of the gain error switch control circuit, and when the gain error controllable switches corresponding to the gain error first switch array and the gain error second switch array are controlled by the gain error switch control circuit to be closed, the required equivalent resistor R can be formedF1And an equivalent resistance RF2
Meanwhile, an equivalent resistor R is formed in the first resistor string by the gain errorF1An equivalent resistor R is formed in the second resistor string of the external resistor and the gain errorF2The external resistor is connected with the gain error connecting resistor in series to obtain the required equivalent gain switching resistor RG
The embodiment of the utility model provides an in, n is the positive integer, generally, and when n was great, can dispose the quantity that obtains gain error G also more, and when n was less, the quantity that can dispose and obtain gain error G was also less, and the size of n can be selected as required.
For the gain error first resistor string, resistor R1Resistance R2… …, resistance Rn+1Are connected in series in sequence, and the output end of the operational amplifier U1A and the resistor Rn+1Direct connection; the gain error first switch array is internally provided with (n +2) gain error controllable switches, the gain error controllable switches can adopt MOS (metal oxide semiconductor) tubes, of course, other forms of switches can also be adopted, and the gain error controllable switches can be specifically selected according to needs, and are not described again here. Along the resistance Rn+1Pointing resistor R1In the direction of (1), the gain error controllable switch S0Gain error controllable switch S1… …, gain error controllable switch Sn+1Arranged in series, i.e. gain error controllable switches S0Gain error controllable switch S1Are respectively arranged at the resistors Rn+1And a gain error controllable switch S0Adjacent to the output of the operational amplifier U1A, the gain error is controllableOff Sn+1Gain error controllable switch SnAt the resistance R1Two ends of (S), a gain error controllable switch Sn+1One terminal of (1) and a resistor R1One end of the gain error connecting resistor string is connected with the gain error controllable switch SnOne terminal of (1) and a resistor R1Resistance R2Connection, gain error controllable switch S0Gain error controllable switch S1… …, gain error controllable switch SnGain error controllable switch Sn+1The other end of the first resistor string is connected with the inverting terminal of the operational amplifier U1A, and the connection state between the remaining gain error controllable switches in the gain error first switch array, the resistors in the gain error first resistor string and the inverting terminal of the operational amplifier U1A can be referred to the gain error controllable switch S0Gain error controllable switch S1Gain error controllable switch SnAnd a gain error controllable switch Sn+1The description of (1) is not illustrated herein.
Similar to the gain error first resistor string, for the gain error second resistor string, resistor R1', resistance R2', … …, resistance Rn+1' are connected in series in sequence, and the output end of the operational amplifier U1B and the resistor Rn+1' direct connection; the gain error second switch array is internally provided with (n +2) gain error controllable switches, and the gain error controllable switches can adopt MOS (metal oxide semiconductor) tubes. Along the resistance Rn+1' pointing resistor R1In the direction of `, the gain error controllable switch S0', gain error controllable switch S1', … …, gain error controllable switch Sn+1' in-line, i.e. gain error controllable switch S0' gain error controllable switch S1' are respectively located at the resistors Rn+1' and a gain error controllable switch S0' Adjacent to the output of the operational amplifier U1B, a gain error controllable switch Sn+1' gain error controllable switch Sn'at resistance R'1Two ends of (S), a gain error controllable switch Sn+1One terminal of and a resistor R1' connecting the other end of the resistor string, gain error controllable switch SnOne terminal of and a resistor R1', resistance R2' connection, gain error controllable switch S0' gain error controllable switch S1', … …, gain error controllable switch Sn' gain error controllable switch Sn+1The other end of the' is connected with the inverting terminal of the operational amplifier U1B, and the connection state between the other gain error controllable switches in the gain error second switch array, the resistors in the gain error second resistor string and the inverting terminal of the operational amplifier U1B can be referred to the gain error controllable switch S0' gain error controllable switch S1' gain error controllable switch Sn' and a gain error controllable switch Sn+1The description of' is not given here by way of example.
As shown in fig. 3, when the gain error is controllable switch S0Gain error controllable switch S0When closed at the same time, the equivalent resistance R can be obtainedF1Equivalent resistance RF2All of them are 0, that is, there is no resistance connection between the output terminal of the operational amplifier U1A and the inverting terminal of the operational amplifier U1A, and there is no resistance connection between the output terminal of the operational amplifier U1B and the inverting terminal of the operational amplifier U1B, and as can be seen from the expression of the gain error G, G is 1; when the gain error is controllable switch S1And a gain error controllable switch S1' when closed at the same time, equivalent resistance RF1Is Rn+1Equivalent resistance RF2Is Rn+1', gain switching resistor RGConnecting resistor string + R for gain error1+R2+…+Rn+R'1+R'2+…+R'nAt this time, the process of the present invention,
Figure DEST_PATH_GDA0002476079920000171
i.e. according to the equivalent resistance RF1Equivalent resistance RF2And a gain switching resistor RGThe corresponding gain error G can be obtained. When the remaining gain error controllable switches in the gain error first switch array and the gain error second switch array are turned off, the above-mentioned situation may be referred to for explanation.
In specific implementation, the gain error connection resistor string comprises a resistor R0And a resistor R0Connected resistor R0', and a resistance R0And a resistor R0' resistance values are equal;
for the gain error first resistor string and the gain error second resistor string, R1'=R1, R2'=R2,……,Rn+1'=Rn+1Any resistor in the gain error second resistor string corresponds to the position of the resistor with the same resistance value in the gain error first resistor string;
when the gain error switch control circuit controls the turn-on and turn-off of a gain error controllable switch in the first gain error switch array, the corresponding gain error controllable switch in the second gain error switch array is also turned on at the same time, so that the equivalent resistor R is enabled to be equivalent to the gain error controllable switchF1And equivalent resistance RF2Are equal.
In the embodiment of the utility model, in order to simplify equivalent resistance RF1Equivalent resistance RF2And a gain switching resistor RGThe gain error connection resistor string includes a resistor R0And a resistor R0', and a resistance R0And a resistor R0' resistance values are equal; resistance R0And a resistor R1Gain error controllable switch Sn+1Is connected to a resistor R0' AND resistance R1' gain error controllable switch Sn+1' one end of which is connected to a resistor R0And a resistor R0' inter-series connection.
In addition, R is the first resistor string for gain error and the second resistor string for gain error1'=R1, R2'=R2,……,Rn+1'=Rn+1And the position of any resistor in the gain error second resistor string is in positive correspondence with the position of a resistor with the same resistance value in the gain error first resistor string, namely the arrangement conditions of the resistors in the gain error first resistor string and the gain error second resistor string are completely consistent.
When the gain error switch control circuit controls the turn-on and turn-off of a gain error controllable switch in the first gain error switch array, the corresponding gain error controllable switch in the second gain error switch array is also turned on at the same time, so that the equivalent resistor R is enabled to be equivalent to the gain error controllable switchF1And equivalent resistance RF2Are equal. The embodiment of the utility model provides an in, the controllable switch of gain error in the first switch matrix of gain error and the controllable switch of gain error in the second switch matrix of gain error are closed simultaneously, and the position of the controllable switch of closed gain error corresponds unanimously, like the controllable switch S of closed gain error simultaneously0And gain error controllable switch S0', simultaneously closing the gain error controllable switch S1And gain error controllable switch S1', closed gain error controllable switch SiAnd gain error controllable switch Si', i takes on values between 1 and n + 1.
When the above is adopted, the gain error controllable switch S is closed at the same time1And gain error controllable switch S1When the resistance is equal to RF1Is Rn+1Equivalent resistance RF2Is Rn+1', gain switching resistor RG=R0+R0'+R1+R2+…+Rn+R1'+R2'+…+Rn'=2(R0+R1+R2…+Rn) Whereby the gain error G is
Figure DEST_PATH_GDA0002476079920000181
Thus, the resistance R is determined0Resistance R1Resistance R2…, resistance RnResistance Rn+1With a resistance value, the magnitude of the gain error G can be determined. In general, the resistance R needs to be predetermined0Resistance R1Resistance R2…, resistance RnResistance Rn+1The corresponding resistance value is selected by the gain error switch control circuit according to the gain error target value, and the corresponding gain error controllable switches in the gain error first switch array and the gain error second switch array are closed, so that the required equivalent resistor R can be obtainedF1Equivalent resistance RF2And a gain switching resistor RGI.e. the resulting gain error G can be made to match the gain error target value.
As shown in FIG. 5, the operational amplifier U1A, the first resistor string for gain error, the first switch array for gain error, and the resistor R in the resistor string for gain error connection0The connection matching of (1) is an example, and the specific case is explained. For the cooperation among the operational amplifier U1B, the gain error second resistor string, and the gain error second switch array, the same selection as the operational amplifier U1A, the gain error first resistor string, and the gain error first switch array is required. In the figure, when the gain error is controllable switch S0When closed, an equivalent resistance R is obtainedF1Is 0, and at the same time, the gain error controllable switch S0' closed, equivalent resistance RF2Is 0, gain switching resistor RGIs 2 (R)0+R1+R2+…+Rn+1). When gain error controllable switch S1When closed, the equivalent resistance R can be obtainedF1Is Rn+1Simultaneously, a gain error controllable switch S'1Closed, equivalent resistance RF2Is Rn+1', gain switching resistor RGIs 2 (R)0+R1+R2+…+Rn). When gain error controllable switch S2When closed, the equivalent resistance R can be obtainedF1Is Rn+Rn+1Switch S2' when closed, equivalent resistance RF2Is Rn'+Rn+1', gain switching resistor RGIs 2 (R)0+R1+R2+…+Rn-1) And the rest of the cases are analogized, and the description is omitted here.
The resistance values of the resistors in the gain error first resistor string and the gain error second resistor string will be specifically described by taking the case where n +1 is 3 as an example. Will resistance R0Is set to R, when a gain error G of 1, 10, 100 or 1000 is obtained, then
Figure DEST_PATH_GDA0002476079920000182
Thereby can obtain R3The value is 900R, the resistance R2Is 90R, the resistance R1Is 9R. In particular, when requiredWhen the gain error G is 1, the gain error controllable switch is turned off0Closed, when the gain error G is required to be 10, the gain error controllable switch S is required1Closed, when the gain error G is required to be 100, the gain error controllable switch S is required2Closing; when the gain error G is required to be 100, the gain error controllable switch S is required to be enabled3And (5) closing. Of course, in the specific implementation, a corresponding switch S is required0', switch S1', switch S2', switch S3' closing synchronously accordingly.
During specific implementation, a plurality of alternative gain errors G are set according to the value taking conditions of the gain error first resistor string, the gain error second resistor string and the connecting resistor string, namely, the corresponding gain errors G can be obtained after selection through closing of the corresponding gain error controllable switches. After the gain error G is set, each resistor and the resistor R in the first resistor string can be calculated according to the expression of the gain error and the corresponding closing sequence of the gain error controllable switches0Thereby also determining the gain error for each resistor in the second resistor string and resistor R0' the correspondence relationship, specifically, the process of determining the resistance relationship can refer to the case where n +1 is 3 as described above. In practical implementation, when the resistances in the gain error first resistor string and the gain error second resistor string are sufficiently large, more alternative gain errors G can be obtained by closing the corresponding gain error controllable switches.
Further, the gain error switch control circuit includes a gain error control logic circuit 5 for receiving a gain error PIN code, a gain error shift register 6 connected to the gain error control logic circuit 5, a gain error decoding circuit 7 connected to the gain error shift register 6, and a gain error thermometer code circuit 8 connected to the gain error decoding circuit 7, wherein an output end of the gain error thermometer code circuit 8 is correspondingly connected to control ends of all gain error controllable switches in the gain error first switch array and the gain error second switch array, so as to control the gain error controllable switches corresponding to the gain error first switch array and the gain error second switch array to be closed.
The embodiment of the utility model provides an in, can receive gain error PIN code through gain error control logic circuit 5, can shift through gain error shift register 6 and deposit, can deposit the data after shifting through gain error decoding circuit 7 and decode, can realize carrying out signal expansion to the output of gain error decoding circuit 7 through gain error thermometer code circuit 8, and realize handling the signal of gain error decoding circuit 7 output, avoid gain error decoding circuit 7 output signal to lead to the first switch matrix of gain error when having the circumstances such as burr, the malfunction of the controllable switch of corresponding gain error in the gain error second switch matrix, ensure the first switch matrix of gain error, the closed accuracy of gain error controllable switch in the gain error second switch matrix, improve the reliability to the gain error configuration.
In specific implementation, the integrated circuit has a gain error PIN, the gain error PIN is connected to an input end of the gain error control logic circuit 5, and the gain error PIN is processed by the gain error control logic circuit 5, for example, a received gain error PIN code is identified, so that it is avoided that the input gain error PIN code cannot be adapted to the alternative gain error G, when the gain error PIN code is determined to be valid data, the gain error control logic circuit 1 generates a corresponding level signal according to the gain error PIN code, the gain error control logic circuit 1 may adopt a conventional circuit form, as long as the purpose of processing the gain error PIN code can be achieved, and the specific type and structural form are well known by those skilled in the art, and are not described herein again. The gain error shift register 6 can be in a conventional form, signals shifted and registered by the gain error shift register 6 can be decoded by the gain error decoding circuit 7, and the gain error thermometer circuit 10 is matched with the gain error decoding circuit 7 and can generate control signals consistent with the number of switches in the gain error first switch array and the gain error second switch array so as to independently control corresponding switches in the gain error first switch array and the gain error second switch array and improve the reliability of switching state control in the gain error first switch array and the gain error second switch array. The specific coordination and implementation of the gain error decoding circuit 7 and the gain error thermometer code circuit 8 can refer to the descriptions of the common mode rejection decoding circuit 3 and the common mode rejection thermometer code circuit 4, which are not described herein again.
Further, the operational amplifier U1A includes an input stage circuit, an output stage circuit, an upper cascode circuit adaptively connected to the output stage circuit, and a lower cascode circuit adaptively connected to the output stage circuit;
the voltage slew rate maintaining circuit is adaptively connected with the differential output end OUTN and the differential output end OUTP of the output stage circuit, and the bias power supply circuit can provide power supplies required by the input stage circuit, the output stage circuit, the upper cascode circuit and the lower cascode circuit; when the current flowing through the upper cascode circuit is reduced through the bias power supply circuit, the slew rate of the voltage output by the differential output terminal OUTN and the differential output terminal OUTP of the output stage circuit can be improved by using the slew rate retaining circuit, so that the slew rate of the high-voltage operational amplifier is kept stable.
In the embodiment of the present invention, the operational amplifier U1A, the operational amplifier U1B, and the operational amplifier U1C generally adopt the same structural form; in specific implementation, the input stage circuit, the output stage circuit, the upper cascode circuit, and the lower cascode circuit may all adopt conventional circuit forms, and the specific coordination among the input stage circuit, the output stage circuit, the upper cascode circuit, and the lower cascode circuit realizes that the process and the principle of amplifying the differential signal are consistent with the prior art, and are specifically known to those skilled in the art, and are not described herein again.
The embodiment of the utility model provides an in, at output stage circuit's differential output OUTN, increase slew rate holding circuit between differential output OUTP, can provide input stage circuit through biasing power supply circuit, output stage circuit, go up the cascode circuit, down cascode circuit and slew rate holding circuit work required power, go up the cascode circuit, the current state relation between lower cascode circuit and the input stage circuit is unanimous with current relation of current operational amplifier, the electric current of input stage circuit is I promptly1The current of the upper cascode circuit is I2The current of the lower cascode circuit is I3,I3=0.5I1+I2. According to the transfer relation of the current, the current flowing through the upper cascode circuit can be reduced by adjusting the parameters of the bias power supply circuit, and when the current flowing through the upper cascode circuit is reduced, the current flowing through the lower cascode circuit is reduced, and the noise of the operational amplifier U1A can be reduced according to the corresponding relation between the current and the transconductance and between the transconductance and the noise.
According to the characteristics of the operational amplifier, the slew rate of the fully differential high-voltage operational amplifier is reduced after the current flowing through the upper cascode circuit and the lower cascode circuit is reduced. The embodiment of the utility model provides an in, increase slew rate holding circuit between difference output OUTN, difference output OUTP, can promote through difference output OUTN, difference output OUTP output voltage's slew rate through slew rate holding circuit to make high-pressure operational amplifier's slew rate remain stable. Specifically, the slew rate of the high-voltage operational amplifier is kept stable, that is, the slew rate of the high-voltage operational amplifier is consistent with the slew rate of the high-voltage operational amplifier under the condition that the current flowing through the upper cascode circuit and the current flowing through the lower cascode circuit are not reduced, the slew rate can fluctuate within an allowable range when the slew rates are consistent, the specific allowable range can be set according to the requirements of practical application, and the specific setting process is well known by those skilled in the art and is not described herein again.
As shown in fig. 8, the input stage circuit includes a PMOS transistor PM20 and a PMOS transistor PM21, a gate terminal of the PMOS transistor PM20 is connected to the differential input signal INP, and a gate terminal of the PMOS transistor PM21 is connected to the differential input signal INN; the source end of the PMOS pipe PM20 and the source end of the PMOS pipe PM21 are connected with the drain end of a PMOS pipe PM5 in the bias power supply circuit;
the gate terminal of the PMOS tube PM5 is connected with the gate terminal of a PMOS tube PM4, the gate terminal of a PMOS tube PM1, the drain terminal of a PMOS tube PM1, the drain terminal of an NMOS tube NM19 and the gate terminal of a PMOS tube PM17 in the bias power supply circuit;
the source terminal of a PMOS pipe PM1, the source terminal of a PMOS pipe PM2, the source terminal of a PMOS pipe PM3, the source terminal of a PMOS pipe PM16 in the upper cascode circuit, the source terminal of a PMOS pipe PM18 and the source terminal of a PMOS pipe PM19 are all connected with voltage VDD, and the gate terminal of a PMOS pipe PM2 is connected with the gate terminal of a PMOS pipe PM3, the drain terminal of a PMOS pipe PM4 and the drain terminal of an NMOS pipe NM 20; the drain end of the PMOS pipe PM3 is connected with the source end of the PMOS pipe PM5, the drain end of the PMOS pipe PM2 is connected with the source end of the PMOS pipe PM4, the gate end of the PMOS pipe PM19 is connected with the gate end of the PMOS pipe PM18 and the gate end of the PMOS pipe PM16, and the drain end of the PMOS pipe PM17 and the drain end of the NMOS pipe NM10 are connected;
the gate terminal of the NMOS transistor NM19, the gate terminal of the NMOS transistor NM20, the gate terminal of the NMOS transistor NM18, the gate terminal of the NMOS transistor NM17, and the drain terminal of the NMOS transistor NM17 are all connected to one output terminal of the bias current source 9, and the gate terminal of the NMOS transistor NM10, the gate terminal of the NMOS transistor NM14, the gate terminal of the NMOS transistor NM15, the gate terminal of the NMOS transistor NM16, and the drain terminal of the NMOS transistor NM18 are all connected to the other output terminal of the bias current source 9; the source terminal of the NMOS tube NM18 is connected with the drain terminal of the NMOS tube NM16, the source terminal of the NMOS tube NM19 is connected with the drain terminal of the NMOS tube NM15, the source terminal of the NMOS tube NM20 is connected with the drain terminal of the NMOS tube NM14, the drain terminal of the PMOS tube PM20 is connected with the drain terminal of the NMOS tube NM13 and the drain terminal of the NMOS tube NM13, the drain terminal of the PMOS tube PM21 is connected with the drain terminal of the NMOS tube NM12 and the gate terminal of the NMOS tube NM12, the source terminals of the NMOS tube NM10, NM12, NMOS tube NM13, NM14, NM15, NM16 and NM17 are all grounded, the drain terminals of the PMOS tube PM20, PMOS tube PM21 are also connected with the output stage circuit, and the drain terminals of the PMOS tube PM18 and PM19 are adapted to the output stage circuit.
The embodiment of the utility model provides an in, PMOS pipe PM20 and PMOS pipe PM21 constitute the input stage circuit, PMOS pipe PM16, PMOS pipe PM18, PMOS pipe PM19 constitutes the cascode circuit, PMOS pipe PM1, PMOS pipe PM2, PMOS pipe PM3, PMOS pipe PM4, PMOS pipe PM5, PMOS pipe PM17, NMOS pipe NM17, NMOS pipe NM18, NMOS pipe NM19, NMOS pipe NM20, NMOS pipe NM16, NMOS pipe NM15, NMOS pipe NM14, NMOS pipe NM13, NMOS pipe NM12 and NMOS pipe NM10 constitute a part of biasing power supply circuit.
The magnitude of the voltage VDD is selected according to actual needs, and is well known to those skilled in the art. The bias current source 9 may adopt an existing common form, two output ends of the bias current source 9 output currents with the same magnitude, the NMOS tube NM17 and the bias current source 9 cooperate to provide bias voltages required by the NMOS tube NM18, the NMOS tube NM19, the NMOS tube NM20, the NMOS tube NM16, the NMOS tube NM15, the NMOS tube NM14, the NMOS tube NM13, the NMOS tube NM12, the NMOS tube NM10, and the like, and the PMOS tube PM1 and the voltage VDD cooperate to provide bias voltages required by the PMOS tube PM2, the PMOS tube PM3, the PMOS tube PM4, the PMOS tube PM5, and the PMOS tube PM 17.
According to the circuit, the NMOS tube NM18, the NMOS tube NM19, the NMOS tube NM20, the NMOS tube NM16, the NMOS tube NM15, the NMOS tube NM14 and the NMOS tube NM10 form a current mirror, and the current of the upper cascode circuit can form a channel through the PMOS tube PM17 and the NMOS tube NM10, so that the current flowing through the upper cascode circuit can be adjusted when the current flowing through the NMOS tube NM10 is controlled or adjusted. The embodiment of the utility model provides an in, through reducing the electric current that flows through NMOS pipe NM10, can reduce the electric current of the cascode circuit of flowing through, simultaneously, can reduce the electric current of the cascode circuit under flowing through, reach the purpose that reduces high-pressure operational amplifier noise, the mode and the process that the NMOS pipe NM10 electric current was flowed through in the concrete reduction are known for this technical field personnel, and it is no longer repeated here.
The offset voltage storage circuit comprises a PMOS pipe PM22 and a PMOS pipe PM23, the gate end of the PMOS pipe PM22 is connected with one end of a capacitor C2, the gate end of the PMOS pipe PM23 is connected with one end of a capacitor C1, the drain end of the PMOS pipe PM22 is connected with the drain end of the PMOS pipe PM20, and the drain end of the PMOS pipe PM23 is connected with the drain end of a PMOS pipe PM 21; the other end of the capacitor C1 and the other end of the capacitor C2 are both grounded;
the source terminal of the PMOS tube PM22 and the source terminal of the PMOS tube PM23 are connected with the drain terminal of the PMOS tube PM7, the gate terminal of the PMOS tube PM7 is connected with the gate terminal of the PMOS tube PM5, the source terminal of the PMOS tube PM7 is connected with the drain terminal of the PMOS tube PM6, the gate terminal of the PMOS tube PM6 is connected with the gate terminal of the PMOS tube PM3, and the source terminal of the PMOS tube PM6 is connected with the voltage VDD.
The embodiment of the utility model provides an in, the drain terminal of PMOS pipe PM22, the drain terminal of PMOS pipe PM23 still with output stage circuit connection, through PMOS pipe PM22 and electric capacity C2 cooperation and PMOS pipe PM23 and electric capacity C1 cooperation, offset voltage storage circuit can detect and store input stage circuit's offset voltage, and output stage circuit can offset the offset voltage that offset voltage storage circuit obtained to can realize the low detuning and the purpose that the low temperature floats.
The common-mode voltage generating circuit can provide common-mode voltage required by the output-stage circuit, and comprises a PMOS tube PM24, a PMOS tube PM25, an NMOS tube NM8 and an NMOS tube NM 9;
the gate terminal of the NMOS tube NM9 and the gate terminal of the NMOS tube NM8 are connected with the gate terminal of the NMOS tube NM18, the source terminal of the NMOS tube NM9 is connected with the drain terminal of the NMOS tube NM10, the drain terminal of the PMOS tube PM24 and the drain terminal of the PMOS tube PM25, and the drain terminal of the NMOS tube NM9 is connected with the drain terminal of the PMOS tube PM17, the gate terminal of the PMOS tube PM16, the gate terminal of the PMOS tube PM18 and the gate terminal of the PMOS tube PM 19; the grid end of the PMOS pipe PM24 and the grid end of the PMOS pipe PM25 are connected with the drain end of the PMOS pipe PM9, the drain end of the NMOS pipe NM11 and the grid end of the NMOS pipe NM11, and the source end of the NMOS pipe NM11 is grounded;
the source end of the PMOS pipe PM24 is connected with the drain end of the PMOS pipe PM11 and an output stage circuit, the source end of the PMOS pipe PM25 is connected with the drain end of the PMOS pipe PM13 and an output stage circuit, the drain end of the NMOS pipe NM8 is connected with the drain end of the PMOS pipe PM15, the gate end of an NMOS pipe NM7 and the gate end of an NMOS pipe NM6 in the lower cascode circuit, and the gate end of the NMOS pipe NM5 is connected; the source terminal of the NMOS tube NM5, the source terminal of the NMOS tube NM6 and the source terminal of the NMOS tube NM7 are all grounded, the drain terminal of the NMOS tube NM7 is connected with the source terminal of the NMOS tube NM8 and the output stage circuit, and the drain terminal of the NMOS tube NM5 and the drain terminal of the NMOS tube NM6 are connected with the output stage circuit;
the gate terminal of the PMOS transistor PM9 is connected with the gate terminal of the PMOS transistor PM5, the gate terminal of the PMOS transistor PM11, the gate terminal of the PMOS transistor PM13 and the gate terminal of the PMOS transistor PM15, the source terminal of the PMOS transistor PM9 is connected with the drain terminal of the PMOS transistor PM8, the source terminal of the PMOS transistor PM11 is connected with the drain terminal of the PMOS transistor PM10, the source terminal of the PMOS transistor PM13 is connected with the drain terminal of the PMOS transistor PM12, the source terminal of the PMOS transistor PM15 is connected with the drain terminal of the PMOS transistor PM14, the source terminal of the PMOS transistor PM8, the source terminal of the PMOS transistor PM10, the source terminal of the PMOS transistor PM12 and the source terminal of the PMOS transistor PM14 are all connected with the voltage VDD, and the gate terminal of the PMOS transistor PM8 is connected with the gate terminal of the PMOS transistor PM3, the gate terminal of the PMOS transistor PM 573.
The embodiment of the utility model provides an in, cascode circuit under NMOS pipe NM5, NMOS pipe NM6 and NMOS pipe NM7 constitute, NMOS pipe NM8, NMOS pipe NM9, PMOS pipe PM24, PMOS pipe PM25, PMOS pipe PM10, PMOS pipe PM11, PMOS pipe PM12, PMOS pipe PM13, PMOS pipe PM14 and PMOS pipe PM15 constitute common mode voltage and produce the circuit.
Further, the output stage circuit includes a first gain amplifier 10 and a second gain amplifier 11, an input end of the first gain amplifier 10 is connected to a drain terminal of a PMOS transistor PM19, a drain terminal of a PMOS transistor PM18, a drain terminal of a PMOS transistor PM16 and a source terminal of a PMOS transistor PM17, an output end of the first gain amplifier 10 is connected to a gate terminal of the PMOS transistor PM28, another output end of the first gain amplifier 10 is connected to a gate terminal of a PMOS transistor PM29, a drain terminal of a PMOS transistor PM28 is connected to a gate terminal of the PMOS transistor PM26 and a drain terminal of the NMOS transistor 3, an NM terminal of a PMOS transistor PM29 is connected to a gate terminal of the PMOS transistor PM27 and a drain terminal of the NMOS transistor NM4, a source terminal of the PMOS transistor PM26 is connected to a source terminal of the PMOS transistor PM25, a source terminal of the PMOS transistor PM27 is connected to a source terminal of the PMOS transistor PM24, and drain terminals of the PMOS transistor PM26 and the PM27 are;
the gate terminal of the NMOS transistor NM3 is connected to an output terminal of the second gain amplifier 11, the gate terminal of the NMOS transistor NM4 is connected to another output terminal of the second gain amplifier 11, the source terminal of the NMOS transistor NM3 is connected to the drain terminal of the NMOS transistor NM6, an input terminal of the second gain amplifier 11 and the drain terminal of the PMOS transistor PM20, the source terminal of the NMOS transistor NM4 is connected to the drain terminal of the NMOS transistor NM5, another input terminal of the second gain amplifier 11 and the drain terminal of the PMOS transistor PM21, and the third input terminal of the second gain amplifier 11 is connected to the source terminal of the NMOS transistor NM8 and the drain terminal of the NMOS transistor NM 7;
the drain end of the PMOS pipe PM28, the gate end of the PMOS pipe PM26 and the drain end of the NMOS pipe NM3 are connected with each other to form a differential output end OUTN, and the drain end of the PMOS pipe PM29, the gate end of the PMOS pipe PM27 and the drain end of the NMOS pipe NM4 are connected with each other to form a differential output end OUTP; the slew rate maintaining circuit comprises a bootstrap switch circuit, and the bootstrap switch circuit is in adaptive connection with the differential output end OUTN and the differential output end OUTP.
The embodiment of the utility model provides an in, can carry out required gain through first gain amplifier 10, second gain amplifier 11 and amplify, generally, first gain amplifier 10 adopts identical circuit structure with second gain amplifier 11, and first gain amplifier 10, second gain amplifier 11 can adopt current commonly used circuit form, specifically can select as required, and here is no longer repeated. When the offset voltage storage circuit exists, the drain end of the PMOS transistor PM22 and the drain end of the PMOS transistor PM23 of the offset voltage storage circuit are connected to the corresponding input ends of the second gain amplifier 11, that is, the drain end of the PMOS transistor PM22 is connected to the drain end of the PMOS transistor PM20, and the drain end of the PMOS transistor PM23 is connected to the drain end of the PMOS transistor PM 21.
During specific implementation, the slew rate holding circuit adopts a bootstrap switch circuit, and the characteristics of the bootstrap switch circuit can be utilized to realize the improvement of the slew rates of the output voltages of the differential output terminal OUTN and the differential output terminal OUTP. Of course, in specific implementation, the slew rate holding circuit may also adopt other circuit forms, which may be specifically selected according to needs, as long as the slew rate can be improved, so that the slew rate of the high-voltage operational amplifier can be kept stable.
Further, the bootstrap switch circuit includes an NMOS transistor NM1 and an NMOS transistor NM2, the gate terminal of the NMOS transistor NM1, the drain terminal of the NMOS transistor NM1 and the source terminal of the NMOS transistor NM2 are connected to the differential output terminal OUTN, and the source terminal of the NMOS transistor NM1, the drain terminal of the NMOS transistor NM2 and the gate terminal of the NMOS transistor NM2 are connected to the differential output terminal OUTP.
The embodiment of the utility model provides an in, constitute bootstrap switch circuit through NMOS pipe NM1, NMOS pipe NM2, when differential output OUTN and differential output OUTP within a definite time differential are greater than 0.7V, NMOS pipe NM1 or NMOS pipe NM2 switch on to make bootstrap switch circuit automatic switch-on, make operational amplifier's the rapid grow of slew rate, realize that the slew rate promotes, thereby make high pressure operational amplifier's slew rate remain stable.
In summary, the present invention is obtained a configuration method of an instrumentation amplifier with configurable common mode rejection ratio, including an operational amplifier U1A, an operational amplifier U1B, and an operational amplifier U1C; the output end of the operational amplifier U1A is connected with the in-phase end of the operational amplifier U1C through a first adjustable resistor body, the output end of the operational amplifier U1B is connected with the inverting end of the operational amplifier U1C through a third adjustable resistor body, the in-phase end of the operational amplifier U1C is connected with the output end of the operational amplifier U1C through a second adjustable resistor body, and the inverting end of the operational amplifier U1C is also connected with a fourth adjustable resistor body;
obtaining a common mode rejection first resistance ratio through the first adjustable resistor body and the second adjustable resistor body, obtaining a common mode rejection second resistance ratio through the third adjustable resistor body and the fourth adjustable resistor body, selecting the common mode rejection first resistance ratio or the common mode rejection second resistance ratio as a target resistance ratio, and forming a matching resistance ratio through the common mode rejection second resistance ratio or the common mode rejection first resistance ratio;
and configuring the resistance of the corresponding adjustable resistor body of the matching resistance ratio according to the selected target resistance ratio, so that the matching precision of the matching resistance ratio and the target resistance ratio obtained after configuration is matched with the common mode rejection ratio required by the instrumentation amplifier.
The embodiment of the utility model provides an in, utilize first adjustable resistive element, the adjustable resistive element of second, the adjustable resistive element of third, the adjustable resistive element of fourth and operational amplifier U1A, operational amplifier U1B and operational amplifier U1C cooperation, the realization all can refer to above-mentioned explanation to the process of common mode rejection ratio configuration, and no longer the repeated description here.
Furthermore, the first adjustable resistor body, the second adjustable resistor body, the third adjustable resistor body and the fourth adjustable resistor body adopt the same structure;
the fourth adjustable resistor body comprises a fixed resistor RDAnd with said fixed resistance RDAdjustable resistance parts connected in series, one end of the adjustable resistance part and a fixed resistance RDConnecting;
the adjustable resistance part comprises (m +1) resistors and (m +2) common-mode rejection controllable switches which are sequentially connected in series, the end part of each resistor in the adjustable resistance part is connected with the first end of a corresponding common-mode rejection controllable switch, the second ends of all the common-mode rejection controllable switches are connected with the inverting end of the operational amplifier U1C, the control ends of the common-mode rejection controllable switches are connected with the common-mode rejection switch control circuit, the on-off state of the corresponding common-mode rejection controllable switches can be controlled through the common-mode rejection switch control circuit,
when the common mode rejection switch control circuit controls any common mode rejection controllable switch to be closed, the fixed resistor RDIs connected in series with a resistor between the common mode rejection controllable switches in a closed state to form an equivalent resistor RF4If the common mode rejection second resistance ratio is the equivalent resistance RF4The resistance ratio to the third adjustable resistor.
In the embodiment of the present invention, when the fourth adjustable resistor is connected and matched with the operational amplifier U1C and the third adjustable resistor in the above manner, the equivalent resistance R is obtainedF4In this case, the resistance configuration of the third tunable resistor is not affected, that is, the fourth tunable resistor and the third tunable resistor are independent from each other, and reference may be made to the above description for specific cases, which is not described herein again.

Claims (8)

1. An instrumentation amplifier with configurable common mode rejection ratio comprises an operational amplifier U1A, an operational amplifier U1B and an operational amplifier U1C; the method is characterized in that: the output end of the operational amplifier U1A is connected with the in-phase end of the operational amplifier U1C through a first adjustable resistor body, the output end of the operational amplifier U1B is connected with the inverting end of the operational amplifier U1C through a third adjustable resistor body, the in-phase end of the operational amplifier U1C is connected with the output end of the operational amplifier U1C through a second adjustable resistor body, and the inverting end of the operational amplifier U1C is also connected with a fourth adjustable resistor body;
obtaining a common mode rejection first resistance ratio through the first adjustable resistor body and the second adjustable resistor body, obtaining a common mode rejection second resistance ratio through the third adjustable resistor body and the fourth adjustable resistor body, selecting the common mode rejection first resistance ratio or the common mode rejection second resistance ratio as a target resistance ratio, and forming a matching resistance ratio through the common mode rejection second resistance ratio or the common mode rejection first resistance ratio;
and configuring the resistance of the corresponding adjustable resistor body of the matching resistance ratio according to the selected target resistance ratio, so that the matching precision of the matching resistance ratio and the target resistance ratio obtained after configuration is matched with the common mode rejection ratio required by the instrumentation amplifier.
2. The configurable common mode rejection ratio instrumentation amplifier according to claim 1, wherein: the fourth adjustable resistor body comprises a fixed resistor RDAnd with said fixed resistance RDAdjustable resistance parts connected in series, one end of the adjustable resistance part and a fixed resistance RDThe other end of the adjustable resistor part is connected with a third adjustable resistor;
the adjustable resistance part comprises (m +1) resistors and (m +2) common-mode rejection controllable switches which are sequentially connected in series, the end part of each resistor in the adjustable resistance part is connected with the first end of a corresponding common-mode rejection controllable switch, the second ends of all the common-mode rejection controllable switches are connected with the inverting end of the operational amplifier U1C, the control ends of the common-mode rejection controllable switches are connected with the common-mode rejection switch control circuit, the on-off state of the corresponding common-mode rejection controllable switches can be controlled through the common-mode rejection switch control circuit,
when the common mode rejection switch control circuit controls any common mode rejection controllable switch to be closed, the fixed resistor RDIs connected in series with a resistor between the common mode rejection controllable switches in a closed state to form an equivalent resistor RF4The other resistors in the adjustable resistor part are connected with the third adjustable resistor body in series to form an equivalent resistor RG4Then common mode rejection is secondResistance ratio is equivalent resistance RF4And equivalent resistance RG4The resistance ratio of (1).
3. The configurable common mode rejection ratio instrumentation amplifier according to claim 2, wherein: the common mode rejection switch control circuit comprises a common mode rejection control logic circuit (1) for receiving a common mode rejection PIN code, a common mode rejection shift register (2) connected with the common mode rejection control logic circuit (1), a common mode rejection decoding circuit (3) connected with the common mode rejection shift register (2), and a common mode rejection thermometer code circuit (4) connected with the common mode rejection decoding circuit (3), wherein the output end of the common mode rejection thermometer code circuit (4) is correspondingly connected with the control end of the common mode rejection controllable switch so as to control the switching state of the common mode rejection controllable switch.
4. A configurable common mode rejection ratio instrumentation amplifier according to claim 1, 2 or 3, wherein: a first resistor string for gain error is arranged between the output end of the operational amplifier U1A and the inverting end of the operational amplifier U1A, and a second resistor string for gain error is arranged between the output end of the operational amplifier U1B and the inverting end of the operational amplifier U1B; the gain error first resistor string and the gain error second resistor string respectively comprise a plurality of resistors which are connected in series in sequence; the inverting end of the operational amplifier U1A and the gain error first resistor string are in adaptive connection with the inverting end of the operational amplifier U1B and the gain error second resistor string through the gain error connecting resistor string;
the gain error control circuit comprises a gain error first switch array, a gain error second switch array and a gain error switch control circuit, wherein the gain error first switch array is matched with the gain error first resistor array, the gain error second switch array is matched with the gain error second resistor array, the gain error switch control circuit can control the corresponding switch states of gain error controllable switches in the gain error first switch array and the gain error second switch array, and an operational amplifier U1A, an operational amplifier U1B, the gain error first resistor array, the gain error second resistor array, a gain error connecting resistor array, the gain error first switch array, the gain error second switch array, an operational amplifier U1C, a first adjustable resistor body, a second adjustable resistor body, a third adjustable resistor body and a fourth adjustable resistor body are integrated in the same circuit through a semiconductor integration process;
the gain error switch control circuit can control the connection state of the resistor in the gain error first resistor string and the operational amplifier U1A through the gain error first switch array, and can control the connection state of the resistor in the gain error second resistor string and the operational amplifier U1B through the gain error second switch array to obtain an equivalent resistor R connecting the output end of the operational amplifier U1A and the inverting end of the operational amplifier U1AF1And an equivalent resistor R connecting the output end of the operational amplifier U1B and the inverting end of the operational amplifier U1BF2And equivalent resistance RF1Equivalent resistance RF2Adaptive connected equivalent gain switching resistor RGAnd according to the resulting equivalent resistance RF1Equivalent resistance RF2And an equivalent gain switching resistance RGThe gain error G of the instrumentation amplifier can be made to match a gain error target value.
5. The configurable common mode rejection ratio instrumentation amplifier according to claim 4, wherein: the gain error first resistor string and the gain error second resistor string are both provided with n +1 resistors,
in the first resistor string of gain error, resistor R1Resistance R2… …, resistance Rn+1Are connected in series in sequence, and the output end of the operational amplifier U1A and the resistor Rn+1Directly connected, the inverting terminal of the operational amplifier U1A and the resistor R1Direct connection;
in the gain error second resistor string, resistor R1', resistance R2', … …, resistance Rn+1' are connected in series in sequence, and the output end of the operational amplifier U1B and the resistor Rn+1' direct connection, inverting terminal of operational amplifier U1B and resistor R1' a direct connection to the other,
the gain error first switch array and the gain error second switch array are provided with n +2 gain error controllable switches at the same time; in the first resistor string of gain error, the end of each resistor is connected with one end of a corresponding gain error controllable switch in the first switch array of gain errorThe other end of the gain error controllable switch is connected with the inverting end of the operational amplifier U1A, and the control ends of all the gain error controllable switches in the gain error first switch array are connected with the output end of the gain error switch control circuit; in the gain error second resistor string, the end of each resistor is connected with one end of a corresponding gain error controllable switch in the gain error second switch array, the other end of the gain error controllable switch is connected with the inverting terminal of the operational amplifier U1B, the control terminals of all the gain error controllable switches in the gain error second switch array are connected with the output terminal of the gain error switch control circuit, and when the gain error controllable switches corresponding to the gain error first switch array and the gain error second switch array are controlled by the gain error switch control circuit to be closed, the required equivalent resistor R can be formedF1And an equivalent resistance RF2
Meanwhile, an equivalent resistor R is formed in the first resistor string by the gain errorF1An equivalent resistor R is formed in the second resistor string of the external resistor and the gain errorF2The external resistor is connected with the gain error connecting resistor in series to obtain the required equivalent gain switching resistor RG
6. The configurable common mode rejection ratio instrumentation amplifier according to claim 1, wherein: the operational amplifier U1A comprises an input stage circuit, an output stage circuit, an upper cascode circuit in adaptive connection with the output stage circuit and a lower cascode circuit in adaptive connection with the output stage circuit;
the voltage slew rate maintaining circuit is adaptively connected with the differential output end OUTN and the differential output end OUTP of the output stage circuit, and the bias power supply circuit can provide power supplies required by the input stage circuit, the output stage circuit, the upper cascode circuit and the lower cascode circuit; when the current flowing through the upper cascode circuit is reduced through the bias power supply circuit, the slew rate of the voltage output by the differential output terminal OUTN and the differential output terminal OUTP of the output stage circuit can be improved by using the slew rate retaining circuit, so that the slew rate of the operational amplifier is kept stable.
7. The configurable common mode rejection ratio instrumentation amplifier according to claim 6, wherein: the input stage circuit comprises a PMOS tube PM20 and a PMOS tube PM21, the gate end of the PMOS tube PM20 is connected with the differential input signal INP, and the gate end of the PMOS tube PM21 is connected with the differential input signal INN; the source end of the PMOS pipe PM20 and the source end of the PMOS pipe PM21 are connected with the drain end of a PMOS pipe PM5 in the bias power supply circuit;
the gate terminal of the PMOS tube PM5 is connected with the gate terminal of a PMOS tube PM4, the gate terminal of a PMOS tube PM1, the drain terminal of a PMOS tube PM1, the drain terminal of an NMOS tube NM19 and the gate terminal of a PMOS tube PM17 in the bias power supply circuit;
the source terminal of a PMOS pipe PM1, the source terminal of a PMOS pipe PM2, the source terminal of a PMOS pipe PM3, the source terminal of a PMOS pipe PM16 in the upper cascode circuit, the source terminal of a PMOS pipe PM18 and the source terminal of a PMOS pipe PM19 are all connected with voltage VDD, and the gate terminal of a PMOS pipe PM2 is connected with the gate terminal of a PMOS pipe PM3, the drain terminal of a PMOS pipe PM4 and the drain terminal of an NMOS pipe NM 20; the drain end of the PMOS pipe PM3 is connected with the source end of the PMOS pipe PM5, the drain end of the PMOS pipe PM2 is connected with the source end of the PMOS pipe PM4, the gate end of the PMOS pipe PM19 is connected with the gate end of the PMOS pipe PM18 and the gate end of the PMOS pipe PM16, and the drain end of the PMOS pipe PM17 and the drain end of the NMOS pipe NM10 are connected;
the gate terminal of the NMOS tube NM19, the gate terminal of the NMOS tube NM20, the gate terminal of the NMOS tube NM18, the gate terminal of the NMOS tube NM17 and the drain terminal of the NMOS tube NM17 are all connected with one output terminal of a bias current source (9), and the gate terminal of the NMOS tube NM10, the gate terminal of the NMOS tube NM14, the gate terminal of the NMOS tube NM15, the gate terminal of the NMOS tube NM16 and the drain terminal of the NMOS tube NM18 are all connected with the other output terminal of the bias current source (9); the source terminal of the NMOS tube NM18 is connected with the drain terminal of the NMOS tube NM16, the source terminal of the NMOS tube NM19 is connected with the drain terminal of the NMOS tube NM15, the source terminal of the NMOS tube NM20 is connected with the drain terminal of the NMOS tube NM14, the drain terminal of the PMOS tube PM20 is connected with the drain terminal of the NMOS tube NM13 and the drain terminal of the NMOS tube NM13, the drain terminal of the PMOS tube PM21 is connected with the drain terminal of the NMOS tube NM12 and the gate terminal of the NMOS tube NM12, the source terminals of the NMOS tube NM10, NM12, NMOS tube NM13, NM14, NM15, NM16 and NM17 are all grounded, the drain terminals of the PMOS tube PM20, PMOS tube PM21 are also connected with the output stage circuit, and the drain terminals of the PMOS tube PM18 and PM19 are adapted to the output stage circuit.
8. The configurable common mode rejection ratio instrumentation amplifier according to claim 7, wherein: the offset voltage storage circuit is used for storing offset voltage of the input stage circuit and comprises a PMOS tube PM22 and a PMOS tube PM23, the grid end of the PMOS tube PM22 is connected with one end of a capacitor C2, the grid end of the PMOS tube PM23 is connected with one end of a capacitor C1, the drain end of the PMOS tube PM22 is connected with the drain end of the PMOS tube PM20, and the drain end of the PMOS tube PM23 is connected with the drain end of a PMOS tube PM 21; the other end of the capacitor C1 and the other end of the capacitor C2 are both grounded;
the source terminal of the PMOS tube PM22 and the source terminal of the PMOS tube PM23 are connected with the drain terminal of the PMOS tube PM7, the gate terminal of the PMOS tube PM7 is connected with the gate terminal of the PMOS tube PM5, the source terminal of the PMOS tube PM7 is connected with the drain terminal of the PMOS tube PM6, the gate terminal of the PMOS tube PM6 is connected with the gate terminal of the PMOS tube PM3, and the source terminal of the PMOS tube PM6 is connected with the voltage VDD.
CN201922467297.3U 2019-12-31 2019-12-31 Common mode rejection ratio configurable instrumentation amplifier Withdrawn - After Issue CN210899094U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201922467297.3U CN210899094U (en) 2019-12-31 2019-12-31 Common mode rejection ratio configurable instrumentation amplifier

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201922467297.3U CN210899094U (en) 2019-12-31 2019-12-31 Common mode rejection ratio configurable instrumentation amplifier

Publications (1)

Publication Number Publication Date
CN210899094U true CN210899094U (en) 2020-06-30

Family

ID=71325014

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201922467297.3U Withdrawn - After Issue CN210899094U (en) 2019-12-31 2019-12-31 Common mode rejection ratio configurable instrumentation amplifier

Country Status (1)

Country Link
CN (1) CN210899094U (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111030624A (en) * 2019-12-31 2020-04-17 江苏润石科技有限公司 Common mode rejection ratio configurable instrumentation amplifier and configuration method thereof
CN113791331A (en) * 2021-09-10 2021-12-14 烽火通信科技股份有限公司 Input signal amplitude detection circuit with adjustable output signal range and method thereof

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111030624A (en) * 2019-12-31 2020-04-17 江苏润石科技有限公司 Common mode rejection ratio configurable instrumentation amplifier and configuration method thereof
CN111030624B (en) * 2019-12-31 2024-05-10 江苏润石科技有限公司 Common mode rejection ratio configurable instrumentation amplifier and configuration method thereof
CN113791331A (en) * 2021-09-10 2021-12-14 烽火通信科技股份有限公司 Input signal amplitude detection circuit with adjustable output signal range and method thereof
CN113791331B (en) * 2021-09-10 2023-09-15 烽火通信科技股份有限公司 Input signal amplitude detection circuit with adjustable output signal range and method thereof

Similar Documents

Publication Publication Date Title
CN111030624B (en) Common mode rejection ratio configurable instrumentation amplifier and configuration method thereof
CN210899094U (en) Common mode rejection ratio configurable instrumentation amplifier
CN108494371B (en) Automatic correction circuit and correction method for input offset voltage of amplifier
CN105487587B (en) Circuit is calibrated in high accuracy number temperature sensor
CN112187214B (en) IO impedance calibration circuit and method of FPGA
EP2529481A1 (en) Instrumentation amplifier calibration method, system and apparatus
CN111130475B (en) Gain error configurable instrumentation amplifier and configuration method thereof
WO2022262155A1 (en) Correction circuit for resistor in chip
US6583652B1 (en) Highly linear programmable transconductor with large input-signal range
US9941852B1 (en) Operation amplifiers with offset cancellation
CN101881984B (en) Reference signal generator and method and system thereof
CN210807193U (en) Instrument amplifier with configurable gain error
CN115276207A (en) Wide-range high-adaptability power supply conversion circuit
CN111525966A (en) Impedance calibration circuit applied to transmitter
US11385669B2 (en) Low-IQ current mirror trimming
US20180367103A1 (en) Amplifier circuit, reception circuit, and semiconductor integrated circuit
US7710179B2 (en) Programmable gain attenuator for track and hold amplifiers
CN112825476B (en) Operational amplifier
CN104181473A (en) Current source calibrating circuit
US6859095B2 (en) Non-switched capacitor offset voltage compensation in operational amplifiers
CN100521536C (en) High linearity CMOS analogue switch
TWI703331B (en) Voltage difference measuring circuit and associated voltage difference measuring method
CN107590342B (en) Impedance correction circuit with optimally designed area
CN114518486A (en) Method and circuit for measuring input offset voltage
CN116338297B (en) High-precision current detection circuit capable of reducing chip layout area

Legal Events

Date Code Title Description
GR01 Patent grant
GR01 Patent grant
AV01 Patent right actively abandoned

Granted publication date: 20200630

Effective date of abandoning: 20240510

AV01 Patent right actively abandoned

Granted publication date: 20200630

Effective date of abandoning: 20240510

AV01 Patent right actively abandoned
AV01 Patent right actively abandoned