CN1613150A - 具有封装内电源的较低外形封装 - Google Patents
具有封装内电源的较低外形封装 Download PDFInfo
- Publication number
- CN1613150A CN1613150A CNA028267222A CN02826722A CN1613150A CN 1613150 A CN1613150 A CN 1613150A CN A028267222 A CNA028267222 A CN A028267222A CN 02826722 A CN02826722 A CN 02826722A CN 1613150 A CN1613150 A CN 1613150A
- Authority
- CN
- China
- Prior art keywords
- encapsulation
- substrate
- tube core
- assembly
- package
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/16—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4847—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
- H01L2224/48471—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area being a ball bond, i.e. wedge-to-ball, reverse stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19102—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
- H01L2924/19104—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device on the semiconductor or solid-state device, i.e. passive-on-chip
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
- Semiconductor Integrated Circuits (AREA)
- Dc-Dc Converters (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
Abstract
具有封装内电源(PSIP)特征的封装(10)可包括位于管芯(14)外部的电荷泵(16),以可具有更小的管芯尺寸。管芯(14)可被安装在具有球栅阵列的焊球阵列(34)的衬底上。封装(40)可具有和无PSIP能力的封装基本相同的尺寸。在一个实施例中,可以使用环氧树脂(18)来将无源组件(16)安装到管芯(14)上。在另一个实施例中,尺寸减小了的无源组件(32)可以安装在具有球栅阵列(34)的衬底(26)上一个没有焊球的区域(33)中。
Description
技术领域
本发明一般地涉及集成电路,具体地说涉及用于封装集成电路管芯(die)的设计。
背景技术
可以通过微电子工艺来在衬底上加工集成电路芯片,所述衬底可以是硅晶片(silicon wafer)。一般地,同时在单个晶片上形成由刻划线隔开的多个芯片(晶块(dice))。通过在所述刻划线上进行分块(dicing)或切割(sawing)来分离各个晶块或芯片。
各个晶块需要电耦合到外部电路。然而,晶块非常脆弱,而且小得不易处理。另外,它们还可能容易被环境所污染和腐蚀,并且在操作期间易于过热,除非热量被散发掉。管芯封装向管芯提供了机械支持、电连接、对污染和腐蚀的防御、以及操作期间的散热。
封装管芯的工艺可包括将管芯附接到封装、从封装上的引线到管芯上的焊盘(pad)的导线的焊接、以及用于保护管芯的包装。
封装内电源(PSIP)设计用位于管芯外部的电感性电荷泵取代了管芯内的电容性电荷泵,但PSIP仍与管芯位于同一封装内。所获得的管芯尺寸的减小降低了加工成本。
外部电感性电荷泵包括独立的无源电路元件例如电感器和电容器,它们被包括在具有管芯的封装内。由于未将电荷泵集成到管芯中,因此所获得的封装一般较大。从而,可获得成本的节省,但代价是封装尺寸较大。
较大的封装尺寸在一些应用中可能会是个问题。设计者可能不愿使用PSIP部件,因为使用PSIP可能需要重新设计板卡布局以适应较大的封装尺寸。在一些情形下,可能难于获得额外的板卡空间。
因此,需要基本可保持非PSIP外形参数的PSIP封装。
附图说明
图1是根据本发明的一个实施例,用于集成电路的封装的放大截面图;
图2是根据本发明的另一个实施例,用于集成电路的封装的放大截面图;并且
图3是图2所示的实施例的底面视图。
具体实施方式
参考图1,根据本发明的一个实施例的球栅阵列(BGA)封装10可包括衬底12,衬底12可使用多个焊球25而电连接到外部电路。封装10可包含附接到衬底12的集成电路管芯14,所述附接例如使用合适的粘合剂18。在一个实施例中,一组低外形无源组件16a和16b形成位于管芯14外部的电荷泵。组件16a和16b可以例如使用粘合剂18而附接到管芯14的上表面。
电荷泵组件16可包括电感器和电容器。粘合剂18可以是环氧树脂粘合剂。而且,由于电荷泵组件16位于封装10内(虽然在管芯14外部),因此所述封装可以是封装内电源(PSIP)。
引线接合(wirebond)20在衬底12和管芯14之间,以及在衬底12和无源组件16之间提供电连接。保护性包装24包装了管芯14和组件16,构成了模制阵列封装(MAP)。
通过使用PSIP,可以获得较小的管芯14。然而,传统上,封装10的尺寸可能会超过通常包括相同的电器件的非PSIP封装的外形参数,因为它没有集成组件16。
封装10基本上可保持对应的非PSIP封装的外形参数,因此封装10可以适合到板卡上为执行相同功能的对应的非PSIP封装而分配的空间内。结果,可以实现一种精简的封装10,其具有较低的成本,同时基本保持了对应的(但更昂贵的)非PSIP封装的外形参数。
在一些实施例中,可以将无源组件16选择成具有不超过16密耳的高度。在一些实施例中,通过使用与针栅阵列(PGA)封装技术相比具有相对较低的垂直外形的BGA封装技术,还可以进一步减小这一封装10的垂直外形。通过使用诸如用户选择的(user-dispensed)环氧树脂作为粘合剂18的附接方法,而非将无源组件16表面安装(surface mount)到管芯14旁边的衬底12上,可以减小封装的x、y尺寸。
参考图2,在另一个PSIP实施例中,球栅阵列(BGA)封装26可包括安装到衬底28上的集成电路管芯29。在一个示例中,可以使用包装30来包装衬底28的上表面。使用位于衬底28的下表面上的多个焊球34来将封装26电连接到外部电路。包括电感器和电容器的无源组件32a和32b可构成位于管芯29下方外部的的电荷泵。
参考图3,组件32可附接到衬底28下面没有焊球34的中央区域33之内。随后,通过表面安装焊球34来将封装26附接到外部电路。
在一个实施例中,无源组件32a和32b的高度不超过焊球34的高度。因此,无源组件32可以包括在BGA衬底28的下表面上,这一做法与将无源组件32集成到管芯29内的情况相比而言,不会增加封装26的高度。因此,封装26由于它的PSIP设计而具有管芯29尺寸较小这一优点,同时它仍具有基本相同的外形参数。
尽管已针对有限数量的实施例来描述了本发明,本领域内的技术人员将会认识到可以从其实现大量的修改和变动。所附权利要求应覆盖所有落在本发明的真正精神和范围之内的所有这种修改和变动。
Claims (28)
1.一种用于电子器件的封装,包括:
衬底;
安装在所述衬底上的集成电路管芯;以及
电荷泵,其包括安装在所述管芯上并且电耦合到所述管芯的无源组件,其中所述组件从所述管芯开始的延伸小于或等于16密耳。
2.如权利要求1所述的封装,包括附接到所述衬底的具有多个焊球的球栅阵列。
3.如权利要求2所述的封装,其中所述组件粘合性地附接到所述管芯。
4.如权利要求3所述的封装,其中所述粘合性附接使用用户选择的环氧树脂。
5.如权利要求3所述的封装,其中所述组件和所述管芯使用引线接合而电连接到所述衬底。
6.如权利要求1所述的封装,其中所述组件是电感器。
7.如权利要求1所述的封装,其中所述组件是电容器。
8.如权利要求1所述的封装,其中所述封装是模制阵列封装。
9.如权利要求1所述的封装,其中所述封装使用封装内电源技术。
10.一种用于电子器件的封装,包括:
衬底;
安装在所述衬底上的集成电路管芯;
附接到所述衬底的具有多个焊球的球栅阵列,所述衬底包括一个没有所述焊球的区域;以及
电荷泵,其包括安装在所述区域上并电耦合到所述管芯的无源组件,其中所述组件从所述衬底开始的延伸小于或等于所述焊球从所述衬底开始的延伸。
11.如权利要求10所述的封装,其中所述组件被表面安装到所述衬底。
12.如权利要求11所述的封装,其中所述粘合性附接使用焊膏。
13.如权利要求10所述的封装,其中所述组件是电感器。
14.如权利要求10所述的封装,其中所述组件是电容器。
15.如权利要求10所述的封装,其中所述封装是模制阵列封装。
16.如权利要求10所述的封装,其中所述封装使用封装内电源技术。
17.一种方法,包括:
形成衬底;
将集成电路管芯安装在所述衬底上;以及
形成具有电荷泵的封装,所述电荷泵在所述封装内耦合到所述管芯;以及
在所述管芯上安装无源组件,并将所述组件电耦合到所述管芯,使得所述组件从所述管芯开始的延伸小于或等于16密耳。
18.如权利要求17所述的方法,包括将具有多个焊球的球栅阵列附接到所述衬底。
19.如权利要求18所述的方法,包括将所述组件粘合性地附接到所述管芯。
20.如权利要求19所述的方法,包括使用用户选择的环氧树脂来粘合性地附接所述组件。
21.如权利要求20所述的方法,包括使用引线接合来将所述组件电连接到所述衬底,以及将所述管芯连接到所述衬底。
22.如权利要求17所述的方法,包括形成模制阵列封装。
23.如权利要求17所述的方法,包括使用封装内电源技术。
24.一种方法,包括:
形成衬底;
将集成电路管芯安装在所述衬底上;
形成一个封装,该封装包含耦合到所述管芯的电荷泵;
将具有多个焊球的球栅阵列附接到所述衬底,所述衬底包括一个没有所述焊球的区域;以及
在所述区域上安装无源组件,并将所述组件电耦合到所述管芯,使得所述组件从所述衬底开始的延伸小于或等于所述焊球从所述衬底开始的延伸。
25.如权利要求24所述的方法,包括将所述组件表面安装到所述衬底。
26.如权利要求25所述的方法,包括使用焊膏来附接所述组件。
27.如权利要求24所述的方法,包括形成模制阵列封装。
28.如权利要求24所述的方法,包括使用封装内电源技术。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/039,131 | 2002-01-02 | ||
US10/039,131 US6812566B2 (en) | 2002-01-02 | 2002-01-02 | Lower profile package with power supply in package |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1613150A true CN1613150A (zh) | 2005-05-04 |
CN100353545C CN100353545C (zh) | 2007-12-05 |
Family
ID=21903842
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB028267222A Expired - Fee Related CN100353545C (zh) | 2002-01-02 | 2002-12-10 | 具有封装内电源的较低外形封装及其封装方法 |
Country Status (6)
Country | Link |
---|---|
US (1) | US6812566B2 (zh) |
KR (1) | KR100611865B1 (zh) |
CN (1) | CN100353545C (zh) |
AU (1) | AU2002351348A1 (zh) |
TW (1) | TW575952B (zh) |
WO (1) | WO2003061005A2 (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101882613B (zh) * | 2009-05-04 | 2012-05-23 | 奇景光电股份有限公司 | 具有芯片封圈的集成电路 |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7823279B2 (en) * | 2002-04-01 | 2010-11-02 | Intel Corporation | Method for using an in package power supply to supply power to an integrated circuit and to a component |
US7626247B2 (en) * | 2005-12-22 | 2009-12-01 | Atmel Corporation | Electronic package with integral electromagnetic radiation shield and methods related thereto |
US20090243051A1 (en) * | 2008-03-28 | 2009-10-01 | Micron Technology, Inc. | Integrated conductive shield for microelectronic device assemblies and associated methods |
US20100123215A1 (en) * | 2008-11-20 | 2010-05-20 | Qualcomm Incorporated | Capacitor Die Design for Small Form Factors |
Family Cites Families (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4803610A (en) * | 1986-04-07 | 1989-02-07 | Zdzislaw Gulczynski | Switching power supply |
US5200362A (en) * | 1989-09-06 | 1993-04-06 | Motorola, Inc. | Method of attaching conductive traces to an encapsulated semiconductor die using a removable transfer film |
SE509679C2 (sv) * | 1997-04-10 | 1999-02-22 | Ericsson Telefon Ab L M | Förfarande för att styra en likspänning från en DC-DC- omvandlare och en DC-DC-omvandlare |
US5982018A (en) | 1997-05-23 | 1999-11-09 | Micron Technology, Inc. | Thin film capacitor coupons for memory modules and multi-chip modules |
US5798567A (en) | 1997-08-21 | 1998-08-25 | Hewlett-Packard Company | Ball grid array integrated circuit package which employs a flip chip integrated circuit and decoupling capacitors |
US6512680B2 (en) * | 1997-09-19 | 2003-01-28 | Canon Kabushiki Kaisha | Semiconductor package |
JPH11177015A (ja) * | 1997-12-11 | 1999-07-02 | Canon Inc | 半導体パッケージおよび半導体パッケージ実装用中間基板 |
US6040622A (en) * | 1998-06-11 | 2000-03-21 | Sandisk Corporation | Semiconductor package using terminals formed on a conductive layer of a circuit board |
US6664628B2 (en) * | 1998-07-13 | 2003-12-16 | Formfactor, Inc. | Electronic component overlapping dice of unsingulated semiconductor wafer |
US6229385B1 (en) * | 1999-01-29 | 2001-05-08 | Linear Technology Corporation | Control feature for IC without using a dedicated pin |
US20030038366A1 (en) * | 1999-03-09 | 2003-02-27 | Kabushiki Kaisha Toshiba | Three-dimensional semiconductor device having plural active semiconductor components |
US6335566B1 (en) * | 1999-06-17 | 2002-01-01 | Hitachi, Ltd. | Semiconductor device and an electronic device |
US6300677B1 (en) * | 1999-08-31 | 2001-10-09 | Sun Microsystems, Inc. | Electronic assembly having improved power supply bus voltage integrity |
CN100385664C (zh) | 1999-11-22 | 2008-04-30 | 伊利诺伊大学评议会 | 用于集成电路的有源封装 |
US6356453B1 (en) * | 2000-06-29 | 2002-03-12 | Amkor Technology, Inc. | Electronic package having flip chip integrated circuit and passive chip component |
US6348818B1 (en) * | 2000-08-14 | 2002-02-19 | Ledi-Lite Ltd. | Voltage-adder LED driver |
US6522192B1 (en) * | 2000-10-11 | 2003-02-18 | Tropian Inc. | Boost doubler circuit |
US6538494B2 (en) * | 2001-03-14 | 2003-03-25 | Micron Technology, Inc. | Pump circuits using flyback effect from integrated inductance |
US7067914B2 (en) * | 2001-11-09 | 2006-06-27 | International Business Machines Corporation | Dual chip stack method for electro-static discharge protection of integrated circuits |
-
2002
- 2002-01-02 US US10/039,131 patent/US6812566B2/en not_active Expired - Lifetime
- 2002-12-10 AU AU2002351348A patent/AU2002351348A1/en not_active Abandoned
- 2002-12-10 WO PCT/US2002/039514 patent/WO2003061005A2/en not_active Application Discontinuation
- 2002-12-10 CN CNB028267222A patent/CN100353545C/zh not_active Expired - Fee Related
- 2002-12-10 KR KR1020047010496A patent/KR100611865B1/ko not_active IP Right Cessation
- 2002-12-24 TW TW91137193A patent/TW575952B/zh not_active IP Right Cessation
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101882613B (zh) * | 2009-05-04 | 2012-05-23 | 奇景光电股份有限公司 | 具有芯片封圈的集成电路 |
Also Published As
Publication number | Publication date |
---|---|
WO2003061005A3 (en) | 2004-07-15 |
US20030123239A1 (en) | 2003-07-03 |
KR100611865B1 (ko) | 2006-08-11 |
AU2002351348A1 (en) | 2003-07-30 |
US6812566B2 (en) | 2004-11-02 |
TW200301958A (en) | 2003-07-16 |
CN100353545C (zh) | 2007-12-05 |
AU2002351348A8 (en) | 2003-07-30 |
WO2003061005A2 (en) | 2003-07-24 |
KR20040071286A (ko) | 2004-08-11 |
TW575952B (en) | 2004-02-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10204848B2 (en) | Semiconductor chip package having heat dissipating structure | |
US5866953A (en) | Packaged die on PCB with heat sink encapsulant | |
US8828801B2 (en) | Leadless array plastic package with various IC packaging configurations | |
US7205651B2 (en) | Thermally enhanced stacked die package and fabrication method | |
US6781242B1 (en) | Thin ball grid array package | |
US20090179320A1 (en) | Integrated circuit incorporating wire bond inductance | |
US20080157344A1 (en) | Heat dissipation semiconductor pakage | |
US20030107124A1 (en) | Semiconductor package with heat dissipating structure | |
EP2557593A1 (en) | Integrated-terminal-type metal base package module and a method for packaging an integrated terminal for a metal base package module | |
US20040124508A1 (en) | High performance chip scale leadframe package and method of manufacturing the package | |
US20090189266A1 (en) | Semiconductor package with stacked dice for a buck converter | |
CN110190034B (zh) | 包括具有经由开口安装的芯片和部件的载体的封装 | |
US11854947B2 (en) | Integrated circuit chip with a vertical connector | |
US20030034557A1 (en) | Chip carrier for a semiconductor chip module | |
US7091607B2 (en) | Semiconductor package | |
KR101297544B1 (ko) | 반도체 패키지 및 그 제조 방법 | |
CN100353545C (zh) | 具有封装内电源的较低外形封装及其封装方法 | |
WO2002069398A2 (en) | Encapsulated die package with improved parasitic and thermal performance | |
US7145223B2 (en) | Semiconductor device | |
KR0145641B1 (ko) | 반도체 집적 회로 장치 | |
US20090273067A1 (en) | Multi-chip discrete devices in semiconductor packages | |
KR20020065729A (ko) | 반도체 패키지 | |
KR20020065734A (ko) | 반도체 패키지 및 그 제조방법 | |
KR20020065740A (ko) | 피비지에이 패키지 및 그 제조방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CF01 | Termination of patent right due to non-payment of annual fee | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20071205 Termination date: 20171210 |