CN115148609A - Heat dissipation type power module and preparation method thereof - Google Patents
Heat dissipation type power module and preparation method thereof Download PDFInfo
- Publication number
- CN115148609A CN115148609A CN202211075633.XA CN202211075633A CN115148609A CN 115148609 A CN115148609 A CN 115148609A CN 202211075633 A CN202211075633 A CN 202211075633A CN 115148609 A CN115148609 A CN 115148609A
- Authority
- CN
- China
- Prior art keywords
- groove
- heat dissipation
- metal nanoparticles
- power chip
- power module
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000017525 heat dissipation Effects 0.000 title claims abstract description 57
- 238000002360 preparation method Methods 0.000 title claims abstract description 14
- 239000002082 metal nanoparticle Substances 0.000 claims abstract description 110
- 238000000034 method Methods 0.000 claims abstract description 64
- 238000004528 spin coating Methods 0.000 claims abstract description 18
- 238000001039 wet etching Methods 0.000 claims abstract description 17
- 238000004806 packaging method and process Methods 0.000 claims abstract description 5
- 238000005530 etching Methods 0.000 claims description 42
- 239000000758 substrate Substances 0.000 claims description 31
- 239000002245 particle Substances 0.000 claims description 24
- 239000000725 suspension Substances 0.000 claims description 24
- 238000004519 manufacturing process Methods 0.000 claims description 19
- 229920002120 photoresistant polymer Polymers 0.000 claims description 13
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 12
- 239000003822 epoxy resin Substances 0.000 claims description 12
- 229920000647 polyepoxide Polymers 0.000 claims description 12
- 238000001035 drying Methods 0.000 claims description 11
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 10
- 239000011248 coating agent Substances 0.000 claims description 10
- 238000000576 coating method Methods 0.000 claims description 10
- 229910052802 copper Inorganic materials 0.000 claims description 10
- 239000010949 copper Substances 0.000 claims description 10
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims description 9
- 229910052737 gold Inorganic materials 0.000 claims description 9
- 239000010931 gold Substances 0.000 claims description 9
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 claims description 6
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 6
- 229910017052 cobalt Inorganic materials 0.000 claims description 6
- 239000010941 cobalt Substances 0.000 claims description 6
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 claims description 6
- 238000005538 encapsulation Methods 0.000 claims description 6
- 229910052759 nickel Inorganic materials 0.000 claims description 6
- 229910052709 silver Inorganic materials 0.000 claims description 6
- 239000004332 silver Substances 0.000 claims description 6
- 239000010936 titanium Substances 0.000 claims description 6
- 229910052719 titanium Inorganic materials 0.000 claims description 6
- 229910052782 aluminium Inorganic materials 0.000 claims description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 4
- 238000005520 cutting process Methods 0.000 claims description 4
- 238000001312 dry etching Methods 0.000 claims description 4
- 238000003825 pressing Methods 0.000 claims description 3
- 239000003795 chemical substances by application Substances 0.000 claims description 2
- 230000035882 stress Effects 0.000 abstract description 5
- 230000008646 thermal stress Effects 0.000 abstract description 5
- 238000003698 laser cutting Methods 0.000 abstract description 3
- 239000004065 semiconductor Substances 0.000 abstract description 3
- 239000000463 material Substances 0.000 description 9
- 238000010586 diagram Methods 0.000 description 8
- 239000002105 nanoparticle Substances 0.000 description 5
- FOIXSVOLVBLSDH-UHFFFAOYSA-N Silver ion Chemical compound [Ag+] FOIXSVOLVBLSDH-UHFFFAOYSA-N 0.000 description 3
- 230000009286 beneficial effect Effects 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 238000011049 filling Methods 0.000 description 2
- 239000004593 Epoxy Substances 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 238000000608 laser ablation Methods 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y30/00—Nanotechnology for materials or surface science, e.g. nanocomposites
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/373—Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
- H01L23/3735—Laminates or multilayers, e.g. direct bond copper ceramic substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/373—Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
- H01L23/3736—Metallic materials
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Nanotechnology (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Composite Materials (AREA)
- Crystallography & Structural Chemistry (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
Abstract
The invention relates to a heat dissipation type power module and a preparation method thereof, relating to the field of semiconductor packaging, in order to improve the heat dissipation performance of the power module in the preparation process of the heat dissipation type power module, a first groove, a second groove positioned at the bottom of the first groove and a third groove positioned at the bottom of the second groove are formed on the upper surface of a first power chip, so that the width of the third groove can be effectively reduced, meanwhile, the second groove and the third groove are formed by utilizing a wet etching process, so that the mechanical stress and the thermal stress caused by laser cutting can be avoided, further, the damage to a functional core area of the power chip can be effectively avoided, and the third groove can be effectively filled by spin-coating small-sized metal nanoparticles, so that the heat of the functional core area of the power chip can be conveniently led out.
Description
Technical Field
The invention relates to the field of semiconductor packaging, in particular to a heat dissipation type power module and a preparation method thereof.
Background
The power module is an advanced hybrid integrated power component with an IGBT (insulated gate bipolar transistor) as an inner core, and consists of a high-speed low-power-consumption tube core, an optimized gate drive circuit and a quick protection circuit. The IGBT tube cores in the power module are all high-speed type, and the driving circuit is close to the IGBT, so that the driving time delay is small, and the power module is high in switching speed and small in loss. In addition, the power module also has the functions of bridge arm pair tube interlocking, driving power supply under-voltage protection and the like. However, the heat dissipation capacity of the power module is large, and how to effectively dissipate heat of the power chip of the power module is a key for prolonging the service life of the power module.
Disclosure of Invention
The present invention is to overcome the above-mentioned deficiencies in the prior art, and provides a heat dissipation type power module and a method for manufacturing the same.
In order to achieve the purpose, the invention adopts the technical scheme that:
a preparation method of a heat dissipation type power module comprises the following steps:
step (1): providing a first temporary carrier substrate on which a first power chip is disposed.
Step (2): and then coating a photoresist on the first temporary carrier substrate, and forming a first etching mask through an exposure and development process.
And (3): and then, etching the upper surface of the first power chip by using the first etching mask to form a plurality of first grooves arranged at intervals.
And (4): and then coating a photo-induced anti-etching agent in the first grooves, forming second etching masks through an exposure and development process, and etching the bottom surface of each first groove by using the second etching masks to form a second groove, wherein the ratio of the width of the second groove to the width of the first groove is 0.3-0.6.
And (5): and then coating photoresist in the first grooves and the second grooves, forming a third etching mask through an exposure and development process, and etching the bottom surface of each second groove by using the third etching mask to form a third groove, wherein the ratio of the width of the third groove to the width of the second groove is 0.2-0.4.
And (6): and then spin-coating a suspension of first-size metal nanoparticles on the first power chip, and then performing a drying process to form a first metal nanoparticle layer, so that the third trench is filled with the first metal nanoparticle layer.
And (7): and then spin-coating a suspension of second-size metal nanoparticles on the first power chip, and then performing a drying process to form a second metal nanoparticle layer, so that the second metal nanoparticle layer fills the second groove, wherein the particle size of the second-size metal nanoparticles is larger than that of the first-size metal nanoparticles.
And (8): and then spin-coating a suspension of third-size metal nanoparticles on the first power chip, and then performing a drying process to form a third metal nanoparticle layer, so that the third metal nanoparticle layer fills the first trench and covers the upper surface of the first power chip, wherein the particle size of the third-size metal nanoparticles is larger than that of the second-size metal nanoparticles.
And (9): and then forming an epoxy resin layer on the first temporary carrier substrate, wherein the epoxy resin layer only wraps the side surface of the first power chip, and then removing the first temporary carrier substrate to form a first power chip sub-module.
Step (10): and then providing a circuit board, arranging a plurality of first power chip sub-modules on the circuit board, forming an encapsulation layer to wrap the first power chip sub-modules, and then providing a heat dissipation member, wherein the lower surface of the heat dissipation member is provided with a plurality of protrusions, and the heat dissipation member is pressed on the upper surfaces of the first power chip sub-modules in a pressing mode, so that the protrusions are respectively embedded into the third metal nanoparticle layer in the first groove.
In a more preferable technical solution, in the step (3), the first trenches are formed through a wet etching process or a dry etching process, and a distance between adjacent first trenches is greater than a width of the first trenches.
In a more preferable technical solution, in the step (4), the second trench is formed by a wet etching process, and a ratio of a width of the second trench to a width of the first trench is 0.4 to 0.5.
In a more preferable technical solution, in the step (5), the third trench is formed by a wet etching process, and a ratio of a width of the third trench to a width of the second trench is 0.25 to 0.35.
In a more preferred embodiment, the material of the first-size metal nanoparticles, the second-size metal nanoparticles, and the third-size metal nanoparticles is one or two or more of gold, silver, copper, cobalt, nickel, and titanium.
In a more preferred embodiment, the first-size metal nanoparticles have a particle size of 10 to 60 nm, the second-size metal nanoparticles have a particle size of 90 to 200 nm, and the third-size metal nanoparticles have a particle size of 300 to 500 nm.
In a more preferable technical solution, the encapsulation layer includes epoxy resin, and the heat sink is made of copper or aluminum.
In a more preferred solution, the protrusions are formed by an etching process or a mechanical cutting process.
In a more preferable technical scheme, the invention further provides a heat dissipation type power module which is formed by adopting the preparation method.
Compared with the prior art, the heat dissipation type power module and the preparation method thereof have the following beneficial effects:
in the preparation process of the heat dissipation type power module, the first groove, the second groove positioned at the bottom of the first groove and the third groove positioned at the bottom of the second groove are formed on the upper surface of the first power chip, so that the width of the third groove can be effectively reduced, and meanwhile, the second groove and the third groove are formed by utilizing a wet etching process, so that mechanical stress and thermal stress caused by laser cutting can be avoided, and further, the functional core area of the power chip can be effectively prevented from being damaged.
The third groove is small in size and in a slit shape, so that when a conventional electroplating process or metal nanoparticles with conventional sizes are used for spin coating filling, the third groove cannot be effectively filled, and holes are easy to appear.
Furthermore, the lower surface of the heat dissipation piece is provided with a plurality of protrusions, and the heat dissipation piece is pressed on the upper surface of the plurality of first power chip sub-modules, so that the protrusions are respectively embedded into the third metal nanoparticle layer in the first groove, the joint strength of the heat dissipation piece is improved, and the heat dissipation efficiency is improved.
Drawings
Fig. 1 is a schematic structural diagram of steps (1) to (3) executed in the process of manufacturing the heat dissipation type power module according to the present invention;
fig. 2 is a schematic structural diagram of step (4) executed in the process of manufacturing the heat dissipation type power module according to the present invention;
FIG. 3 is a schematic structural diagram illustrating step (5) performed in the process of manufacturing the heat dissipation type power module according to the present invention;
FIG. 4 is a schematic structural diagram illustrating step (6) performed in the process of manufacturing the heat dissipation type power module according to the present invention;
fig. 5 is a schematic structural diagram of step (7) executed in the process of manufacturing the heat dissipation type power module according to the present invention;
FIG. 6 is a schematic structural diagram illustrating step (8) performed in the process of manufacturing the heat dissipation type power module according to the present invention;
fig. 7 is a schematic structural diagram illustrating step (9) performed in the process of manufacturing the heat dissipation type power module according to the present invention;
fig. 8 is a schematic structural diagram of step (10) executed in the process of manufacturing the heat dissipation type power module of the present invention.
Description of the reference numerals:
100. a first temporary carrier substrate; 101. a first power chip; 102. a first etching mask; 103. a first trench; 104. a second etching mask; 105. a second trench; 106. a third etch mask; 107. a third trench; 108. a first layer of metal nanoparticles; 109. a second layer of metal nanoparticles; 110. a third layer of metal nanoparticles; 111. an epoxy resin layer; 112. a first power chip sub-module; 113. a circuit board; 114. a packaging layer; 115. a heat sink.
Detailed Description
For better understanding of the technical solutions of the present invention, the following detailed descriptions of the embodiments of the present invention are provided with reference to the accompanying drawings. All other embodiments, which can be derived by a person skilled in the art from the embodiments given herein without making any creative effort, shall fall within the protection scope of the present invention.
The invention provides a preparation method of a heat dissipation type power module, which comprises the following steps:
step (1): providing a first temporary carrier substrate on which a first power chip is disposed.
Step (2): and then coating a photoresist on the first temporary carrier substrate, and forming a first etching mask through an exposure and development process.
And (3): and then, etching the upper surface of the first power chip by using the first etching mask to form a plurality of first grooves arranged at intervals.
And (4): and then coating a photoresist in the first grooves, forming a second etching mask through an exposure and development process, and etching the bottom surface of each first groove by using the second etching mask to form a second groove, wherein the ratio of the width of the second groove to the width of the first groove is 0.3-0.6.
And (5): and then coating photoresist in the first grooves and the second grooves, forming a third etching mask through an exposure and development process, and etching the bottom surface of each second groove by using the third etching mask to form a third groove, wherein the ratio of the width of the third groove to the width of the second groove is 0.2-0.4.
And (6): and then spin-coating a suspension of first-size metal nanoparticles on the first power chip, and then performing a drying process to form a first metal nanoparticle layer, so that the third trench is filled with the first metal nanoparticle layer.
And (7): and then spin-coating a suspension of second-sized metal nanoparticles on the first power chip, and then performing a drying process to form a second metal nanoparticle layer so that the second metal nanoparticle layer fills the second trench, wherein the particle size of the second-sized metal nanoparticles is larger than that of the first-sized metal nanoparticles.
And (8): and then spin-coating a suspension of third-sized metal nanoparticles on the first power chip, and then performing drying treatment to form a third metal nanoparticle layer, so that the third metal nanoparticle layer fills the first groove and covers the upper surface of the first power chip, wherein the particle size of the third-sized metal nanoparticles is larger than that of the second-sized metal nanoparticles.
And (9): and then forming an epoxy resin layer on the first temporary carrier substrate, wherein the epoxy resin layer only wraps the side surface of the first power chip, and then removing the first temporary carrier substrate to form a first power chip sub-module.
Step (10): and then providing a circuit board, arranging a plurality of first power chip sub-modules on the circuit board, forming an encapsulation layer to wrap the first power chip sub-modules, and then providing a heat dissipation piece, wherein the lower surface of the heat dissipation piece is provided with a plurality of bulges, and pressing the heat dissipation piece to the upper surfaces of the first power chip sub-modules so that the bulges are respectively embedded into the third metal nanoparticle layer in the first groove.
In the step (3), the first trenches are formed through a wet etching process or a dry etching process, and a distance between adjacent first trenches is greater than a width of the first trenches.
In the step (4), the second trench is formed through a wet etching process, and the ratio of the width of the second trench to the width of the first trench is 0.4-0.5.
In the step (5), the third trench is formed through a wet etching process, and the ratio of the width of the third trench to the width of the second trench is 0.25-0.35.
The material of the first-size metal nanoparticles, the second-size metal nanoparticles and the third-size metal nanoparticles is one or two or more of gold, silver, copper, cobalt, nickel and titanium.
Wherein the particle size of the first-size metal nanoparticles is 10-60 nanometers, the particle size of the second-size metal nanoparticles is 90-200 nanometers, and the particle size of the third-size metal nanoparticles is 300-500 nanometers.
The packaging layer comprises epoxy resin, and the heat dissipation member is made of copper or aluminum.
Wherein the protrusion is formed by an etching process or a mechanical cutting process.
The invention also provides a heat dissipation type power module which is formed by adopting the preparation method.
As shown in fig. 1 to fig. 8, the present embodiment provides a method for manufacturing a heat dissipation type power module, the method including the steps of:
as shown in fig. 1, in step (1), a first temporary carrier substrate 100 is provided, on which first temporary carrier substrate 100 a first power chip 101 is provided.
In a specific embodiment, the first temporary carrier substrate 100 may be a semiconductor substrate, for example, a monocrystalline silicon substrate or a polycrystalline silicon substrate, the first temporary carrier substrate 100 may also be a ceramic substrate, a metal substrate or a plastic substrate, and in another embodiment, the first temporary carrier substrate 100 may be a rigid substrate, that is, any material that can play a supporting role may be used as the first temporary carrier substrate 100.
As shown in fig. 1, in step (2): a photoresist is then coated on the first temporary carrier substrate 100 and a first etch mask 102 is formed through an exposure and development process.
In a specific embodiment, in the step (2), a specific process for forming the first etching mask 102 is: the first etching mask 102 is formed by coating a photoresist material on the first temporary carrier substrate 100, the photoresist material covering the first power chip 101, and then performing an exposure and development process on the photoresist material.
As shown in fig. 1, in step (3): then, the upper surface of the first power chip 101 is etched by using the first etching mask 102 to form a plurality of first trenches 103 arranged at intervals.
In a specific embodiment, in the step (3), the first trenches 103 are formed by a wet etching process or a dry etching process, and a distance between adjacent first trenches 103 is greater than a width of the first trenches 103 (in order to protrude the first trenches 103, a first recess is enlarged in fig. 1, and a distance between adjacent first trenches 103 is reduced).
In a specific embodiment, the first trench 103 is formed by a laser ablation process.
As shown in fig. 2, in step (4): then, a photoresist is coated in the first trenches 103, a second etching mask 104 is formed through an exposure and development process, and then the bottom surface of each first trench 103 is etched by using the second etching mask 104 to form a second trench 105, wherein the ratio of the width of the second trench 105 to the width of the first trench 103 is 0.3-0.6.
In a specific embodiment, in the step (4), the second trench 105 is formed by a wet etching process, and a ratio of a width of the second trench 105 to a width of the first trench 103 is 0.4-0.5.
In a specific embodiment, since the second trench 105 is formed by using a wet etching process, thermal stress and mechanical stress are not generated during the process of forming the second trench 105, and further microcracks are not generated in the first power chip 101, and in a more preferred embodiment, a ratio of a width of the second trench 105 to a width of the first trench 103 is 0.45.
As shown in fig. 3, in step (5): then, photoresist is coated in the first trenches 103 and the second trenches 105, a third etching mask 106 is formed through an exposure and development process, and then the bottom surface of each of the second trenches 105 is etched by using the third etching mask 106 to form a third trench 107, wherein a ratio of a width of the third trench 107 to a width of the second trench 105 is 0.2-0.4.
In the step (5), the third trench 107 is formed through a wet etching process, and a ratio of a width of the third trench 107 to a width of the second trench 105 is 0.25 to 0.35.
In a specific embodiment, since the third trench 107 is formed by using a wet etching process, thermal stress and mechanical stress are not generated during the process of forming the third trench 107, and further, micro cracks are not generated in the power chip 101, and in a more preferred embodiment, a ratio of a width of the third trench 107 to a width of the second trench 105 is 0.3.
As shown in fig. 4, in step (6): a suspension of first-sized metal nanoparticles is then spin-coated on the first power chip 101, and then a baking process is performed to form a first metal nanoparticle layer 108, so that the third trench 107 is filled with the first metal nanoparticle layer 108.
In a specific embodiment, the material of the first-sized metal nanoparticles is one or two or more of gold, silver, copper, cobalt, nickel, and titanium. The first size metal nanoparticles have a particle size of 10-60 nanometers.
In particular embodiments, the concentration of the first-size metal nanoparticles in the suspension of first-size metal nanoparticles is 10-60 mg/ml, more preferably, the concentration of the first-size metal nanoparticles in the suspension of first-size metal nanoparticles is 10-20 mg/ml, 20-30 mg/ml, 30-40 mg/ml, 40-50 mg/ml, or 50-60 mg/ml, specifically, the rotation speed of spin-coating the suspension of first-size metal nanoparticles is 4000-8000 rpm, more preferably, the rotation speed of spin-coating the suspension of first-size metal nanoparticles is 4000-5000 rpm, 5000-6000 rpm, 6000-7000 rpm, or 7000-8000 rpm.
In more specific embodiments, the first-sized metal nanoparticles are specifically silver nanoparticles or gold nanoparticles, and the first-sized metal nanoparticles have a particle size of 10-20 nanometers, 20-30 nanometers, 30-40 nanometers, or 50-60 nanometers.
As shown in fig. 5, in step (7): then, a suspension of second-sized metal nanoparticles is spin-coated on the first power chip, and then a drying process is performed to form a second metal nanoparticle layer 109, so that the second metal nanoparticle layer 109 fills the second trench 105, wherein the second-sized metal nanoparticles have a larger particle size than the first-sized metal nanoparticles.
In a specific embodiment, the material of the second-sized metal nanoparticles is one or two or more of gold, silver, copper, cobalt, nickel and titanium. The second size metal nanoparticles have a particle size of 90-200 nanometers.
In particular embodiments, the concentration of the second-sized metal nanoparticles in the suspension of second-sized metal nanoparticles is 10-60 mg/ml, more preferably, the concentration of the second-sized metal nanoparticles in the suspension of second-sized metal nanoparticles is 10-20 mg/ml, 20-30 mg/ml, 30-40 mg/ml, 40-50 mg/ml, or 50-60 mg/ml, specifically, the rotation speed of spin-coating the suspension of the second-sized metal nanoparticles is 4000 to 8000 rpm, and more preferably, the rotation speed of spin-coating the suspension of the second-sized metal nanoparticles is 4000 to 5000 rpm, 5000 to 6000 rpm, 6000 to 7000 rpm, or 7000 to 8000 rpm.
In more specific embodiments, the second-sized metal nanoparticles are specifically silver nanoparticles or gold nanoparticles, and the second-sized metal nanoparticles have a particle size of 90-110 nanometers, 110-130 nanometers, 130-150 nanometers, 150-170 nanometers, or 170-200 nanometers.
As shown in fig. 6, in step (8): then, a suspension of third-sized metal nanoparticles is spin-coated on the first power chip 101, and then a drying process is performed to form a third metal nanoparticle layer 110, such that the third metal nanoparticle layer 110 fills the first trench 103 and covers the upper surface of the first power chip 101, wherein the particle size of the third-sized metal nanoparticles is larger than the particle size of the second-sized metal nanoparticles.
In a specific embodiment, the material of the third-sized metal nanoparticles is one or two or more of gold, silver, copper, cobalt, nickel, and titanium. The third size metal nanoparticles have a particle size of 300-500 nanometers.
In a specific embodiment, the concentration of the third-sized metal nanoparticles in the suspension of third-sized metal nanoparticles is 10-60 mg/ml, more preferably, the concentration of the third-sized metal nanoparticles in the suspension of third-sized metal nanoparticles is 10-20 mg/ml, 20-30 mg/ml, 30-40 mg/ml, 40-50 mg/ml, or 50-60 mg/ml, specifically, the rotation speed of spin-coating the suspension of third-sized metal nanoparticles is 4000-8000 rpm, more preferably, the rotation speed of spin-coating the suspension of third-sized metal nanoparticles is 4000-5000 rpm, 5000-6000 rpm, 6000-7000 rpm, or 7000-8000 rpm.
In more specific embodiments, the third size metallic nanoparticles are specifically silver nanoparticles or gold nanoparticles, and the third size metallic nanoparticles have a particle size of 300-340 nanometers, 340-380 nanometers, 380-420 nanometers, 420-460 nanometers, or 460-500 nanometers.
As shown in fig. 7, in step (9): then, an epoxy resin layer 111 is formed on the first temporary carrier substrate, the epoxy resin layer 111 only wraps the side surface of the first power chip 101, and then the first temporary carrier substrate 100 is removed to form a first power chip sub-module 112.
As shown in fig. 8, in step (10): next, providing a circuit board 113, disposing a plurality of the first power chip sub-modules 112 on the circuit board 113, forming an encapsulation layer 114 to wrap the plurality of first power chip sub-modules 112, and then providing a heat dissipation member 115, wherein a lower surface of the heat dissipation member 115 has a plurality of protrusions, and the heat dissipation member 115 is pressed onto upper surfaces of the plurality of first power chip sub-modules 112, so that the plurality of protrusions are respectively embedded into the third metal nanoparticle layer 110 in the first grooves 103.
In a specific embodiment, the encapsulation layer 114 includes epoxy, and the heat spreader 115 is made of copper or aluminum.
In a more specific embodiment, the protrusions are formed by an etching process or a mechanical cutting process.
As shown in fig. 8, the present invention further provides a heat dissipation type power module, which is formed by the above-mentioned manufacturing method.
Compared with the prior art, the heat dissipation type power module and the preparation method thereof have the following beneficial effects:
in the preparation process of the heat dissipation type power module, the first groove, the second groove positioned at the bottom of the first groove and the third groove positioned at the bottom of the second groove are formed on the upper surface of the first power chip, so that the width of the third groove can be effectively reduced, and meanwhile, the second groove and the third groove are formed by utilizing a wet etching process, so that mechanical stress and thermal stress caused by laser cutting can be avoided, and further, the functional core area of the power chip can be effectively prevented from being damaged.
The third grooves cannot be effectively filled when a conventional electroplating process or metal nanoparticles with conventional sizes are used for spin-coating filling, so that holes are easy to appear.
Furthermore, the lower surface of the heat dissipation piece is provided with a plurality of protrusions, the heat dissipation piece is pressed on the upper surface of the plurality of first power chip sub-modules, the plurality of protrusions are respectively embedded into the third metal nanoparticle layer in the first groove, and therefore the joint strength of the heat dissipation piece is improved, and meanwhile the heat dissipation efficiency is improved.
The foregoing embodiments are merely illustrative of the principles and utilities of the present invention and are not intended to limit the invention. Any person skilled in the art can modify or change the above-mentioned embodiments without departing from the spirit and scope of the present invention. Accordingly, it is intended that all equivalent modifications or changes which can be made by those skilled in the art without departing from the spirit and technical spirit of the present invention be covered by the claims of the present invention.
Claims (9)
1. A preparation method of a heat dissipation type power module is characterized by comprising the following steps: the method comprises the following steps:
step (1): providing a first temporary carrier substrate, and arranging a first power chip on the first temporary carrier substrate;
step (2): then coating a photoresist on the first temporary carrier substrate, and forming a first etching mask through an exposure and development process;
and (3): etching the upper surface of the first power chip by using the first etching mask to form a plurality of first grooves arranged at intervals;
and (4): then coating a photo-induced anti-etching agent in the first grooves, forming second etching masks through an exposure and development process, and etching the bottom surface of each first groove by using the second etching masks to form a second groove, wherein the ratio of the width of the second groove to the width of the first groove is 0.3-0.6;
and (5): then coating photoresist in the first groove and the second groove, forming a third etching mask through an exposure and development process, and etching the bottom surface of each second groove by using the third etching mask to form a third groove, wherein the ratio of the width of the third groove to the width of the second groove is 0.2-0.4;
and (6): then, spin-coating a suspension of metal nanoparticles with a first size on the first power chip, and then performing drying treatment to form a first metal nanoparticle layer, so that the third groove is filled with the first metal nanoparticle layer;
and (7): then, spin-coating a suspension of second-sized metal nanoparticles on the first power chip, and then performing drying treatment to form a second metal nanoparticle layer, so that the second metal nanoparticle layer fills the second groove, wherein the particle size of the second-sized metal nanoparticles is larger than that of the first-sized metal nanoparticles;
and (8): then, spin-coating a suspension of third-sized metal nanoparticles on the first power chip, and then performing drying treatment to form a third metal nanoparticle layer, so that the third metal nanoparticle layer fills the first trench and covers the upper surface of the first power chip, wherein the particle size of the third-sized metal nanoparticles is larger than that of the second-sized metal nanoparticles;
and (9): then forming an epoxy resin layer on the first temporary carrier substrate, wherein the epoxy resin layer only wraps the side surface of the first power chip, and then removing the first temporary carrier substrate to form a first power chip sub-module;
step (10): and then providing a circuit board, arranging a plurality of first power chip sub-modules on the circuit board, forming an encapsulation layer to wrap the first power chip sub-modules, and then providing a heat dissipation piece, wherein the lower surface of the heat dissipation piece is provided with a plurality of bulges, and pressing the heat dissipation piece to the upper surfaces of the first power chip sub-modules so that the bulges are respectively embedded into the third metal nanoparticle layer in the first groove.
2. The method for manufacturing a heat dissipation power module according to claim 1, wherein: in the step (3), the first trenches are formed through a wet etching process or a dry etching process, and a distance between adjacent first trenches is greater than a width of the first trenches.
3. The method for manufacturing a heat dissipation power module according to claim 1, wherein: in the step (4), the second trench is formed through a wet etching process, and the ratio of the width of the second trench to the width of the first trench is 0.4-0.5.
4. The method for manufacturing a heat dissipation power module according to claim 1, wherein: in the step (5), the third trench is formed through a wet etching process, and a ratio of the width of the third trench to the width of the second trench is 0.25-0.35.
5. The method for manufacturing a heat dissipation power module according to claim 1, wherein: the first size metal nanoparticles, the second size metal nanoparticles and the third size metal nanoparticles are made of one or two or more of gold, silver, copper, cobalt, nickel and titanium.
6. The method for manufacturing a heat dissipation power module according to claim 5, wherein: the particle size of the first-size metal nanoparticles is 10-60 nanometers, the particle size of the second-size metal nanoparticles is 90-200 nanometers, and the particle size of the third-size metal nanoparticles is 300-500 nanometers.
7. The method for manufacturing a heat dissipation power module according to claim 1, wherein: the packaging layer comprises epoxy resin, and the heat dissipation piece is made of copper or aluminum.
8. The method for manufacturing a heat dissipation power module according to claim 1, wherein: the protrusions are formed through an etching process or a mechanical cutting process.
9. A heat dissipation type power module, characterized by being formed by the manufacturing method of any one of claims 1 to 8.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202211075633.XA CN115148609B (en) | 2022-09-05 | 2022-09-05 | Heat dissipation type power module and preparation method thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202211075633.XA CN115148609B (en) | 2022-09-05 | 2022-09-05 | Heat dissipation type power module and preparation method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
CN115148609A true CN115148609A (en) | 2022-10-04 |
CN115148609B CN115148609B (en) | 2022-11-08 |
Family
ID=83416471
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202211075633.XA Active CN115148609B (en) | 2022-09-05 | 2022-09-05 | Heat dissipation type power module and preparation method thereof |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN115148609B (en) |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040203223A1 (en) * | 2003-04-09 | 2004-10-14 | Institute Of Microelectronics | Method to form Cu/OSG dual damascene structure for high performance and reliable interconnects |
US20040217453A1 (en) * | 1998-10-28 | 2004-11-04 | Masahiko Ogino | Semiconductor device, semiconductor wafer, semiconductor module, and a method of manufacturing semiconductor device |
US20080246076A1 (en) * | 2007-01-03 | 2008-10-09 | Nanosys, Inc. | Methods for nanopatterning and production of nanostructures |
US20170162554A1 (en) * | 2015-12-02 | 2017-06-08 | Stmicroelectronics, Inc. | Self-aligned three dimensional chip stack and method for making the same |
US20180337316A1 (en) * | 2017-05-22 | 2018-11-22 | Panasonic Intellectual Property Management Co., Lt d. | Joint structure and manufacturing method thereof |
CN112038505A (en) * | 2020-07-10 | 2020-12-04 | 山东傲晟智能科技有限公司 | Display panel and preparation method thereof |
CN113675099A (en) * | 2021-10-25 | 2021-11-19 | 南通市铭腾精密电子有限公司 | Heat dissipation type stacked package body and manufacturing method thereof |
WO2022110934A1 (en) * | 2020-11-26 | 2022-06-02 | 苏州矽锡谷半导体科技有限公司 | Protective ring member for semiconductor wafer and forming method therefor |
-
2022
- 2022-09-05 CN CN202211075633.XA patent/CN115148609B/en active Active
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040217453A1 (en) * | 1998-10-28 | 2004-11-04 | Masahiko Ogino | Semiconductor device, semiconductor wafer, semiconductor module, and a method of manufacturing semiconductor device |
US20040203223A1 (en) * | 2003-04-09 | 2004-10-14 | Institute Of Microelectronics | Method to form Cu/OSG dual damascene structure for high performance and reliable interconnects |
US20080246076A1 (en) * | 2007-01-03 | 2008-10-09 | Nanosys, Inc. | Methods for nanopatterning and production of nanostructures |
US20170162554A1 (en) * | 2015-12-02 | 2017-06-08 | Stmicroelectronics, Inc. | Self-aligned three dimensional chip stack and method for making the same |
US20180337316A1 (en) * | 2017-05-22 | 2018-11-22 | Panasonic Intellectual Property Management Co., Lt d. | Joint structure and manufacturing method thereof |
CN112038505A (en) * | 2020-07-10 | 2020-12-04 | 山东傲晟智能科技有限公司 | Display panel and preparation method thereof |
WO2022110934A1 (en) * | 2020-11-26 | 2022-06-02 | 苏州矽锡谷半导体科技有限公司 | Protective ring member for semiconductor wafer and forming method therefor |
CN113675099A (en) * | 2021-10-25 | 2021-11-19 | 南通市铭腾精密电子有限公司 | Heat dissipation type stacked package body and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
CN115148609B (en) | 2022-11-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100344833B1 (en) | Package of semiconductor and method for fabricating the same | |
KR100721353B1 (en) | structure and fabrication method of chip-embedded interposer, wafer-level stack structure of different kinds of chips using the same, and resultant package structure | |
TWI436458B (en) | Wafer level package structure and method for manufacturing the same | |
TW202038420A (en) | Chip package structure and manufacturing method thereof | |
TW201143140A (en) | Semiconductor light emitting device and method for manufacturing same | |
KR20100094246A (en) | Light emitting device package and method for fabricating the same | |
CN101017779A (en) | Method for forming the hole on the InP base slice and semiconductor photoelectric unit | |
TW202127596A (en) | Package structure and manufacturing method thereof | |
TW201227898A (en) | Package substrate and fabrication method thereof | |
JP3945380B2 (en) | Semiconductor device and manufacturing method thereof | |
CN113488396B (en) | Semiconductor device and preparation method thereof | |
CN103618042A (en) | Semiconductor light-emitting diode chip | |
CN115148609B (en) | Heat dissipation type power module and preparation method thereof | |
CN113506748A (en) | Semiconductor stacking component and preparation method thereof | |
US11380644B2 (en) | Semiconductor package including workpiece and method for fabricating the semiconductor package | |
CN110707068B (en) | Semiconductor interconnection structure and preparation method thereof | |
TW202221880A (en) | Package structure and manufacturing method thereof | |
CN112420641A (en) | Power element packaging structure and preparation method thereof | |
JP2010239018A (en) | Semiconductor device, and method of manufacturing semiconductor device using the same | |
TW200810047A (en) | Structure and manufacturing method of package base for power semiconductor device | |
JP4084737B2 (en) | Semiconductor device | |
CN113471083B (en) | Semiconductor stack packaging structure and preparation method thereof | |
CN215731689U (en) | Semiconductor device and lead frame | |
US20130313710A1 (en) | Semiconductor Constructions and Methods of Forming Semiconductor Constructions | |
CN109065510A (en) | A kind of chip-packaging structure and preparation method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant |