CN105593985B - 具有高迁移率沟道的半导体器件 - Google Patents
具有高迁移率沟道的半导体器件 Download PDFInfo
- Publication number
- CN105593985B CN105593985B CN201480053562.0A CN201480053562A CN105593985B CN 105593985 B CN105593985 B CN 105593985B CN 201480053562 A CN201480053562 A CN 201480053562A CN 105593985 B CN105593985 B CN 105593985B
- Authority
- CN
- China
- Prior art keywords
- semiconductor devices
- doped region
- channel
- mobility channel
- mobility
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/015—Manufacture or treatment of FETs having heterojunction interface channels or heterojunction gate electrodes, e.g. HEMT
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/027—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs
- H10D30/0278—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs forming single crystalline channels on wafers after forming insulating device isolations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/47—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 2D charge carrier gas channels, e.g. nanoribbon FETs or high electron mobility transistors [HEMT]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/608—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having non-planar bodies, e.g. having recessed gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/751—Insulated-gate field-effect transistors [IGFET] having composition variations in the channel regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/01—Manufacture or treatment
- H10D62/021—Forming source or drain recesses by etching e.g. recessing by etching and then refilling
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/025—Manufacture or treatment forming recessed gates, e.g. by using local oxidation
- H10D64/027—Manufacture or treatment forming recessed gates, e.g. by using local oxidation by etching at gate locations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0167—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/017—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0227—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Thin Film Transistor (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/040,366 US9245971B2 (en) | 2013-09-27 | 2013-09-27 | Semiconductor device having high mobility channel |
| US14/040,366 | 2013-09-27 | ||
| PCT/US2014/054593 WO2015047709A1 (en) | 2013-09-27 | 2014-09-08 | Semiconductor device having high mobility channel |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN105593985A CN105593985A (zh) | 2016-05-18 |
| CN105593985B true CN105593985B (zh) | 2019-01-18 |
Family
ID=51541404
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201480053562.0A Expired - Fee Related CN105593985B (zh) | 2013-09-27 | 2014-09-08 | 具有高迁移率沟道的半导体器件 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US9245971B2 (enExample) |
| EP (1) | EP3050094A1 (enExample) |
| JP (1) | JP2016532284A (enExample) |
| CN (1) | CN105593985B (enExample) |
| WO (1) | WO2015047709A1 (enExample) |
Families Citing this family (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9698234B2 (en) * | 2014-08-08 | 2017-07-04 | Samsung Electronics Co., Ltd. | Interface layer for gate stack using O3 post treatment |
| US9397003B1 (en) * | 2015-05-27 | 2016-07-19 | Globalfoundries Inc. | Method for forming source/drain contacts during CMOS integration using confined epitaxial growth techniques |
| KR102302073B1 (ko) | 2015-07-28 | 2021-09-14 | 삼성전자주식회사 | 반도체 소자 및 그 제조 방법 |
| US10050119B2 (en) * | 2016-09-02 | 2018-08-14 | Globalfoundries Inc. | Method for late differential SOI thinning for improved FDSOI performance and HCI optimization |
| WO2018182620A1 (en) * | 2017-03-30 | 2018-10-04 | Intel Corporation | Transistors employing cap layer for ge-rich source/drain regions |
| FR3066646B1 (fr) * | 2017-05-18 | 2019-12-13 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Realisation d'un transistor mos a base d'un materiau semiconducteur bidimensionnel |
| US10043826B1 (en) * | 2017-07-26 | 2018-08-07 | Qualcomm Incorporated | Fully depleted silicon on insulator integration |
| KR20190034822A (ko) * | 2017-09-25 | 2019-04-03 | 삼성전자주식회사 | 반도체 장치 |
| US10431695B2 (en) * | 2017-12-20 | 2019-10-01 | Micron Technology, Inc. | Transistors comprising at lease one of GaP, GaN, and GaAs |
| US10825816B2 (en) * | 2017-12-28 | 2020-11-03 | Micron Technology, Inc. | Recessed access devices and DRAM constructions |
| US10319586B1 (en) | 2018-01-02 | 2019-06-11 | Micron Technology, Inc. | Methods comprising an atomic layer deposition sequence |
| US10734527B2 (en) | 2018-02-06 | 2020-08-04 | Micron Technology, Inc. | Transistors comprising a pair of source/drain regions having a channel there-between |
| CN111081780B (zh) * | 2019-12-20 | 2022-03-15 | 电子科技大学 | 一种有效提升响应度的太赫兹探测器 |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1477718A (zh) * | 2002-08-21 | 2004-02-25 | ������������ʽ���� | 半导体器件 |
| WO2007115585A1 (en) * | 2006-04-11 | 2007-10-18 | Freescale Semiconductor, Inc. | Method of forming a semiconductor device and semiconductor device |
| US20090085125A1 (en) * | 2007-09-28 | 2009-04-02 | Samsung Electronics Co., Ltd. | MOS transistor and CMOS transistor having strained channel epi layer and methods of fabricating the transistors |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2000012838A (ja) * | 1998-06-22 | 2000-01-14 | Toshiba Corp | Mis型トランジスタ及びその製造方法 |
| JP2002100762A (ja) * | 2000-09-22 | 2002-04-05 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
| JP2003092399A (ja) * | 2001-09-18 | 2003-03-28 | Matsushita Electric Ind Co Ltd | 半導体装置及びその製造方法 |
| JP2005051140A (ja) * | 2003-07-31 | 2005-02-24 | Toshiba Corp | 半導体装置およびその製造方法 |
| US7704833B2 (en) | 2004-08-25 | 2010-04-27 | Intel Corporation | Method of forming abrupt source drain metal gate transistors |
| US7545003B2 (en) | 2007-09-29 | 2009-06-09 | Intel Corporation | Defect-free source/drain extensions for MOSFETS having germanium based channel regions |
| JP5107680B2 (ja) * | 2007-11-16 | 2012-12-26 | パナソニック株式会社 | 半導体装置 |
| JP5434365B2 (ja) * | 2009-08-24 | 2014-03-05 | ソニー株式会社 | 半導体装置及びその製造方法 |
| TWI419324B (zh) | 2009-11-27 | 2013-12-11 | Univ Nat Chiao Tung | 具有三五族通道及四族源汲極之半導體裝置及其製造方法 |
| US8999798B2 (en) * | 2009-12-17 | 2015-04-07 | Applied Materials, Inc. | Methods for forming NMOS EPI layers |
| CN102117750B (zh) | 2009-12-30 | 2012-08-29 | 中国科学院微电子研究所 | Mosfet结构及其制作方法 |
| CN102569394B (zh) * | 2010-12-29 | 2014-12-03 | 中芯国际集成电路制造(北京)有限公司 | 晶体管及其制作方法 |
| US8791502B2 (en) | 2011-10-09 | 2014-07-29 | The Institute of Microelectronics Chinese Academy of Science | Semiconductor device and method of manufacturing the same |
-
2013
- 2013-09-27 US US14/040,366 patent/US9245971B2/en active Active
-
2014
- 2014-09-08 JP JP2016516879A patent/JP2016532284A/ja active Pending
- 2014-09-08 CN CN201480053562.0A patent/CN105593985B/zh not_active Expired - Fee Related
- 2014-09-08 WO PCT/US2014/054593 patent/WO2015047709A1/en not_active Ceased
- 2014-09-08 EP EP14766376.9A patent/EP3050094A1/en not_active Ceased
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1477718A (zh) * | 2002-08-21 | 2004-02-25 | ������������ʽ���� | 半导体器件 |
| WO2007115585A1 (en) * | 2006-04-11 | 2007-10-18 | Freescale Semiconductor, Inc. | Method of forming a semiconductor device and semiconductor device |
| US20090085125A1 (en) * | 2007-09-28 | 2009-04-02 | Samsung Electronics Co., Ltd. | MOS transistor and CMOS transistor having strained channel epi layer and methods of fabricating the transistors |
Also Published As
| Publication number | Publication date |
|---|---|
| US9245971B2 (en) | 2016-01-26 |
| EP3050094A1 (en) | 2016-08-03 |
| JP2016532284A (ja) | 2016-10-13 |
| WO2015047709A1 (en) | 2015-04-02 |
| CN105593985A (zh) | 2016-05-18 |
| US20150091060A1 (en) | 2015-04-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN105593985B (zh) | 具有高迁移率沟道的半导体器件 | |
| US10079293B2 (en) | Semiconductor device having a gap defined therein | |
| US9349656B2 (en) | Method of forming a complementary metal-oxide-semiconductor (CMOS) device | |
| US9425296B2 (en) | Vertical tunnel field effect transistor | |
| US9412818B2 (en) | System and method of manufacturing a fin field-effect transistor having multiple fin heights | |
| CN105981145B (zh) | 具有扩散势垒区的晶体管 | |
| US20170278842A1 (en) | Integrated circuits including a finfet and a nanostructure fet | |
| CN113498555B (zh) | 具有通过鳍状桥接区耦合的垂直堆叠的纳米片的晶体管沟道 | |
| KR102226609B1 (ko) | 집적 회로를 위한 필러 저항기 구조 | |
| TW201727831A (zh) | 用於嵌入式記憶體及邏輯技術之垂直電晶體裝置 | |
| US20250254993A1 (en) | Substrate-free integrated circuit structures | |
| CN109155286A (zh) | 异构单元阵列 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| GR01 | Patent grant | ||
| GR01 | Patent grant | ||
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20190118 Termination date: 20210908 |
|
| CF01 | Termination of patent right due to non-payment of annual fee |