CN105516544A - High-definition image processing system - Google Patents

High-definition image processing system Download PDF

Info

Publication number
CN105516544A
CN105516544A CN201510855949.4A CN201510855949A CN105516544A CN 105516544 A CN105516544 A CN 105516544A CN 201510855949 A CN201510855949 A CN 201510855949A CN 105516544 A CN105516544 A CN 105516544A
Authority
CN
China
Prior art keywords
triode
electric capacity
pole
positive pole
resistance
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN201510855949.4A
Other languages
Chinese (zh)
Inventor
钟黎
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Chengdu Sibote Technology Co Ltd
Original Assignee
Chengdu Sibote Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Chengdu Sibote Technology Co Ltd filed Critical Chengdu Sibote Technology Co Ltd
Priority to CN201510855949.4A priority Critical patent/CN105516544A/en
Publication of CN105516544A publication Critical patent/CN105516544A/en
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/14Picture signal circuitry for video frequency region
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/14Picture signal circuitry for video frequency region
    • H04N5/148Video amplifiers

Abstract

The invention discloses a high-definition image processing system, mainly composed of a single chip machine, a signal processing unit, a memory and a decoder respectively connected with the signal chip machine, an image coder connected to the signal processing unit, a converting unit connected to the image coder, an image signal collection unit connected to the converting unit, and a display connected to the decoder. According to the invention, undistorted amplification can be carried out to the collected image signals by the signal processing unit, in addition, the image noise can be filtered by the signal processing unit, and therefore, the images can be played more clearly.

Description

A kind of high-definition image treatment system
Technical field
The present invention relates to image processing field, specifically refer to a kind of high-definition image treatment system.
Background technology
Along with the living standard of people improves constantly, video camera has become amusement equipment important in people's life, can record the drop in oneself life by video camera people.But people are when reviewing video recording, because existing image processing system easily causes picture signal distortion when processing picture signal, so it is unintelligible to cause video recording to be play, have a strong impact on the viewing effect of people to video recording.
Summary of the invention
The object of the invention is to overcome existing image processing system easily causes picture signal distortion defect when processing picture signal, a kind of high-definition image treatment system is provided.
Object of the present invention is achieved through the following technical solutions: a kind of high-definition image treatment system, primarily of single-chip microcomputer, the signal processing unit be connected with single-chip microcomputer respectively, memory and decoder, the image encoder be connected with signal processing unit, the converting unit be connected with image encoder, the picture signal collecting unit be connected with converting unit, and the display be connected with decoder forms.
Further, described signal processing unit by emitter differential amplifier circuit, the compensating circuit be connected with emitter differential amplifier circuit, and the constant voltage circuit be connected with compensating circuit respectively and RC filter circuit form; The input of described emitter differential amplifier circuit is connected with image encoder, and the output of this RC filter circuit is then connected with single-chip microcomputer.
Described emitter differential amplifier circuit is by triode VT1, amplifier P, N pole is connected with the collector electrode of triode VT1, the voltage stabilizing didoe D1 of P pole ground connection, positive pole is connected with the emitter of triode VT1 after resistance R2, the electric capacity C1 that negative pole is then connected with the positive pole of amplifier P, be serially connected in the resistance R3 between the negative pole of amplifier P and output, positive pole is connected with the collector electrode of triode VT1 after resistance R1, negative pole is then in turn through electric capacity C3 that resistance R5 is connected with the output of amplifier P after resistance R4, and form with the electric capacity C2 that resistance R4 is in parallel, the output of described amplifier P, the base stage of triode VT1 are all connected with compensating circuit with the positive pole of electric capacity C3, the plus earth of described electric capacity C1, the positive pole of electric capacity C3 then forms the input of this emitter differential amplifier circuit jointly with the positive pole of electric capacity C1.
Described compensating circuit is by process chip U, triode VT2, the diode D2 that N pole is connected with the base stage of triode VT2, P pole is then connected with the CS pin of process chip U, be serially connected in the resistance R6 between the positive pole of electric capacity C3 and the collector electrode of triode VT2, N pole is connected with the collector electrode of triode VT2, the voltage stabilizing didoe D3 of P pole ground connection, and while positive pole is connected with the RL pin of process chip U, negative pole is then connected with the GATE pin of process chip U, the electric capacity C4 of ground connection forms; The LD pin of described process chip U is connected with the output of amplifier P, its GND pin ground connection, its VIN pin is then connected with constant voltage circuit, PWM pin is then connected with RC filter circuit, ROTP pin is then connected with the emitter of triode VT2; The base stage of described triode VT2 is connected with the base stage of triode VT1; The positive pole of described electric capacity C3 is also connected with RC filter circuit.
Described constant voltage circuit is by triode VT3, triode VT4, be serially connected in the resistance R9 between the base stage of triode VT3 and the collector electrode of triode VT4, positive pole be connected with the base stage of triode VT4, the electric capacity C6 of minus earth, and to form with the resistance R8 that electric capacity C6 is in parallel; The collector electrode of described triode VT4 connects 15V voltage, its emitter is then connected with the negative pole of electric capacity C6, its base stage is then connected with the emitter of triode VT3; The collector electrode of described triode VT3 is then connected with the VIN pin of process chip U.
The electric capacity C5 that described RC filter circuit is connected with the positive pole of electric capacity C3 by positive pole, negative pole is then connected with the PWM pin of process chip U, and form with the resistance R7 that electric capacity C5 is in parallel; The positive pole of described electric capacity C5 and negative pole then form the output of this RC filter circuit jointly.
Described process chip U is AX9021 integrated chip.
The present invention comparatively prior art compares, and has the following advantages and beneficial effect:
(1) the present invention can carry out distortionless amplification to the picture signal collected by signal processing unit, and it can also filter picture noise in addition, thus it is more clear that image can be made to play.
(2) structure of the present invention is simple, volume is little, is convenient to extensive popularization.
Accompanying drawing explanation
Fig. 1 is overall structure block diagram of the present invention.
Fig. 2 is the circuit structure diagram of signal processing unit of the present invention.
Embodiment
Below in conjunction with embodiment, the present invention is described in further detail, but embodiments of the present invention are not limited to this.
Embodiment
As shown in Figure 1, high-definition image treatment system of the present invention, primarily of single-chip microcomputer, the signal processing unit be connected with single-chip microcomputer respectively, memory and decoder, the image encoder be connected with signal processing unit, the converting unit be connected with image encoder, the picture signal collecting unit be connected with converting unit, and the display be connected with decoder forms.
Wherein, picture signal collecting unit is used for gathering picture signal, and its HMP-I image series acquisition module that Beijing Run Guangkaiqin development in science and technology Co., Ltd can be selected to produce realizes.Converting unit is used for being converted to digital electric signal to the picture signal that picture signal collecting unit collects, and it adopts existing analog-to-digital conversion module to realize.Image encoder is used for compressing image, its APG-DVS-3704FD-B type video encoder preferentially using Shanghai Ai Puhuadun Science and Technology Ltd. to produce.Signal processing unit is used for processing picture signal.Single-chip microcomputer is then as control centre of the present invention, and the TMS320C6211 type high speed numerical processor that it preferentially adopts Texas Instrument to produce realizes.Decoder is then for carrying out decompress(ion) to image, and its APG-DVD-3909HD-5U type Video Decoder preferentially adopting Shanghai Ai Puhuadun Science and Technology Ltd. to produce realizes.Memory is used for storing image, and display is then for showing image, and this memory and display all adopt existing technology to realize.
As shown in Figure 2, this signal processing unit by emitter differential amplifier circuit, the compensating circuit be connected with emitter differential amplifier circuit, and the constant voltage circuit be connected with compensating circuit respectively and RC filter circuit form.The input of described emitter differential amplifier circuit is connected with image encoder, and the output of this RC filter circuit is then connected with single-chip microcomputer.
Described emitter differential amplifier circuit can carry out distortionless amplification to picture signal, and it is by triode VT1, amplifier P, resistance R1, resistance R2, resistance R3, resistance R4, resistance R5, electric capacity C1, electric capacity C2, electric capacity C3, and voltage stabilizing didoe D1 forms.
During connection, the N pole of voltage stabilizing didoe D1 is connected with the collector electrode of triode VT1, its P pole ground connection.The positive pole of electric capacity C1 is connected with the emitter of triode VT1 after resistance R2, its negative pole is then connected with the positive pole of amplifier P.Between the negative pole that resistance R3 is then serially connected in amplifier P and output.The positive pole of electric capacity C3 is connected with the collector electrode of triode VT1 after resistance R1, its negative pole is connected with the positive pole of electric capacity C2 after resistance R5.The negative pole of described electric capacity C2 is then connected with the output of amplifier P; Resistance R4 is then in parallel with electric capacity C2.The output of described amplifier P, the base stage of triode VT1 are all connected with compensating circuit with the positive pole of electric capacity C3.The plus earth of described electric capacity C1, the positive pole of electric capacity C3 then forms the input of this emitter differential amplifier circuit jointly with the positive pole of electric capacity C1.
Wherein, triode VT1, resistance R1 and resistance R2 form biasing circuit, and it can guarantee that picture signal is undistorted after amplification, and voltage stabilizing didoe D1 then can protect triode VT1.
Emitter differential amplifier circuit can make picture signal occur certain Frequency Shift when carrying out amplification process to picture signal, make emitter differential amplifier circuit job insecurity, even vibrate, described compensating circuit then can carry out phase compensation to picture signal, makes the work of emitter differential amplifier circuit more stable.This emitter differential amplifier circuit is by process chip U, and triode VT2, electric capacity C4, diode D2, voltage stabilizing didoe D3 and resistance R6 form.
During connection, the N pole of this diode D2 is connected with the base stage of triode VT2, its P pole is then connected with the CS pin of process chip U.Resistance R6 is then serially connected between the positive pole of electric capacity C3 and the collector electrode of triode VT2.The N pole of voltage stabilizing didoe D3 is connected with the collector electrode of triode VT2, its P pole ground connection.Ground connection while the positive pole of electric capacity C4 is connected with the RL pin of process chip U, its negative pole is then connected with the GATE pin of process chip U.
Meanwhile, the LD pin of described process chip U is connected with the output of amplifier P, its GND pin ground connection, its VIN pin is then connected with constant voltage circuit, PWM pin is then connected with RC filter circuit, ROTP pin is then connected with the emitter of triode VT2.The base stage of described triode VT2 is connected with the base stage of triode VT1; The positive pole of described electric capacity C3 is also connected with RC filter circuit.In order to reach better implementation result, described process chip U is preferably AX9021 integrated chip to realize.
Described constant voltage circuit can provide stable operating voltage to signal processing unit, and it is by triode VT3, triode VT4, resistance R8, and resistance R9 and electric capacity C6 forms.Described resistance R9 is serially connected between the base stage of triode VT3 and the collector electrode of triode VT4.The positive pole of electric capacity C6 is connected with the base stage of triode VT4, its minus earth.Resistance R8 is then in parallel with electric capacity C6.The collector electrode of described triode VT4 connects 15V voltage, its emitter is then connected with the negative pole of electric capacity C6, its base stage is then connected with the emitter of triode VT3.The collector electrode of described triode VT3 is then connected with the VIN pin of process chip U.
Described RC filter circuit can filter the image noise in picture signal, the electric capacity C5 that it is connected with the positive pole of electric capacity C3 by positive pole, negative pole is then connected with the PWM pin of process chip U, and forms with the resistance R7 that electric capacity C5 is in parallel.The positive pole of described electric capacity C5 then jointly forms the output of this RC filter circuit with negative pole and is connected with single-chip microcomputer.
During work, picture signal collecting unit gathers picture signal and is transferred to converting unit and is converted to digital electric signal, image encoder sends signal processing unit to after image is compressed, single-chip microcomputer is sent to after picture signal being processed by signal processing unit, single-chip microcomputer sends to memory storage after identifying picture signal, meanwhile, single-chip microcomputer is play by display after also sending to decoder to carry out decompress(ion) picture signal.
As mentioned above, just well the present invention can be implemented.

Claims (7)

1. a high-definition image treatment system, it is characterized in that, primarily of single-chip microcomputer, the signal processing unit be connected with single-chip microcomputer respectively, memory and decoder, the image encoder be connected with signal processing unit, the converting unit be connected with image encoder, the picture signal collecting unit be connected with converting unit, and the display be connected with decoder forms.
2. a kind of high-definition image treatment system according to claim 1, it is characterized in that, described signal processing unit by emitter differential amplifier circuit, the compensating circuit be connected with emitter differential amplifier circuit, and the constant voltage circuit be connected with compensating circuit respectively and RC filter circuit form; The input of described emitter differential amplifier circuit is connected with image encoder, and the output of this RC filter circuit is then connected with single-chip microcomputer.
3. a kind of high-definition image treatment system according to claim 2, it is characterized in that, described emitter differential amplifier circuit is by triode VT1, amplifier P, N pole is connected with the collector electrode of triode VT1, the voltage stabilizing didoe D1 of P pole ground connection, positive pole is connected with the emitter of triode VT1 after resistance R2, the electric capacity C1 that negative pole is then connected with the positive pole of amplifier P, be serially connected in the resistance R3 between the negative pole of amplifier P and output, positive pole is connected with the collector electrode of triode VT1 after resistance R1, negative pole is then in turn through electric capacity C3 that resistance R5 is connected with the output of amplifier P after resistance R4, and form with the electric capacity C2 that resistance R4 is in parallel, the output of described amplifier P, the base stage of triode VT1 are all connected with compensating circuit with the positive pole of electric capacity C3, the plus earth of described electric capacity C1, the positive pole of electric capacity C3 then forms the input of this emitter differential amplifier circuit jointly with the positive pole of electric capacity C1.
4. a kind of high-definition image treatment system according to claim 3, it is characterized in that, described compensating circuit is by process chip U, triode VT2, N pole is connected with the base stage of triode VT2, the diode D2 that P pole is then connected with the CS pin of process chip U, be serially connected in the resistance R6 between the positive pole of electric capacity C3 and the collector electrode of triode VT2, N pole is connected with the collector electrode of triode VT2, the voltage stabilizing didoe D3 of P pole ground connection, and positive pole is connected with the RL pin of process chip U, while negative pole is then connected with the GATE pin of process chip U, the electric capacity C4 of ground connection forms, the LD pin of described process chip U is connected with the output of amplifier P, its GND pin ground connection, its VIN pin is then connected with constant voltage circuit, PWM pin is then connected with RC filter circuit, ROTP pin is then connected with the emitter of triode VT2, the base stage of described triode VT2 is connected with the base stage of triode VT1, the positive pole of described electric capacity C3 is also connected with RC filter circuit.
5. a kind of high-definition image treatment system according to claim 4, it is characterized in that, described constant voltage circuit is by triode VT3, triode VT4, be serially connected in the resistance R9 between the base stage of triode VT3 and the collector electrode of triode VT4, positive pole is connected with the base stage of triode VT4, the electric capacity C6 of minus earth, and forms with the resistance R8 that electric capacity C6 is in parallel; The collector electrode of described triode VT4 connects 15V voltage, its emitter is then connected with the negative pole of electric capacity C6, its base stage is then connected with the emitter of triode VT3; The collector electrode of described triode VT3 is then connected with the VIN pin of process chip U.
6. a kind of high-definition image treatment system according to claim 5, it is characterized in that, the electric capacity C5 that described RC filter circuit is connected with the positive pole of electric capacity C3 by positive pole, negative pole is then connected with the PWM pin of process chip U, and form with the resistance R7 that electric capacity C5 is in parallel; The positive pole of described electric capacity C5 and negative pole then form the output of this RC filter circuit jointly.
7. a kind of high-definition image treatment system according to claim 6, is characterized in that, described process chip U is AX9021 integrated chip.
CN201510855949.4A 2015-11-27 2015-11-27 High-definition image processing system Pending CN105516544A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201510855949.4A CN105516544A (en) 2015-11-27 2015-11-27 High-definition image processing system

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201510855949.4A CN105516544A (en) 2015-11-27 2015-11-27 High-definition image processing system

Publications (1)

Publication Number Publication Date
CN105516544A true CN105516544A (en) 2016-04-20

Family

ID=55724153

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201510855949.4A Pending CN105516544A (en) 2015-11-27 2015-11-27 High-definition image processing system

Country Status (1)

Country Link
CN (1) CN105516544A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111409085A (en) * 2020-04-27 2020-07-14 浙江库科自动化科技有限公司 Inspection intelligent robot with folding angle cock closing function and inspection method thereof

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111409085A (en) * 2020-04-27 2020-07-14 浙江库科自动化科技有限公司 Inspection intelligent robot with folding angle cock closing function and inspection method thereof

Similar Documents

Publication Publication Date Title
CN105872313A (en) High-definition image signal processing system
CN104967947A (en) Low-pass filtering amplification audio processing system based on step-down constant current circuit
CN105323422A (en) High-definition image processing system based on coupling circuit
CN105025197A (en) Intelligent high-definition multi-screen image processing system based on voltage stabilization protection
CN105516544A (en) High-definition image processing system
CN105357416A (en) High-definition image processing system based on coupled circuit and level conversion circuit
CN104410942A (en) Phase shift type audio processing system by low-pass filtering and amplification
CN105430235A (en) High-definition image processing system based on level conversion circuit
CN105516543A (en) High-definition image processing system based on constant-voltage driving circuit
CN106301372A (en) A kind of high precision image data acquisition stocking system based on low-pass filtering treatment
CN105321547A (en) Novel recording system based on analog/digital conversion circuit
CN201418142Y (en) microphone
CN105489238A (en) Novel recording system
CN107422861A (en) A kind of VR motion capture systems for individual military training
CN104700351A (en) High-precision image processing system based on image coding processing
CN106330191A (en) Signal error correction type image data collection and storage system
CN104683659A (en) Audion common emitter amplifying circuit-based high-precision image processing system
CN105915759A (en) Image signal processing system based on signal synchronization demodulation circuit
CN105321544A (en) Analog-digital conversion type novel recording system based on pre-amplification circuit
CN105321545A (en) Pre-amplification type novel recording system based on audio power amplification circuit
CN104469611A (en) Audio processing system for widening range
CN106205667A (en) A kind of ANTENNAUDIO data acquisition stocking system
CN105915760A (en) High-definition image signal processing system based on passive compensating circuit
CN106330190A (en) Error correction type image data collection and storage system based on lowpass filtration
CN105049677B (en) A kind of intelligent high-definition multi-screen image processing system based on noise reduction process

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
WD01 Invention patent application deemed withdrawn after publication

Application publication date: 20160420

WD01 Invention patent application deemed withdrawn after publication