CN100504826C - 改进的接口 - Google Patents
改进的接口 Download PDFInfo
- Publication number
- CN100504826C CN100504826C CNB2004800437802A CN200480043780A CN100504826C CN 100504826 C CN100504826 C CN 100504826C CN B2004800437802 A CNB2004800437802 A CN B2004800437802A CN 200480043780 A CN200480043780 A CN 200480043780A CN 100504826 C CN100504826 C CN 100504826C
- Authority
- CN
- China
- Prior art keywords
- data
- bus
- target device
- signal line
- clock
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000012546 transfer Methods 0.000 claims abstract description 73
- 238000000034 method Methods 0.000 claims abstract description 21
- 230000007246 mechanism Effects 0.000 claims description 31
- 230000000630 rising effect Effects 0.000 claims description 17
- 230000008859 change Effects 0.000 claims description 10
- 230000007704 transition Effects 0.000 claims description 7
- 230000004044 response Effects 0.000 claims description 5
- 230000002401 inhibitory effect Effects 0.000 claims description 3
- 230000005540 biological transmission Effects 0.000 claims 1
- 230000000977 initiatory effect Effects 0.000 claims 1
- 230000003111 delayed effect Effects 0.000 description 5
- 101000891297 Homo sapiens Transcription elongation factor A protein-like 2 Proteins 0.000 description 3
- 102100040425 Transcription elongation factor A protein-like 2 Human genes 0.000 description 3
- 230000009977 dual effect Effects 0.000 description 2
- 230000008520 organization Effects 0.000 description 2
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 238000013404 process transfer Methods 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/20—Handling requests for interconnection or transfer for access to input/output bus
- G06F13/28—Handling requests for interconnection or transfer for access to input/output bus using burst mode transfer, e.g. direct memory access DMA, cycle steal
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Information Transfer Systems (AREA)
- Bus Control (AREA)
Abstract
Description
Claims (28)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/IB2004/002161 WO2006010975A1 (en) | 2004-06-30 | 2004-06-30 | An improved interface |
Publications (2)
Publication Number | Publication Date |
---|---|
CN101002186A CN101002186A (zh) | 2007-07-18 |
CN100504826C true CN100504826C (zh) | 2009-06-24 |
Family
ID=35785928
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB2004800437802A Expired - Lifetime CN100504826C (zh) | 2004-06-30 | 2004-06-30 | 改进的接口 |
Country Status (4)
Country | Link |
---|---|
US (1) | US7917669B2 (zh) |
EP (1) | EP1784734A1 (zh) |
CN (1) | CN100504826C (zh) |
WO (1) | WO2006010975A1 (zh) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140223051A1 (en) * | 2013-02-07 | 2014-08-07 | Andes Technology Corporation | Information collection system |
CN111949580B (zh) * | 2020-08-12 | 2021-11-12 | 深圳安捷丽新技术有限公司 | 多频率内存接口及其配置方法 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4315308A (en) * | 1978-12-21 | 1982-02-09 | Intel Corporation | Interface between a microprocessor chip and peripheral subsystems |
US5758188A (en) * | 1995-11-21 | 1998-05-26 | Quantum Corporation | Synchronous DMA burst transfer protocol having the peripheral device toggle the strobe signal such that data is latched using both edges of the strobe signal |
US5911056A (en) * | 1997-05-01 | 1999-06-08 | Hewlett-Packard Co. | High speed interconnect bus |
US5890005A (en) | 1997-06-02 | 1999-03-30 | Nokia Mobile Phones Limited | Low power, low interconnect complexity microprocessor and memory interface |
TW464808B (en) * | 1999-03-10 | 2001-11-21 | Via Tech Inc | System and method for transmitting data on PCI bus |
US7299329B2 (en) * | 2004-01-29 | 2007-11-20 | Micron Technology, Inc. | Dual edge command in DRAM |
-
2004
- 2004-06-30 CN CNB2004800437802A patent/CN100504826C/zh not_active Expired - Lifetime
- 2004-06-30 EP EP04743830A patent/EP1784734A1/en not_active Ceased
- 2004-06-30 WO PCT/IB2004/002161 patent/WO2006010975A1/en active Application Filing
- 2004-06-30 US US11/630,418 patent/US7917669B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
CN101002186A (zh) | 2007-07-18 |
EP1784734A1 (en) | 2007-05-16 |
WO2006010975A1 (en) | 2006-02-02 |
US7917669B2 (en) | 2011-03-29 |
US20080195775A1 (en) | 2008-08-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8065461B2 (en) | Capturing read data | |
US7286441B1 (en) | Integrated memory controller | |
US6603706B1 (en) | Method and apparatus for synchronization of read data in a read data synchronization circuit | |
US8897090B2 (en) | Memory system having a plurality of serially connected devices | |
CN110366755B (zh) | 在半导体存储器中提供内部存储器命令及控制信号的设备及方法 | |
TWI379302B (en) | High speed interface for non-volatile memory | |
US20050182894A1 (en) | Memory bus polarity indicator system and method for reducing the affects of simultaneous switching outputs (SSO) on memory bus timing | |
US8139390B2 (en) | Mixed data rates in memory devices and systems | |
US7864624B2 (en) | Semiconductor memory device and method for operating the same | |
CN111164692B (zh) | 包含用于半导体存储器的存储器命令的设备及方法 | |
US9129662B2 (en) | Circuits, devices, systems, and methods of operation for capturing data signals | |
US20040128580A1 (en) | Method and apparatus for flexible and programmable clock crossing control with dynamic compensation | |
TWI271744B (en) | Semiconductor memory device having advanced data strobe circuit | |
KR20090026267A (ko) | 고성능 플래시 메모리 데이터 전송 | |
US6404697B1 (en) | Data output device for synchronous memory device | |
US7062625B1 (en) | Input/output cells for a double data rate (DDR) memory controller | |
US8825939B2 (en) | Semiconductor memory device suitable for interconnection in a ring topology | |
CN1860460A (zh) | 在具有等待信息的存储系统上的回声时钟 | |
US12062413B1 (en) | Signal receiver with skew-tolerant strobe gating | |
CN100504826C (zh) | 改进的接口 | |
US20090219770A1 (en) | Semiconductor memory device and operation method thereof | |
US7929358B2 (en) | Data output circuit | |
KR100798794B1 (ko) | 반도체메모리소자의 데이터 입력장치 | |
KR20070027752A (ko) | 개선된 인터페이스 | |
KR20070023973A (ko) | 어드레스 입력방식이 전환 가능한 반도체 메모리 장치 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C41 | Transfer of patent application or patent right or utility model | ||
TR01 | Transfer of patent right |
Effective date of registration: 20160113 Address after: Espoo, Finland Patentee after: NOKIA TECHNOLOGIES OY Address before: Espoo, Finland Patentee before: NOKIA Corp. |
|
TR01 | Transfer of patent right |
Effective date of registration: 20190513 Address after: American New York Patentee after: Origin Asset Group Co.,Ltd. Address before: Espoo, Finland Patentee before: NOKIA TECHNOLOGIES OY |
|
TR01 | Transfer of patent right | ||
CP01 | Change in the name or title of a patent holder |
Address after: California, USA Patentee after: Yuan platform Co. Address before: California, USA Patentee before: Facebook, Inc. |
|
CP01 | Change in the name or title of a patent holder | ||
TR01 | Transfer of patent right |
Effective date of registration: 20231102 Address after: California, USA Patentee after: Facebook, Inc. Address before: New York, United States Patentee before: Origin Asset Group Co.,Ltd. |
|
TR01 | Transfer of patent right | ||
CX01 | Expiry of patent term |
Granted publication date: 20090624 |
|
CX01 | Expiry of patent term |