CA985427A - Memory control system adaptive to different access and cycle times - Google Patents

Memory control system adaptive to different access and cycle times

Info

Publication number
CA985427A
CA985427A CA167,180A CA167180A CA985427A CA 985427 A CA985427 A CA 985427A CA 167180 A CA167180 A CA 167180A CA 985427 A CA985427 A CA 985427A
Authority
CA
Canada
Prior art keywords
control system
memory control
different access
cycle times
system adaptive
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA167,180A
Other languages
English (en)
Other versions
CA167180S (en
Inventor
Michael Sporer
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Bull HN Information Systems Inc
Original Assignee
Honeywell Information Systems Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Honeywell Information Systems Inc filed Critical Honeywell Information Systems Inc
Application granted granted Critical
Publication of CA985427A publication Critical patent/CA985427A/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4204Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
    • G06F13/4234Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus
    • G06F13/4239Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus with asynchronous protocol

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Memory System (AREA)
  • Dram (AREA)
  • Information Transfer Systems (AREA)
  • Multi Processors (AREA)
CA167,180A 1972-04-06 1973-03-27 Memory control system adaptive to different access and cycle times Expired CA985427A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US24161872A 1972-04-06 1972-04-06

Publications (1)

Publication Number Publication Date
CA985427A true CA985427A (en) 1976-03-09

Family

ID=22911449

Family Applications (1)

Application Number Title Priority Date Filing Date
CA167,180A Expired CA985427A (en) 1972-04-06 1973-03-27 Memory control system adaptive to different access and cycle times

Country Status (7)

Country Link
US (1) US3753232A (fr)
JP (1) JPS5638977B2 (fr)
AU (1) AU5388473A (fr)
CA (1) CA985427A (fr)
DE (1) DE2317417A1 (fr)
FR (1) FR2179171B1 (fr)
GB (1) GB1415233A (fr)

Families Citing this family (47)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3950735A (en) * 1974-01-04 1976-04-13 Honeywell Information Systems, Inc. Method and apparatus for dynamically controlling read/write operations in a peripheral subsystem
JPS50104838A (fr) * 1974-01-21 1975-08-19
US3931613A (en) * 1974-09-25 1976-01-06 Data General Corporation Data processing system
US4048623A (en) * 1974-09-25 1977-09-13 Data General Corporation Data processing system
JPS5222838A (en) * 1975-08-15 1977-02-21 Hitachi Ltd Control unit for central controls
JPS5247334A (en) * 1975-10-13 1977-04-15 Fujitsu Ltd Memory control system
US4055851A (en) * 1976-02-13 1977-10-25 Digital Equipment Corporation Memory module with means for generating a control signal that inhibits a subsequent overlapped memory cycle during a reading operation portion of a reading memory cycle
US4053944A (en) * 1976-04-30 1977-10-11 International Business Machines Corporation Microprocessor controlled signal pattern detector
US4095265A (en) * 1976-06-07 1978-06-13 International Business Machines Corporation Memory control structure for a pipelined mini-processor system
US4153941A (en) * 1976-11-11 1979-05-08 Kearney & Trecker Corporation Timing circuit and method for controlling the operation of cyclical devices
US4089052A (en) * 1976-12-13 1978-05-09 Data General Corporation Data processing system
GB1561961A (en) * 1977-04-20 1980-03-05 Int Computers Ltd Data processing units
JPS5821735B2 (ja) * 1977-07-08 1983-05-02 日本電信電話株式会社 メモリ装置制御方式
JPS5440537A (en) * 1977-09-07 1979-03-30 Hitachi Ltd Pipeline control system
US4390969A (en) * 1980-04-21 1983-06-28 Burroughs Corporation Asynchronous data transmission system with state variable memory and handshaking protocol circuits
US4386401A (en) * 1980-07-28 1983-05-31 Sperry Corporation High speed processing restarting apparatus
JPS57101957A (en) * 1980-12-17 1982-06-24 Hitachi Ltd Storage control device
US4692895A (en) * 1983-12-23 1987-09-08 American Telephone And Telegraph Company, At&T Bell Laboratories Microprocessor peripheral access control circuit
US5325513A (en) * 1987-02-23 1994-06-28 Kabushiki Kaisha Toshiba Apparatus for selectively accessing different memory types by storing memory correlation information in preprocessing mode and using the information in processing mode
US5197126A (en) * 1988-09-15 1993-03-23 Silicon Graphics, Inc. Clock switching circuit for asynchronous clocks of graphics generation apparatus
US5265243A (en) * 1989-03-27 1993-11-23 Motorola, Inc. Processor interface controller for interfacing peripheral devices to a processor
JP2762138B2 (ja) * 1989-11-06 1998-06-04 三菱電機株式会社 メモリコントロールユニット
US5263150A (en) * 1990-04-20 1993-11-16 Chai I Fan Computer system employing asynchronous computer network through common memory
US5349652A (en) * 1990-08-31 1994-09-20 Advanced Micro Devices, Inc. Single chip integrated address manager with address translating unit
US5522064A (en) * 1990-10-01 1996-05-28 International Business Machines Corporation Data processing apparatus for dynamically setting timings in a dynamic memory system
JPH0715665B2 (ja) * 1991-06-10 1995-02-22 インターナショナル・ビジネス・マシーンズ・コーポレイション パーソナルコンピユータ
US5802548A (en) * 1991-10-25 1998-09-01 Chips And Technologies, Inc. Software programmable edge delay for SRAM write enable signals on dual purpose cache controllers
US5615358A (en) * 1992-05-28 1997-03-25 Texas Instruments Incorporated Time skewing arrangement for operating memory in synchronism with a data processor
AT401117B (de) * 1993-04-01 1996-06-25 Elin Energieanwendung Einrichtung für eine digital-signalprozessor- platine zur anpassung eines schnellen prozessors an langsame bauteile
US5504877A (en) * 1994-11-29 1996-04-02 Cordata, Inc. Adaptive DRAM timing set according to sum of capacitance valves retrieved from table based on memory bank size
US5987581A (en) * 1997-04-02 1999-11-16 Intel Corporation Configurable address line inverter for remapping memory
WO2000026793A1 (fr) * 1998-10-30 2000-05-11 Atmel Corporation Systeme et procede permettant d'acceder a des donnees situees dans une memoire externe a l'aide de protocoles doubles de minutage de lecture
WO2003036445A1 (fr) * 2001-10-22 2003-05-01 Rambus Inc. Appareil et procede de calibrage de synchronisation pour un systeme de signalisation de dispositif de memoire
US8232860B2 (en) 2005-10-21 2012-07-31 Honeywell International Inc. RFID reader for facility access control and authorization
EP2150901B1 (fr) 2007-05-28 2015-09-16 Honeywell International Inc. Systèmes et procédés de configuration de dispositifs de commande d'accès
CN101765995B (zh) 2007-05-28 2012-11-14 霍尼韦尔国际公司 用于调试访问控制装置的系统和方法
US9704313B2 (en) 2008-09-30 2017-07-11 Honeywell International Inc. Systems and methods for interacting with access control devices
WO2010099575A1 (fr) 2009-03-04 2010-09-10 Honeywell International Inc. Systèmes et procédés destinés à gérer des données vidéo
WO2010106474A1 (fr) 2009-03-19 2010-09-23 Honeywell International Inc. Systèmes et procédés de gestion de dispositifs de contrôle d'accès
US9280365B2 (en) 2009-12-17 2016-03-08 Honeywell International Inc. Systems and methods for managing configuration data at disconnected remote devices
US8707414B2 (en) 2010-01-07 2014-04-22 Honeywell International Inc. Systems and methods for location aware access control management
US8787725B2 (en) 2010-11-11 2014-07-22 Honeywell International Inc. Systems and methods for managing video data
WO2012174603A1 (fr) 2011-06-24 2012-12-27 Honeywell International Inc. Systèmes et procédés de présentation d'informations de système dvm
US10362273B2 (en) 2011-08-05 2019-07-23 Honeywell International Inc. Systems and methods for managing video data
US9344684B2 (en) 2011-08-05 2016-05-17 Honeywell International Inc. Systems and methods configured to enable content sharing between client terminals of a digital video management system
CN104137154B (zh) 2011-08-05 2019-02-01 霍尼韦尔国际公司 用于管理视频数据的系统和方法
US10523903B2 (en) 2013-10-30 2019-12-31 Honeywell International Inc. Computer implemented systems frameworks and methods configured for enabling review of incident data

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL273031A (fr) * 1960-12-30
US3387283A (en) * 1966-02-07 1968-06-04 Ibm Addressing system
US3505651A (en) * 1967-02-28 1970-04-07 Gen Electric Data storage access control apparatus for a multicomputer system
US3537075A (en) * 1967-08-14 1970-10-27 Burroughs Corp Data storage timing system
DE1810413B2 (de) * 1968-11-22 1973-09-06 Siemens AG, 1000 Berlin u. 8000 München Verfahren zum ausgeben von daten aus einer datenverarbeitungsanlage an externe geraete und zum eingeben von daten von den externen geraeten in die datenverarbeitungsanlage
US3634883A (en) * 1969-11-12 1972-01-11 Honeywell Inc Microinstruction address modification and branch system

Also Published As

Publication number Publication date
FR2179171B1 (fr) 1974-05-17
JPS5638977B2 (fr) 1981-09-10
GB1415233A (en) 1975-11-26
AU5388473A (en) 1974-10-03
JPS4917938A (fr) 1974-02-16
FR2179171A1 (fr) 1973-11-16
US3753232A (en) 1973-08-14
DE2317417A1 (de) 1973-10-11

Similar Documents

Publication Publication Date Title
CA985427A (en) Memory control system adaptive to different access and cycle times
CA986230A (en) Virtual memory system
CA978656A (en) Buffer memory system
CA983174A (en) Multi-dimensional access solid state memory
CA989521A (en) Virtual memory system
CA1001316A (en) Memory bank addressing
CA986211A (en) Dryer control system and method
JPS5698787A (en) Memory
CA1028061A (fr) Systeme d'acces de memoire
CA1001315A (en) Memory access device
CA1023857A (fr) Memoire a trois adresses
CA946666A (en) Hologram memory
CA922559A (en) Hologram memory
CA925624A (en) Adaptable associative memory system
CA1023860A (fr) Memoire a classement chronologique et methode d'exploitation
CA998267A (en) Hologram memory readout system
CA897800A (en) Position memory system
CA989520A (en) Memory access control circuit
CA980009A (en) Direct access memory control system
CA915310A (en) Memory system
CA900045A (en) Sequential access memory system
CA907740A (en) Metal-nitride-semiconductor memory
CA917309A (en) Associative memory
CA893370A (en) Associative memory
CA940630A (en) Cylindrical magnetic memory construction