ATE544115T1 - Cache-sektor-zuteilung - Google Patents
Cache-sektor-zuteilungInfo
- Publication number
- ATE544115T1 ATE544115T1 AT08775366T AT08775366T ATE544115T1 AT E544115 T1 ATE544115 T1 AT E544115T1 AT 08775366 T AT08775366 T AT 08775366T AT 08775366 T AT08775366 T AT 08775366T AT E544115 T1 ATE544115 T1 AT E544115T1
- Authority
- AT
- Austria
- Prior art keywords
- cache
- slice
- allocation
- sector
- address
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0806—Multiuser, multiprocessor or multiprocessing cache systems
- G06F12/0811—Multiuser, multiprocessor or multiprocessing cache systems with multilevel cache hierarchies
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0844—Multiple simultaneous or quasi-simultaneous cache accessing
- G06F12/0846—Cache with multiple tag or data arrays being simultaneously accessible
- G06F12/0851—Cache with interleaved addressing
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/10—Address translation
- G06F12/1027—Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB]
- G06F12/1045—Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB] associated with a data cache
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0864—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches using pseudo-associative means, e.g. set-associative or hashing
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/839,663 US8433851B2 (en) | 2007-08-16 | 2007-08-16 | Reducing wiring congestion in a cache subsystem utilizing sectored caches with discontiguous addressing |
| PCT/EP2008/059902 WO2009021835A1 (en) | 2007-08-16 | 2008-07-29 | Cache sector allocation |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE544115T1 true ATE544115T1 (de) | 2012-02-15 |
Family
ID=39748508
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT08775366T ATE544115T1 (de) | 2007-08-16 | 2008-07-29 | Cache-sektor-zuteilung |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US8433851B2 (enExample) |
| EP (1) | EP2179361B1 (enExample) |
| JP (1) | JP5241838B2 (enExample) |
| KR (1) | KR101190403B1 (enExample) |
| CN (1) | CN101784994B (enExample) |
| AT (1) | ATE544115T1 (enExample) |
| WO (1) | WO2009021835A1 (enExample) |
Families Citing this family (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2012135041A2 (en) * | 2011-03-25 | 2012-10-04 | Soft Machines, Inc. | Register file segments for supporting code block execution by using virtual cores instantiated by partitionable engines |
| CN108108188B (zh) | 2011-03-25 | 2022-06-28 | 英特尔公司 | 用于通过使用由可分区引擎实例化的虚拟核来支持代码块执行的存储器片段 |
| US8645404B2 (en) * | 2011-10-21 | 2014-02-04 | International Business Machines Corporation | Memory pattern searching via displaced-read memory addressing |
| US8954672B2 (en) * | 2012-03-12 | 2015-02-10 | Advanced Micro Devices, Inc. | System and method for cache organization in row-based memories |
| KR101858159B1 (ko) | 2012-05-08 | 2018-06-28 | 삼성전자주식회사 | 멀티-cpu 시스템과 이를 포함하는 컴퓨팅 시스템 |
| US8862828B2 (en) * | 2012-06-28 | 2014-10-14 | Intel Corporation | Sub-numa clustering |
| US10073779B2 (en) | 2012-12-28 | 2018-09-11 | Intel Corporation | Processors having virtually clustered cores and cache slices |
| WO2014151043A1 (en) | 2013-03-15 | 2014-09-25 | Soft Machines, Inc. | A method for emulating a guest centralized flag architecture by using a native distributed flag architecture |
| US20140337583A1 (en) * | 2013-05-07 | 2014-11-13 | Lsi Corporation | Intelligent cache window management for storage systems |
| US10013352B2 (en) * | 2014-09-26 | 2018-07-03 | Intel Corporation | Partner-aware virtual microsectoring for sectored cache architectures |
| US9690706B2 (en) | 2015-03-25 | 2017-06-27 | Intel Corporation | Changing cache ownership in clustered multiprocessor |
| US9971700B2 (en) * | 2015-11-06 | 2018-05-15 | Advanced Micro Devices, Inc. | Cache with address space mapping to slice subsets |
| KR20170056782A (ko) * | 2015-11-13 | 2017-05-24 | 에스케이하이닉스 주식회사 | 메모리 시스템 및 메모리 시스템의 동작방법 |
| US9832277B2 (en) * | 2015-11-13 | 2017-11-28 | Western Digital Technologies, Inc. | Systems and methods for adaptive partitioning in distributed cache memories |
| CN105550979A (zh) * | 2015-12-11 | 2016-05-04 | 中国航空工业集团公司西安航空计算技术研究所 | 一种高数据通量纹理Cache层次结构 |
| US10255190B2 (en) * | 2015-12-17 | 2019-04-09 | Advanced Micro Devices, Inc. | Hybrid cache |
| US12293227B2 (en) | 2018-06-21 | 2025-05-06 | Telefonaktiebolaget Lm Ericsson (Publ) | Memory allocation in a hierarchical memory system |
| CN117354268A (zh) * | 2022-06-27 | 2024-01-05 | 深圳市中兴微电子技术有限公司 | 一种报文的缓存方法、装置、电子设备及存储介质 |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5519841A (en) * | 1992-11-12 | 1996-05-21 | Digital Equipment Corporation | Multi instruction register mapper |
| US5553259A (en) * | 1993-07-16 | 1996-09-03 | Unisys Corporation | Apparatus and method for synchronizing the simultaneous loading of cache program word addresses in dual slice registers |
| US6301647B1 (en) * | 1997-12-17 | 2001-10-09 | Via-Cyrix, Inc. | Real mode translation look-aside buffer and method of operation |
| US6332179B1 (en) * | 1999-08-19 | 2001-12-18 | International Business Machines Corporation | Allocation for back-to-back misses in a directory based cache |
| JP3770380B2 (ja) * | 2000-09-19 | 2006-04-26 | シャープ株式会社 | 液晶表示装置 |
| US7055003B2 (en) * | 2003-04-25 | 2006-05-30 | International Business Machines Corporation | Data cache scrub mechanism for large L2/L3 data cache structures |
| ITMI20031640A1 (it) | 2003-08-08 | 2005-02-09 | Mipharm S P A | Base per gel bioadesivi. |
| WO2005041047A2 (en) * | 2003-10-22 | 2005-05-06 | Intel Corporation | Method and apparatus for efficient ordered stores over an interconnection network |
| US7490200B2 (en) * | 2005-02-10 | 2009-02-10 | International Business Machines Corporation | L2 cache controller with slice directory and unified cache structure |
| US7308537B2 (en) * | 2005-02-10 | 2007-12-11 | International Business Machines Corporation | Half-good mode for large L2 cache array topology with different latency domains |
| US7353340B2 (en) * | 2005-08-17 | 2008-04-01 | Sun Microsystems, Inc. | Multiple independent coherence planes for maintaining coherency |
-
2007
- 2007-08-16 US US11/839,663 patent/US8433851B2/en not_active Expired - Fee Related
-
2008
- 2008-07-29 AT AT08775366T patent/ATE544115T1/de active
- 2008-07-29 JP JP2010520524A patent/JP5241838B2/ja not_active Expired - Fee Related
- 2008-07-29 KR KR1020107003131A patent/KR101190403B1/ko not_active Expired - Fee Related
- 2008-07-29 EP EP08775366A patent/EP2179361B1/en not_active Not-in-force
- 2008-07-29 WO PCT/EP2008/059902 patent/WO2009021835A1/en not_active Ceased
- 2008-07-29 CN CN2008801031989A patent/CN101784994B/zh not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| US8433851B2 (en) | 2013-04-30 |
| CN101784994A (zh) | 2010-07-21 |
| WO2009021835A1 (en) | 2009-02-19 |
| KR20100040317A (ko) | 2010-04-19 |
| EP2179361B1 (en) | 2012-02-01 |
| JP2010537265A (ja) | 2010-12-02 |
| JP5241838B2 (ja) | 2013-07-17 |
| EP2179361A1 (en) | 2010-04-28 |
| US20090049248A1 (en) | 2009-02-19 |
| CN101784994B (zh) | 2013-02-13 |
| KR101190403B1 (ko) | 2012-10-12 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| ATE544115T1 (de) | Cache-sektor-zuteilung | |
| TWI515563B (zh) | 用於階層式記憶體系統之記憶體管理 | |
| US8688900B2 (en) | Cache memory management in a flash cache architecture | |
| US9921972B2 (en) | Method and apparatus for implementing a heterogeneous memory subsystem | |
| BRPI0600347A (pt) | métodos e sistema para virtualização de endereços fìsicos de convidado em ambiente de máquina virtual | |
| US10409725B2 (en) | Management of shared pipeline resource usage based on level information | |
| US8176255B2 (en) | Allocating space in dedicated cache ways | |
| KR100681974B1 (ko) | 계층적 캐쉬 라인 교체를 위한 방법, 시스템, 및 장치 | |
| JP2019506676A5 (enExample) | ||
| US9058268B1 (en) | Apparatus, system and method for memory management | |
| ATE474271T1 (de) | Dma-deskriptoren-warteschlangen-lese-und-cache- schreib-zeigeranordnung | |
| TWI497296B (zh) | 記憶體配置與分頁位址轉換系統及方法 | |
| CN108804350A (zh) | 一种内存访问方法及计算机系统 | |
| IN2012DN00839A (enExample) | ||
| TW200606640A (en) | Method, system, and program for utilizing a virtualized data structure table | |
| JP2017502435A5 (enExample) | ||
| EP2302500A3 (en) | Application and tier configuration management in dynamic page realloction storage system | |
| TW200502679A (en) | Access request for a data processing system having no system memory | |
| JP2004164641A5 (enExample) | ||
| KR20090108716A (ko) | 프로세서의 캐시 폴리시를 설정하기 위한 방법 및 장치 | |
| CN101310259B (zh) | 用于共享l2映射高速缓存的对称分配的方法和系统 | |
| GB2377298A (en) | Method for controlling cache system comprising direct-mapped cache and fully-associative buffer | |
| WO2014042649A1 (en) | Cache coherence directory in multi-processor architectures | |
| US8812788B2 (en) | Virtual cache window headers for long term access history | |
| US9396128B2 (en) | System and method for dynamic allocation of unified cache to one or more logical units |