WO2024054353A1 - Rigid sapphire based direct patterning deposition mask - Google Patents

Rigid sapphire based direct patterning deposition mask Download PDF

Info

Publication number
WO2024054353A1
WO2024054353A1 PCT/US2023/030908 US2023030908W WO2024054353A1 WO 2024054353 A1 WO2024054353 A1 WO 2024054353A1 US 2023030908 W US2023030908 W US 2023030908W WO 2024054353 A1 WO2024054353 A1 WO 2024054353A1
Authority
WO
WIPO (PCT)
Prior art keywords
mask
substrate
sapphire
deposition
etching
Prior art date
Application number
PCT/US2023/030908
Other languages
French (fr)
Inventor
Amalkumar P. Ghosh
Howard Lin
Fridrich Vazan
Ilyas I. Khayrullin
Fangchao ZHAO
Kerry TICE
Timothy CONSIDINE
Laurie Sziklas
Original Assignee
Emagin Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US18/236,243 external-priority patent/US20240081135A1/en
Application filed by Emagin Corporation filed Critical Emagin Corporation
Publication of WO2024054353A1 publication Critical patent/WO2024054353A1/en

Links

Classifications

    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C14/00Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
    • C23C14/04Coating on selected surface areas, e.g. using masks
    • C23C14/042Coating on selected surface areas, e.g. using masks using masks
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K71/00Manufacture or treatment specially adapted for the organic devices covered by this subclass
    • H10K71/10Deposition of organic active material
    • H10K71/16Deposition of organic active material using physical vapour deposition [PVD], e.g. vacuum deposition or sputtering
    • H10K71/166Deposition of organic active material using physical vapour deposition [PVD], e.g. vacuum deposition or sputtering using selective deposition, e.g. using a mask

Definitions

  • the present application is directed to direct patterning deposition (dPd). More particularly, the present invention is directed to dPd technology in displays.
  • Shadow-mask-based deposition is a process by which a layer of material is deposited onto the surface of a substrate such that the desired pattern of the layer is defined during the deposition process itself. This is deposition technique is sometimes referred to as "direct patterning.”
  • the desired material is vaporized at a source that is located at a distance from the substrate, with a shadow mask positioned between them.
  • the vaporized atoms of the material travel toward the substrate, they pass through a set of through-holes in the shadow mask, which is positioned just in front of the substrate surface.
  • the through-holes i.e., apertures
  • the shadow mask blocks passage of all vaporized atoms except those that pass through the through-holes, which deposit on the substrate surface in the desired pattern.
  • Shadow-mask-based deposition is analogous to silk-screening techniques used to form patterns (e.g., uniform numbers, etc.) on articles of clothing or stenciling used to develop artwork.
  • Shadow-mask-based deposition has been used for many years in the integrated-circuit (IC) industry to deposit patterns of material on substrates, due, in part, to the fact that it avoids the need for patterning a material layer after it has been deposited. As a result, its use eliminates the need to expose the deposited material to harsh chemicals (e.g., acid-based etchants, caustic photolithography development chemicals, etc.) to pattern it. In addition, shadow-mask-based deposition requires less handling and processing of the substrate, thereby reducing the risk of substrate breakage and increasing fabrication yield. Furthermore, many materials, such as organic materials, cannot be subjected to photolithographic chemicals without damaging them, which makes depositing such materials by shadow mask a necessity.
  • harsh chemicals e.g., acid-based etchants, caustic photolithography development chemicals, etc.
  • a high quality dPd mask is a key fixture for dPd manufacturing, particularly for OLED microdisplays.
  • OLED microdisplays By using direct patterning of OLED with stencil lithography, high-efficiency, high-resolution OLED microdisplays can be fabricated.
  • Color emitter deposition for OLED uses a shadow mask that can have nm scale features.
  • the shadow masks have precision and accuracy to match the underlying transistor of the microdisplay and create color emitters at higher resolution.
  • a flat substrate such as a silicon wafer, as known, was used to build a shadow mask.
  • a thin film such as silicon nitride, is deposited on both sides of the substrate using chemical vapor deposition (CVD). This silicon nitride layer may function as an etch barrier on one side and a free-standing membrane on the other side. Silicon oxide, aluminum oxide, or other thin film materials also have been used instead of the silicon nitride.
  • One side of the thin film is etched to expose the substrate for a subsequent through substrate etch process.
  • the silicon nitride may be patterned using photolithography and dry etched to remove silicon nitride.
  • the other side of the thin film is patterned using lithography and etched to create the desired shadow mask pattern. Again, this may use photolithography with dry etch. Of course, other patterning methods may be used.
  • U.S. Patent No. 9,385,323 (Chan et al.) describes this prior art process in detail.
  • the through substrate etch freely suspends the thin film, which enables the film to be used as a shadow mask.
  • the substrate may be etched using, for example, potassium hydroxide.
  • Patterned evaporation may be performed through the shadow mask.
  • a microdisplay substrate is placed near or in contact with the shadow mask.
  • the setup can be brought into a deposition system to evaporate material. After evaporation, there will be a patterned material on the substrate. This is illustrated in FIG. 2.
  • the dPd mask must be manufactured as flat as possible.
  • a silicon (Si) wafer has been used as the frame material. See FIG. 3.
  • a SiN (silicon nitride) film is deposited, then a high-resolution pattern is made. See FIG. 4 which depicts a typical 1pm SiN mask for a dPd process.
  • Si wafer up to 35pm warpage for 0.7mm Si is typical in the integrated circuit (IC) industry
  • IC integrated circuit
  • the Si-based dPd mask warpage can be as high as 30-40pm (see Fig. 5 which depicts an example of dPd mask warpage measured across an 8-inch wafer, with a SiN membrane on top of an Si frame).
  • Table 1 below shows an example of dPd mask warpage across an 8 inch wafer, with a Silicon Nitride membrane on top of an Si frame at points 1-4 of FIG. 5:
  • a shadow mask must be supported only at its perimeter to avoid blocking the passage of vaporized atoms to the through-hole pattern.
  • the center of the shadow mask can sag due to gravity, which further exacerbates feathering issues. See FIG. 6 which depicts an example of feathering distance calculated for two deposition angles as the wafer-to-mask gap varies from 1 to 10 micrometers.
  • a second challenge is the related to the manufacturability of the substrate.
  • a suitable process has to be designed for substrate etch, chemical compatibility, etc.
  • Substrate properties and process integration have to be considered.
  • the present invention is directed to a direct patterning deposition mask for OLED deposition, where the mask includes a sapphire substrate, and a silicon nitride (SiN) membrane.
  • the sapphire substrate thickness may be, for example, between 0.7 and 2 mm.
  • the sapphire substrate (wafer) diameter includes may be, for example, 200mm diameter or 300mm diameter.
  • a sapphire wafer patterning process is preferably compatible with the SiN membrane process. Warpage of the substrate may be limited to, for example, less than lOum.
  • the mask improves OLED pixel deposition feathering and OLED performance.
  • a process for etching a sapphire substrate includes at least two of the steps of mechanical drilling, wet etching; dry etching, and laser-induced etching, plus wet etching.
  • FIG. 1 is an example of major fabrication steps for a prior art silicon nitride membrane, including (1) silicon wafer; (2) silicon nitride deposition; (3) backside lithography; (4) front side lithography; and (5) through wafer etch from back-side.
  • FIG. 2 is a simplified view illustrating deposition through a shadow mask.
  • FIG. 3 is a top, plan view of a typical prior art Ip SiN mask for a dPd process.
  • FIG. 4 is a simplified view illustrating a prior art example of a SiN mask cross section.
  • FIG. 5 is a simplified view of an example of dPd mass warpage measured across an eight inch wafer, with a SiN membrane on top of a Si frame, as shown in Table 1 (above).
  • FIG. 6 is a graphical depiction of an example of feathering distance calculated for two deposition angles as a wafer-to-mask gap varies from 1 to 10pm.
  • FIG. 7 is a simplified view major manufacturing steps for silicon nitride membrane, including (1) sapphire wafer; (2) silicon nitride deposition; (3) backside lithography; (4) front side lithography; and (5) through sapphire wafer wet etch from backside.
  • FIG. 8 depicts the simplified steps for an example of a process for making a sapphire based SiN mask.
  • the present invention is directed to a direct patterning deposition mask for OLED deposition.
  • the mask includes a sapphire substrate and a Silicon Nitride (SiN) membrane.
  • SiN Silicon Nitride
  • the present invention is directed to sapphire as the base material for SiN deposition and patterning. See FIG. 7 which depicts a method for manufacturing a sapphire wafer as a dPd mask base material.
  • Sapphire wafers with very good rigidity have been widely used in the LED industry. Sapphire wafers have a Young's Modulus that is approximately two times as high as Si wafers (as shown in Table 2 below which shows sapphire and silicon properties as comparted to silicon nitride, diamond and invar).
  • 1.3mm thick sapphire warpage can be controlled to ⁇ 8pm based on an investigation shown in Table 3 (below) which depicts examples of silicon wafer warpage as compared to Table 4 (below) which depicts sapphire wafer warpage.
  • wafers masked with SiN are placed in a high-temperature process tanks with a mixture of etching and buffering agents.
  • a plasma-enhanced chemical vapor process adds a silicon dioxide mask onto the sapphire substrate, and lithography exposes the required pattern.
  • the mixture is at temperatures, for example, 260 to 300°C.
  • the high temperature wet etching process holds the advantage over dry etching in terms of speed, cost, and scalability.
  • the sapphire substrate thickness is preferably between 0.7 and 2 mm.
  • the sapphire substrate preferably has a diameter in the range of 200mm diameter to 300mm diameter. Warpage of the substrate is preferably ⁇ 10um.
  • selective laser-induced etching SLE
  • sapphire is modified internally by laser radiation to increase chemical etchability.
  • short pulse duration fs-ps
  • a small focal volume a few pm 3
  • the modified sapphire is removed by wet etching, such as with a potassium hydroxide (KOH) etch.
  • KOH potassium hydroxide
  • ultra- short pulsed laser radiation is focused into a volume of substrate.
  • the pulse energy is absorbed only in the focus volume based on a multiphoton process.
  • the process modifies the substrate without cracking it, thereby changing its chemical properties. This way, the material can be selectively chemically etched.
  • etch methods may be used with respect to sapphire etching.
  • ICP inductively coupled plasma
  • RIE reactive ion etching
  • FIG. 8 depicts an example of a process for making a sapphire based SiN mask.
  • the process begins with a sapphire substrate having SiN membrane.
  • a pattern is placed on the SiN membrane by, one or more of mechanical drilling, wet etching, dry etching, selective and laser-induced etching plus wet etch.
  • Photoresist is applied to the substrate, removal of sapphire (mechanical think down), of the surface of the membrane opposite the pattern, for example, removal of 0.8 to 1.3 mm of sapphire, then laser treatment plus wet etch to remove a remaining 0.5 mm of sapphire.

Abstract

A direct patterning deposition mask for OLED deposition is provided where the mask includes a sapphire substrate; and a Silicon Nitride (SiN) membrane. The sapphire substrate thickness may be between 0.7 and 2 mm. The sapphire substrate may have a diameter in the range of 200mm diameter to 300mm diameter. Warpage of the substrate is preferably less than <10um.

Description

Rigid Sapphire Based Direct Patterning Deposition Mask
Cross-Reference to Related Application
[oooi] This application claims priority to U.S. Provisional Patent Application No. 63/403,964 filed September 6, 2022, entitled Rigid Sapphire Based Direct Patterning Deposition Mask, pending.
Background of the Invention
[0002] The present application is directed to direct patterning deposition (dPd). More particularly, the present invention is directed to dPd technology in displays.
[0003] Shadow-mask-based deposition is a process by which a layer of material is deposited onto the surface of a substrate such that the desired pattern of the layer is defined during the deposition process itself. This is deposition technique is sometimes referred to as "direct patterning."
[0004] In a typical shadow-mask deposition process, the desired material is vaporized at a source that is located at a distance from the substrate, with a shadow mask positioned between them. As the vaporized atoms of the material travel toward the substrate, they pass through a set of through-holes in the shadow mask, which is positioned just in front of the substrate surface. The through-holes (i.e., apertures) are arranged in the desired pattern for the material on the substrate. As a result, the shadow mask blocks passage of all vaporized atoms except those that pass through the through-holes, which deposit on the substrate surface in the desired pattern. Shadow-mask-based deposition is analogous to silk-screening techniques used to form patterns (e.g., uniform numbers, etc.) on articles of clothing or stenciling used to develop artwork.
[0005] Shadow-mask-based deposition has been used for many years in the integrated-circuit (IC) industry to deposit patterns of material on substrates, due, in part, to the fact that it avoids the need for patterning a material layer after it has been deposited. As a result, its use eliminates the need to expose the deposited material to harsh chemicals (e.g., acid-based etchants, caustic photolithography development chemicals, etc.) to pattern it. In addition, shadow-mask-based deposition requires less handling and processing of the substrate, thereby reducing the risk of substrate breakage and increasing fabrication yield. Furthermore, many materials, such as organic materials, cannot be subjected to photolithographic chemicals without damaging them, which makes depositing such materials by shadow mask a necessity.
[0006] A high quality dPd mask is a key fixture for dPd manufacturing, particularly for OLED microdisplays.
[0007] By using direct patterning of OLED with stencil lithography, high-efficiency, high-resolution OLED microdisplays can be fabricated. Color emitter deposition for OLED uses a shadow mask that can have nm scale features. The shadow masks have precision and accuracy to match the underlying transistor of the microdisplay and create color emitters at higher resolution.
[0008] As can be seen in FIG. 1, a flat substrate, such as a silicon wafer, as known, was used to build a shadow mask. A thin film, such as silicon nitride, is deposited on both sides of the substrate using chemical vapor deposition (CVD). This silicon nitride layer may function as an etch barrier on one side and a free-standing membrane on the other side. Silicon oxide, aluminum oxide, or other thin film materials also have been used instead of the silicon nitride. One side of the thin film is etched to expose the substrate for a subsequent through substrate etch process. For example, the silicon nitride may be patterned using photolithography and dry etched to remove silicon nitride. The other side of the thin film is patterned using lithography and etched to create the desired shadow mask pattern. Again, this may use photolithography with dry etch. Of course, other patterning methods may be used. U.S. Patent No. 9,385,323 (Chan et al.) describes this prior art process in detail.
[0009] The through substrate etch freely suspends the thin film, which enables the film to be used as a shadow mask. The substrate may be etched using, for example, potassium hydroxide.
[ooio] Patterned evaporation may be performed through the shadow mask. A microdisplay substrate is placed near or in contact with the shadow mask. The setup can be brought into a deposition system to evaporate material. After evaporation, there will be a patterned material on the substrate. This is illustrated in FIG. 2.
[ooii] There are two main challenges with dPd technology. First, the dPd mask must be manufactured as flat as possible. Conventionally, a silicon (Si) wafer has been used as the frame material. See FIG. 3. A SiN (silicon nitride) film is deposited, then a high-resolution pattern is made. See FIG. 4 which depicts a typical 1pm SiN mask for a dPd process. However, due to the limited rigidity of the Si wafer (up to 35pm warpage for 0.7mm Si is typical in the integrated circuit (IC) industry), an appreciable warpage and bow is left after dPd mask fabrication. As a result, the Si-based dPd mask warpage can be as high as 30-40pm (see Fig. 5 which depicts an example of dPd mask warpage measured across an 8-inch wafer, with a SiN membrane on top of an Si frame). Table 1 below shows an example of dPd mask warpage across an 8 inch wafer, with a Silicon Nitride membrane on top of an Si frame at points 1-4 of FIG. 5:
[0012]
Figure imgf000005_0001
TABLE 1
[0013] This high mask warpage can generate big gaps between the mask and wafer during organic deposition and result in unwanted feathering in the lateral deposition. Deposited material tends to spread laterally after passing through the shadow mask- referred to as "feathering." Feathering increases with the magnitude of the separation between the substrate and the shadow mask. To mitigate feathering, this separation is kept as small as possible without compromising the integrity of the chucks that hold the substrate and shadow mask. Still further, any non-uniformity in this separation across the deposition area will give rise to variations on the amount of feathering. Such non-uniformity can arise from, for example, a lack of parallelism between the substrate and shadow mask, bowing or sagging of one or both of the substrate and shadow mask, and the like. Furthermore, a shadow mask must be supported only at its perimeter to avoid blocking the passage of vaporized atoms to the through-hole pattern. As a result, the center of the shadow mask can sag due to gravity, which further exacerbates feathering issues. See FIG. 6 which depicts an example of feathering distance calculated for two deposition angles as the wafer-to-mask gap varies from 1 to 10 micrometers.
[0014] A second challenge is the related to the manufacturability of the substrate. In order to integrate both the SiN membrane and the rigid substrate together for making a dPd mask, a suitable process has to be designed for substrate etch, chemical compatibility, etc. Substrate properties and process integration have to be considered. Summary of the Invention
[0015] The present invention is directed to a direct patterning deposition mask for OLED deposition, where the mask includes a sapphire substrate, and a silicon nitride (SiN) membrane. The sapphire substrate thickness may be, for example, between 0.7 and 2 mm. The sapphire substrate (wafer) diameter includes may be, for example, 200mm diameter or 300mm diameter. A sapphire wafer patterning process is preferably compatible with the SiN membrane process. Warpage of the substrate may be limited to, for example, less than lOum. The mask improves OLED pixel deposition feathering and OLED performance.
[0016] A process for etching a sapphire substrate is also provided, which includes at least two of the steps of mechanical drilling, wet etching; dry etching, and laser-induced etching, plus wet etching.
Brief Description of the Drawings
[0017] FIG. 1 is an example of major fabrication steps for a prior art silicon nitride membrane, including (1) silicon wafer; (2) silicon nitride deposition; (3) backside lithography; (4) front side lithography; and (5) through wafer etch from back-side.
[0018] FIG. 2 is a simplified view illustrating deposition through a shadow mask.
[0019] FIG. 3 is a top, plan view of a typical prior art Ip SiN mask for a dPd process.
[0020] FIG. 4 is a simplified view illustrating a prior art example of a SiN mask cross section.
[0021] FIG. 5 is a simplified view of an example of dPd mass warpage measured across an eight inch wafer, with a SiN membrane on top of a Si frame, as shown in Table 1 (above).
[0022] FIG. 6 is a graphical depiction of an example of feathering distance calculated for two deposition angles as a wafer-to-mask gap varies from 1 to 10pm.
[0023] FIG. 7 is a simplified view major manufacturing steps for silicon nitride membrane, including (1) sapphire wafer; (2) silicon nitride deposition; (3) backside lithography; (4) front side lithography; and (5) through sapphire wafer wet etch from backside.
[0024] FIG. 8 depicts the simplified steps for an example of a process for making a sapphire based SiN mask. Detailed Description
[0025] The present invention is directed to a direct patterning deposition mask for OLED deposition. The mask includes a sapphire substrate and a Silicon Nitride (SiN) membrane. In order to reduce mask warpage, the present invention is directed to sapphire as the base material for SiN deposition and patterning. See FIG. 7 which depicts a method for manufacturing a sapphire wafer as a dPd mask base material. Sapphire wafers with very good rigidity have been widely used in the LED industry. Sapphire wafers have a Young's Modulus that is approximately two times as high as Si wafers (as shown in Table 2 below which shows sapphire and silicon properties as comparted to silicon nitride, diamond and invar).
Figure imgf000007_0001
TABLE 2
[0026] 1.3mm thick sapphire warpage can be controlled to < 8pm based on an investigation shown in Table 3 (below) which depicts examples of silicon wafer warpage as compared to Table 4 (below) which depicts sapphire wafer warpage.
Figure imgf000007_0002
TABLE 3
Figure imgf000008_0001
TABLE 4
[0027] However, for sapphire, typical dry etch only gives a nm(s)/min etch rate. Essentially, this means that a 2-3 week period is needed to finish one wafer's etch, which is not practical. Instead, newly developed high temperature wet etch can give um(s)/min etch rate, which reduces the wafer's etch time to 1 day or less.
[0028] In the past, a 190°C limit has existed for etching baths. Sapphire etching rates increase geometrically with temperature. An etching bath that achieves a 300-degree temperature is desirable.
[0029] During wet etching at relatively high temperatures, such as 300 degrees, wafers masked with SiN are placed in a high-temperature process tanks with a mixture of etching and buffering agents. Before submersion, a plasma-enhanced chemical vapor process adds a silicon dioxide mask onto the sapphire substrate, and lithography exposes the required pattern. The mixture is at temperatures, for example, 260 to 300°C.
[0030] White Knight's Accubath™ quartz tanks and specially-designed automated stations that make sapphire wet etching safe, reliable, and suitable for high volume manufacturing. See https://wkfluidhandling.com/resources/sapphire-etching/.
[0031] The high temperature wet etching process holds the advantage over dry etching in terms of speed, cost, and scalability.
[0032] In the present invention, the sapphire substrate thickness is preferably between 0.7 and 2 mm. The sapphire substrate preferably has a diameter in the range of 200mm diameter to 300mm diameter. Warpage of the substrate is preferably <10um. [0033] In accordance with another exemplary embodiment of the present invention, selective laser-induced etching (SLE), as known, may be used in a two-step process. In a first step, sapphire is modified internally by laser radiation to increase chemical etchability. To prevent the formation of cracks in the brittle material, short pulse duration (fs-ps) and a small focal volume (a few pm3) are used. During the laser modification, crystallinity of sapphire is downgraded., e.g., from crystalline to amorphous. In a second step, the modified sapphire is removed by wet etching, such as with a potassium hydroxide (KOH) etch.
[0034] In the first step, ultra- short pulsed laser radiation is focused into a volume of substrate. The pulse energy is absorbed only in the focus volume based on a multiphoton process. The process modifies the substrate without cracking it, thereby changing its chemical properties. This way, the material can be selectively chemically etched.
[0035] Additionally, a combination of several etch methods may be used with respect to sapphire etching. For example, mechanical drilling, laser treatment, KOH etching, high temperature wet etch (described above), CI2 — based inductively coupled plasma (ICP) etching, and CI2, BCI3, ICP, reactive ion etching (RIE), 20C etching. Table 5 below shows a comparison of several sapphire thin down and etch methods.
Figure imgf000009_0001
[0036] FIG. 8 depicts an example of a process for making a sapphire based SiN mask. The process begins with a sapphire substrate having SiN membrane. A pattern is placed on the SiN membrane by, one or more of mechanical drilling, wet etching, dry etching, selective and laser-induced etching plus wet etch. Photoresist is applied to the substrate, removal of sapphire (mechanical think down), of the surface of the membrane opposite the pattern, for example, removal of 0.8 to 1.3 mm of sapphire, then laser treatment plus wet etch to remove a remaining 0.5 mm of sapphire.
[0037] It is to be understood that the disclosure teaches just one example of the illustrative embodiment and that many variations of the invention can easily be devised by those skilled in the art after reading this disclosure and that the scope of the present invention is to be determined by the following claims.

Claims

CLAIMS What is claimed is:
1. A direct patterning deposition mask for OLED deposition, the mask comprising:
(a) a sapphire substrate; and
(b) Silicon Nitride (SiN) membrane.
2. The direct patterning deposition mask of claim 1, wherein the sapphire substrate thickness is between 0.7 and 2 mm.
3. The direct patterning deposition mask of claim 1, wherein the sapphire substrate has a diameter in the range of 200mm diameter to 300mm diameter.
4. The direct patterning deposition mask of claim 1, wherein warpage of the substrate is <10um.
5. A process for etching a sapphire substrate, comprising at least two of the steps of:
(a) mechanical drilling;
(b) wet etching;
(c) dry etching; and
(d) laser-induced etching, plus wet etching.
PCT/US2023/030908 2022-09-06 2023-08-23 Rigid sapphire based direct patterning deposition mask WO2024054353A1 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US202263403964P 2022-09-06 2022-09-06
US63/403,964 2022-09-06
US18/236,243 2023-08-21
US18/236,243 US20240081135A1 (en) 2022-09-06 2023-08-21 Rigid Sapphire Based Direct Patterning Deposition Mask

Publications (1)

Publication Number Publication Date
WO2024054353A1 true WO2024054353A1 (en) 2024-03-14

Family

ID=88020805

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2023/030908 WO2024054353A1 (en) 2022-09-06 2023-08-23 Rigid sapphire based direct patterning deposition mask

Country Status (1)

Country Link
WO (1) WO2024054353A1 (en)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9385323B2 (en) 2013-08-06 2016-07-05 University Of Rochester Patterning of OLED materials
US20210132033A1 (en) * 2017-01-18 2021-05-06 Roche Sequencing Solutions, Inc. Low-noise biomolecular sensors
WO2021178477A1 (en) * 2020-03-03 2021-09-10 Arizona Board Of Regents On Behalf Of Arizona State University Low-capacitance nanopore sensors on insulating substrates
KR20210141416A (en) * 2020-05-15 2021-11-23 더 홍콩 유니버시티 오브 사이언스 앤드 테크놀러지 High resolution shadow mask

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9385323B2 (en) 2013-08-06 2016-07-05 University Of Rochester Patterning of OLED materials
US20210132033A1 (en) * 2017-01-18 2021-05-06 Roche Sequencing Solutions, Inc. Low-noise biomolecular sensors
WO2021178477A1 (en) * 2020-03-03 2021-09-10 Arizona Board Of Regents On Behalf Of Arizona State University Low-capacitance nanopore sensors on insulating substrates
KR20210141416A (en) * 2020-05-15 2021-11-23 더 홍콩 유니버시티 오브 사이언스 앤드 테크놀러지 High resolution shadow mask
US11638388B2 (en) * 2020-05-15 2023-04-25 The Hong Kong University Of Science And Technology High-resolution shadow masks

Similar Documents

Publication Publication Date Title
US10381232B2 (en) Techniques for manipulating patterned features using ions
TW201230185A (en) Apparatus and method for forming an aperture in a substrate
JPH03114222A (en) Union of gaas on si substrate
JP4750093B2 (en) Mask device, method of manufacturing mask device, and method of manufacturing organic light emitting display device using the same
JP2010016200A (en) Cleaning method of shadow mask, cleaning device of shadow mask, manufacturing method of organic el-display, and manufacturing device of organic el-display
KR20060081562A (en) Method for manufacturing of electro-static chuck
WO2024054353A1 (en) Rigid sapphire based direct patterning deposition mask
US20240081135A1 (en) Rigid Sapphire Based Direct Patterning Deposition Mask
JP2008166445A (en) Cutting method of semiconductor substrate
US7208326B2 (en) Edge protection process for semiconductor device fabrication
KR20200066146A (en) Method for Manufacturing Single Crystal Diamond Substrate
JP2013165238A (en) Method for manufacturing stencil mask and stencil mask
TWI707199B (en) A method of patterning a layer
JPH04370925A (en) Mask for laser annealing, laser annealing method and device
JP5042456B2 (en) Manufacturing method of stencil mask
TW202117051A (en) Method of forming an ashable hard mask and patterning method
TW201942962A (en) Method of dicing wafer
JP3587090B2 (en) Aperture and mask holder for electron beam lithography and electron beam exposure mask using them
TWI754198B (en) Systems and methods for etching a substrate
US11968881B2 (en) Mechanically pre-biased shadow mask and method of formation
KR101143620B1 (en) Method of fabricating photo mask for improving surface roughness
TW460916B (en) Method of using the mark of relative displacement to correct wafer direction
CN113201710A (en) Mask plate, preparation and application thereof
KR100661721B1 (en) Method for manufacturing the semiconductor device
KR940005450B1 (en) Manufacturing method of thin film transistor