WO2020038406A1 - Circuit de réveil et système de gestion de batterie - Google Patents

Circuit de réveil et système de gestion de batterie Download PDF

Info

Publication number
WO2020038406A1
WO2020038406A1 PCT/CN2019/101798 CN2019101798W WO2020038406A1 WO 2020038406 A1 WO2020038406 A1 WO 2020038406A1 CN 2019101798 W CN2019101798 W CN 2019101798W WO 2020038406 A1 WO2020038406 A1 WO 2020038406A1
Authority
WO
WIPO (PCT)
Prior art keywords
circuit
voltage
charge
terminal
resistor
Prior art date
Application number
PCT/CN2019/101798
Other languages
English (en)
Chinese (zh)
Inventor
秦威
Original Assignee
深圳市道通智能航空技术有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 深圳市道通智能航空技术有限公司 filed Critical 深圳市道通智能航空技术有限公司
Publication of WO2020038406A1 publication Critical patent/WO2020038406A1/fr

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J7/00Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
    • H02J7/0013Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries acting upon several batteries simultaneously or sequentially
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/06Modifications for ensuring a fully conducting state

Definitions

  • the invention relates to the technical field of batteries, and in particular to a wake-up circuit and a battery management system.
  • Battery Management System is a system that manages the battery or battery pack. It usually has the ability to measure the battery pack voltage, manage the charge and discharge of the battery pack, and prevent or avoid abnormal conditions (overdischarge, overcharge, and overtemperature). Etc.) appeared.
  • the battery pack When the battery pack is in an unused or non-working state, usually in order to reduce power consumption, in order to reduce the loss of battery power, especially to avoid overdischarge damage to the battery pack when the remaining capacity of the battery pack is small, the battery Management systems usually enter low-power states, such as hibernation. Sometimes the battery management system even goes into deep sleep. When the battery management system enters the sleep state, the charge / discharge circuit or module for managing the battery pack in the battery management system will also be in the sleep state.
  • the charging and discharging circuit After the charging and discharging circuit is in the sleep state, if the battery pack needs to be used normally, for example, the battery pack supplies power to external devices or the external device charges the battery pack, the charging or discharging circuit or module used to manage the battery pack must be awakened first, otherwise charging and discharging The circuit or module will always be in a sleep state, making the battery unable to work normally.
  • the usual wake-up method is to wake up the charging and discharging circuit or module by detecting the current to charge and discharge the battery pack. For example, taking the charging of a battery pack as an example, when a charging current is detected, the charging and discharging circuit is awakened to charge the battery pack; when no charging current is detected, the charging and discharging circuit remains dormant until it is detected When charging current, the charging and discharging circuit is awakened to charge the battery pack.
  • the related art has at least the following problems: the method of detecting the current to wake up the charging and discharging circuit, because the current is to be detected, it is necessary to ensure that the current detected by the battery management system during sleep
  • the path flowing through is continual, and this continuity can cause problems such as safety hazards during sleep. For example, when the battery pack is in a sleep state, the continuity may cause the battery pack to be discharged in the reverse direction to damage the battery pack.
  • the purpose of the embodiments of the present invention is to provide a wake-up circuit and a battery management system, which can reduce potential safety hazards and thereby improve the service life of a battery pack.
  • the embodiments of the present invention provide the following technical solutions:
  • an embodiment of the present invention provides a wake-up circuit, including:
  • a switching circuit including a switch input terminal and a switch output terminal
  • the signal conditioning circuit includes a signal input terminal and a signal output terminal.
  • the signal input terminal of the signal conditioning circuit is connected to the switch output terminal of the switch circuit.
  • the signal conditioning circuit The switching circuit works in a conducting state, so that the external power is applied to a signal input terminal of the signal conditioning circuit, and the signal conditioning circuit converts the external power into a level trigger signal;
  • the charge and discharge circuit is connected to the signal output terminal of the signal conditioning circuit. When the charge and discharge circuit receives the level trigger signal, the charge and discharge circuit enters an awake state.
  • the level trigger signal is a high-level signal.
  • the signal conditioning circuit includes a first voltage-dividing circuit, the first voltage-dividing circuit includes a first voltage-dividing input terminal and a first voltage-dividing output terminal, and the first voltage-dividing input terminal and the The switch output terminal is connected, and the first voltage-dividing output terminal is connected to the charging and discharging circuit;
  • the first voltage dividing circuit is configured to divide an external power source applied to a signal input terminal of the signal conditioning circuit to convert the external power source into a level trigger signal.
  • the first voltage dividing circuit includes a first resistor and a second resistor
  • One end of the first resistor is connected to the switch output terminal as the first voltage-dividing input terminal, the other end of the first resistor is connected to one end of the second resistor, and the The other end and one end of the second resistor are connected to the charging and discharging circuit as the first voltage-dividing output end;
  • the other end of the second resistor is grounded.
  • the first voltage dividing circuit further includes a first voltage stabilizing tube, and a cathode of the first voltage stabilizing tube is connected to a first voltage dividing output terminal of the first voltage dividing circuit.
  • the anode of a Zener tube is grounded.
  • the charging and discharging circuit includes:
  • An analog front end includes an analog input end and an analog output end, and the analog input end is connected to a signal output end of the signal conditioning circuit;
  • a charge and discharge control circuit includes a charge and discharge input terminal and a charge and discharge output terminal, the charge and discharge input terminal is connected to the analog output terminal, and the charge and discharge output terminal is used to connect a battery pack;
  • the analog front end When the level trigger signal is input to the analog front end, the analog front end enters an awake state, and the analog front end controls the charge and discharge of the battery pack by driving the charge and discharge control circuit.
  • the charge and discharge control circuit includes a discharge control circuit and a charge control circuit
  • the discharge control circuit includes a discharge input control terminal
  • the charge control circuit includes a charge input control terminal
  • the discharge input control terminal is connected to an analog output terminal of the analog front end
  • the discharge control circuit and the charge control circuit are connected in series between a total negative terminal of the battery pack and an output negative electrode of the battery pack.
  • the analog output end of the analog front end includes a first drive output end and a second drive output end;
  • the discharge control circuit includes a first MOS tube, and the charge control circuit includes a second MOS tube;
  • the gate of the first MOS tube is connected to the first driving output terminal, the source of the first MOS tube is connected to the total negative terminal of the battery pack through a detection resistor, and the source of the first MOS tube is The electrode is also grounded through a detection resistor, the drain of the first MOS transistor is connected to the drain of the second MOS transistor, the gate of the second MOS transistor is connected to the second driving output terminal, and the second MOS The source of the tube is connected to the output negative of the battery pack;
  • the first MOS transistor and the second MOS transistor are turned on to make the battery pack enter a charging state.
  • the switching circuit includes a second voltage dividing circuit, a third MOS transistor, and a fourth MOS transistor;
  • the second voltage-dividing circuit includes a second voltage-dividing input terminal, a second voltage-dividing output terminal, and a voltage-dividing input control terminal, and the second voltage-dividing input terminal is used to connect to the output positive electrode of the battery pack;
  • the gate of the third MOS tube is grounded via a third resistor, the source of the third MOS tube is connected to the output negative electrode of the battery pack, and the drain of the third MOS tube is connected to the second divided voltage.
  • the gate of the fourth MOS transistor is connected to the voltage dividing input control terminal, the source of the fourth MOS transistor is connected to the second voltage dividing input terminal, and the drain of the fourth MOS transistor is connected to all The signal input terminal of the signal conditioning circuit is connected;
  • the second voltage dividing circuit includes a fourth resistor and a fifth resistor
  • One end of the fourth resistor is connected to the source of the fourth MOS transistor as the second divided voltage input terminal, the other end of the fourth resistor is connected to one end of the fifth resistor, and the The other end of the fourth resistor and one end of the fifth resistor are connected to the gate of the fourth MOS transistor as the voltage-dividing input control terminal;
  • the other end of the fifth resistor is connected to the drain of the third MOS transistor as the second divided voltage output terminal.
  • the switching circuit further includes a second Zener tube, a cathode of the second Zener tube is connected to a gate of the third MOS tube, and an anode of the second Zener tube is connected to all The source connection of the third MOS transistor is described.
  • the switching circuit further includes a third Zener tube, a cathode of the third Zener tube is connected to a source of the fourth MOS tube, and an anode of the third Zener tube is connected to all The gate connection of the fourth MOS transistor is described.
  • an embodiment of the present invention provides a battery management system including the wake-up circuit as described above.
  • the switch circuit when an external power source is applied to the switch input terminal of the switch circuit, the switch circuit works in a conducting state, so that the external power source is applied to the signal input terminal of the signal conditioning circuit, and the external power source is applied through the signal conditioning circuit.
  • the signal is converted to a level trigger signal and sent to the charge and discharge circuit. After the charge and discharge circuit receives the level trigger signal, the charge and discharge circuit can enter the awake state without having to wake up the charge and discharge circuit by detecting the current, which can reduce potential safety hazards. In order to increase the life of the battery pack.
  • FIG. 1 is a schematic circuit configuration diagram of a wake-up circuit according to an embodiment of the present invention
  • FIG. 2 is a schematic diagram of a specific circuit structure of a wake-up circuit according to an embodiment of the present invention
  • FIG. 3 is a specific circuit diagram of a wake-up circuit provided by an embodiment of the present invention.
  • FIG. 4 is a schematic diagram of a signal conditioning circuit in FIG. 1;
  • FIG. 5 is a schematic diagram of the charge and discharge circuit in FIG. 1;
  • FIG. 6 is a schematic diagram of a switching circuit in FIG. 1;
  • FIG. 7 is a schematic diagram of a battery management system according to an embodiment of the present invention.
  • FIG. 1 is a schematic diagram of a wake-up circuit provided by an embodiment of the present invention.
  • the wake-up circuit 100 includes a signal conditioning circuit 10, a charge-discharge circuit 20 and a switch circuit 30.
  • the switching circuit 30 is connected to the signal conditioning circuit 10, and the signal conditioning circuit 10 is connected to the charge and discharge circuit 20.
  • the switch circuit 30 includes a switch input terminal 301 and a switch output terminal 302;
  • the signal conditioning circuit 10 includes a signal input terminal 101 and a signal output terminal 102.
  • the signal input terminal 101 of the signal conditioning circuit 10 is connected to the switch output terminal 302 of the switch circuit 30, and the signal output terminal 102 of the signal conditioning circuit 10 is connected to the charge and discharge circuit 20.
  • the switch circuit 30 When an external power source is applied to the switch input terminal 301 of the switch circuit 30, the switch circuit 30 operates in a conducting state, so that the external power source is applied to the signal input terminal 101 of the signal conditioning circuit 10, and the signal conditioning circuit 10 converts the external power source into a level
  • the trigger signal is sent to the charge and discharge circuit 20.
  • the charge and discharge circuit 20 receives the level trigger signal, the charge and discharge circuit 20 enters the awake state so that the battery pack can be charged and discharged.
  • the external power source may be an external power source voltage or an external power source current.
  • an external device can be connected to implement an external power supply to the switching input terminal 301 of the switching circuit 30. For example, taking charging of a battery pack as an example, a charger can be connected to implement the switching input to the switching circuit 30.
  • the terminal 301 applies external power.
  • FIGS. 2 to 6 is a schematic diagram of a specific structure of a wake-up circuit according to an embodiment of the present invention
  • FIG. 3 is a specific circuit diagram of a wake-up circuit provided by an embodiment of the present invention
  • FIG. 4 is a schematic diagram of a signal conditioning circuit
  • FIG. 5 is a schematic diagram of a charging and discharging circuit
  • Figure 6 is a schematic diagram of a switching circuit.
  • the signal conditioning circuit 10 includes a first voltage dividing circuit 103.
  • the first voltage dividing circuit 103 includes a first voltage dividing input terminal 1031 and a first voltage dividing output terminal 1032.
  • the first voltage-dividing input terminal 1031 of the first voltage-dividing circuit 103 is connected to the switching output terminal 302 of the switching circuit 30.
  • the first voltage-dividing output terminal 1032 of the first voltage-dividing circuit 103 is connected to the charge-discharge circuit 20.
  • the first voltage-dividing output terminal 1032 of the first voltage-dividing circuit 103 is connected to the input terminal of the charge-discharge circuit 20.
  • the first voltage dividing circuit 103 is used to divide the external power applied to the signal input terminal 101 of the signal conditioning circuit 10 to convert the external power into a level trigger signal.
  • the first voltage dividing circuit 103 includes a first resistor R1 and a second resistor R2.
  • the first resistor R1 and the second resistor R2 are connected in series.
  • one end of the first resistor R1 is connected to the switch output terminal 302 of the switch circuit 30 as a first voltage-dividing input terminal 1031, and the other end of the first resistor R1 is connected to one end of the second resistor R2.
  • the other end of the first resistor R1 and one end of the second resistor R2 are connected to the charge / discharge circuit 20 as a first voltage-dividing output terminal 1032.
  • the other end of the second resistor R2 is grounded to GND.
  • the first voltage dividing circuit 103 may also be other suitable voltage dividing circuits, as long as the external power applied to the signal input terminal 101 of the signal conditioning circuit 10 can be divided to convert the external power.
  • the function of level trigger signal is sufficient.
  • a voltage divider circuit composed of three or more resistors connected in series.
  • the external power applied to the signal input terminal 101 of the signal conditioning circuit 10 is converted into a level trigger signal after the voltage is divided by the first voltage dividing circuit 103, which may be a high-level signal.
  • the high-level signal refers to a level signal of logic "1". The high-level signal can trigger the charging and discharging circuit 20 to enter the awake state.
  • the signal conditioning circuit 10 further includes a first voltage regulator D1.
  • the cathode of the first voltage regulator D1 is connected to the first voltage-dividing output terminal 1032 of the first voltage divider circuit 103, and the anode of the first voltage regulator D1 is grounded to GND.
  • the first voltage regulator D1 is used for voltage stabilization to ensure the stability of the level trigger signal input to the charge and discharge circuit 20.
  • the first Zener diode D1 may be a Zener diode or the like.
  • the voltage stabilization value of the first voltage regulator D1 is slightly larger than the voltage division value of the first resistor R1 and the second resistor R2 and does not exceed the withstand voltage value of the input terminal of the charge and discharge circuit 20.
  • the charging and discharging circuit 20 includes: an analog front end 203 and a charging and discharging control circuit 204.
  • the analog front end 203 is connected to the charge and discharge control circuit 204.
  • the analog front end 203 includes an analog input terminal 2031 and an analog output terminal 2032.
  • the charge-discharge control circuit 204 includes a charge-discharge input terminal 2041 and a charge-discharge output terminal 2042.
  • the analog input terminal 2031 of the analog front end 203 is connected to the signal output terminal 102 of the signal conditioning circuit 10.
  • An analog output terminal 2032 of the analog front end 203 is connected to a charge / discharge input terminal 2041 of the charge / discharge control circuit 204.
  • the analog front end 203 is used to control the charge and discharge control circuit 204.
  • the analog front end 203 may be various suitable battery management chips.
  • the analog front end 203 may be a BQ769X0 series (such as BQ76920, BQ76930, BQ76940, etc.) battery management chips.
  • the external power is divided by the first voltage dividing circuit 103 and combined with the voltage stabilization of the first voltage regulator D1, so that the input terminal (TS1 port) of the BQ769X0 chip can receive a high-level signal of 3.3V, thereby awakening the BQ769X0 chip .
  • the voltage stabilization value of the first voltage regulator D1 does not exceed the withstand voltage value of the TS1 port of the BQ769X0 chip.
  • the charge-discharge input terminal 2041 of the charge-discharge control circuit 204 is connected to the analog output terminal 2032 of the analog front-end 203.
  • the charge-discharge output terminal 2042 of the charge-discharge control circuit 204 is used to connect the battery pack to control the charge and discharge of the battery pack.
  • the battery pack may be composed of multiple batteries connected in series.
  • the analog front end 203 When the signal conditioning circuit 10 inputs a level trigger signal to the analog front end 203, the analog front end 203 enters the awake state. After the analog front end 203 enters the awake state, the analog front end 203 controls the charge and discharge of the battery pack by driving the charge and discharge control circuit 204.
  • the charge / discharge control circuit 204 is driven, and the charge / discharge circuit 20 enters the awake state.
  • a microprocessor such as an MCU, etc.
  • the wake-up circuit 100 can prevent the microprocessor program from running, flying, crashing, latching and other failures. Caused by unawakened problems.
  • the wake-up circuit 100 or the charging / discharging circuit 20 in the wake-up circuit 100 may also include a microprocessor (not shown).
  • the input terminal of the microprocessor is connected to the signal output terminal 102 of the signal conditioning circuit 10 to receive the level trigger signal sent by the signal conditioning circuit 10
  • the output end of the microprocessor is connected to the analog input end 2031 of the analog front end 203.
  • the microprocessor After the microprocessor receives the level trigger signal, it sends a control instruction to the analog front end 203, so as to control the analog front end 203 to enter the awake state, and then The analog front end 203 controls the charge and discharge of the battery pack by driving the charge and discharge control circuit 204.
  • the charge and discharge control circuit 204 includes a discharge control circuit 2043 and a charge control circuit 2044.
  • the discharge control circuit 2043 includes a discharge input control terminal 20431
  • the charge control circuit 2044 includes a charge input control terminal 20441.
  • the discharge input control terminal 20431 and the charge input control terminal 20441 are connected to the analog output terminal 2032 of the analog front end 203.
  • the analog output terminal 2032 of the analog front end 203 may include a first drive output terminal 20321 or a second drive output terminal 20322 to be connected to the corresponding discharge input control terminal 20431 or the charge input control terminal 20441, respectively.
  • the first drive output terminal 20321 is connected to the discharge input control terminal 20431, and the second drive output terminal 20322 is connected to the charge input control terminal 20441.
  • the analog front end 203 uses a BQ769X0 chip as an example.
  • the first driving output terminal 20321 is specifically a DSG pin of the BQ769X0 chip
  • the second driving output terminal 20322 is specifically a CHG pin of the BQ769X0 chip.
  • the discharge control circuit 2043 and the charge control circuit 2044 are connected in series between the total negative terminal of the battery pack and the output negative electrode of the battery pack.
  • the battery pack includes a total positive terminal B +, a total negative terminal B-, an output positive PACK +, and an output negative PACK-.
  • the total positive terminal B + of the battery pack is the highest voltage end of the battery pack
  • the total negative terminal B- of the battery pack is the lowest voltage end of the battery pack
  • the positive output terminal PACK + of the battery pack is the positive output terminal of the battery pack
  • the negative output terminal of the battery pack PACK- is the negative output terminal of the battery pack.
  • the output positive PACK + of the battery pack is also the positive charging port of the battery pack
  • the output negative PACK- of the battery pack is also the negative charging port of the battery pack.
  • the discharge control circuit 2043 and the charge control circuit 2044 may be connected in series between the total positive terminal B + of the battery pack and the output positive electrode PACK + of the battery pack.
  • the discharge control circuit 2043 and the charge control circuit 2044 are connected in series at the total negative terminal B of the battery pack and the output negative PACK of the battery pack. Compared with the method in which the discharge control circuit 2043 and the charge control circuit 2044 are connected in series between the positive terminal B + of the battery pack and the positive output terminal PACK + of the battery pack, the former is easier to control the charge and discharge of the battery pack.
  • the discharge control circuit 2043 and the charge control circuit 2044 may also be connected in parallel.
  • the manner in which the discharge control circuit 2043 and the charge control circuit 2044 are connected in parallel is smaller than the series connection. When the battery pack is charged or discharged, the former consumes less power.
  • the discharge control circuit 2043 and the charge control circuit 2044 are connected in series, the current will flow through the discharge control circuit 2043 and the charge control circuit 2044 when the battery pack is charged or discharged, and the power consumption will be relatively large; 2043 is connected in parallel with the charge control circuit 2044.
  • the charging current does not flow through the discharge control circuit 2043.
  • the discharge current does not need to flow through the charge control circuit 2044, and the power consumption is greatly reduced. So as to achieve cost savings.
  • the discharge control circuit 2043 includes a first MOS tube Q1
  • the charge control circuit 2044 includes a second MOS tube Q2.
  • the first MOS transistor Q1 is connected to the first driving output terminal 20321 of the analog front end 203
  • the second MOS transistor Q2 is connected to the second driving output terminal 20322 of the analog front end 203.
  • the gate of the first MOS tube Q1 is connected to the first driving output terminal 20321, the source of the first MOS tube Q1 is connected to the total negative terminal B- of the battery pack through a detection resistor RSENSE, and the source of the first MOS tube Q1 is The electrode is also grounded to GND through the detection resistor RSENSE.
  • the drain of the first MOS tube Q1 is connected to the drain of the second MOS tube Q2, the gate of the second MOS tube Q2 is connected to the second drive output terminal 20322, and the second MOS tube Q2
  • the source is PACK- connected to the output negative pole of the battery pack.
  • the gate is represented by G
  • the source is represented by S
  • the drain is represented by D.
  • the first MOS transistor Q1 and the second MOS transistor Q2 are turned on to make the battery pack enter a charging state.
  • the charger connected to the output positive PACK + and the output negative PACK- of the battery pack can charge the battery pack.
  • the switching circuit 30 includes a second voltage dividing circuit 303, a third MOS transistor Q3 and a fourth MOS transistor Q4.
  • the second voltage dividing circuit 303 is connected to the third MOS transistor Q3 and the fourth MOS transistor Q4, respectively.
  • the second voltage dividing circuit 303 includes a second voltage dividing input terminal 3031, a second voltage dividing output terminal 3032, and a voltage dividing input control terminal 3033.
  • the second voltage-dividing input terminal 3031 is used to connect to the output positive pole PACK + of the battery pack;
  • the gate of the third MOS transistor Q3 is grounded to GND through a third resistor R3, and the source of the third MOS transistor Q3 and the output negative pole PACK- Connected, the drain of the third MOS transistor Q3 is connected to the second voltage-dividing output terminal 3032 of the second voltage-dividing circuit 303;
  • the gate of the fourth MOS transistor Q4 is connected to the voltage-dividing input control terminal of the second voltage-dividing circuit 303 3033 is connected, the source of the fourth MOS transistor Q4 is connected to the second voltage-dividing input terminal 3031 of the second voltage-dividing circuit 303, and the drain of the fourth MOS transistor Q4 is connected to the signal input terminal 101 of the signal conditioning circuit 10.
  • the third MOS transistor Q3 may be an N-channel MOS transistor, and the fourth MOS transistor Q4 may be a P-channel MOS transistor.
  • the third MOS transistor Q3 and the fourth MOS transistor Q4 are turned on. After the third MOS transistor Q3 and the fourth MOS transistor Q4 are turned on, an external power source can be applied to the signal input terminal 101 of the signal conditioning circuit 10 to wake up the charge and discharge circuit 20.
  • the second voltage dividing circuit 303 includes a fourth resistor R4 and a fifth resistor R5.
  • the fourth resistor R4 and the fifth resistor R5 are connected in series.
  • one end of the fourth resistor R4 is connected to the source of the fourth MOS transistor Q4 as the second divided voltage input terminal 3031, the other end of the fourth resistor R4 is connected to one end of the fifth resistor R5, and the fourth The other end of the resistor R4 and one end of the fifth resistor R5 serve as a voltage-dividing input control terminal 3033 and are connected to the gate of the fourth MOS transistor Q4.
  • the other end of the fifth resistor R4 is used as the second voltage-dividing output terminal 3032 to be connected to the drain of the third MOS transistor Q3.
  • the second voltage dividing circuit 303 may also be other suitable voltage dividing circuits.
  • a voltage divider circuit composed of three or more resistors connected in series.
  • the switching circuit 30 further includes a second voltage regulator D2.
  • the cathode of the second zener tube D2 is connected to the gate of the third MOS tube Q3, and the anode of the second zener tube D2 is connected to the source of the third MOS tube Q3.
  • the second Zener diode D2 may be a Zener diode or the like. Among them, the voltage stabilization value of the second voltage regulator D2 does not exceed the gate-source withstand voltage value of the third MOS transistor Q3.
  • the switching circuit 30 further includes a third voltage regulator D3.
  • the cathode of the third zener tube D3 is connected to the source of the fourth MOS tube Q4, and the anode of the third zener tube D3 is connected to the gate of the fourth MOS tube Q4.
  • the third Zener diode D3 may be a Zener diode or the like. Among them, the voltage stabilization value of the third voltage regulator D3 does not exceed the gate-source withstand voltage value of the fourth MOS transistor Q4.
  • the DSG and CHG pins in the BQ769X0 chip output low-level signals, so that the charge and discharge circuit 20 is in the sleep state, that is, the first MOS tube Q1 and the first The two MOS tubes Q2 are turned off.
  • the output negative pole PACK- of the battery pack is in a floating state (no current flows), and the gate of the third MOS transistor Q3 is grounded to GND through a third resistor R3, and the source of the third MOS transistor Q3 is connected to the battery pack.
  • the output negative PACK- connection so the third MOS tube Q3 is disconnected, so that the gate and source of the fourth MOS tube Q4 are at the same potential, the fourth MOS tube Q4 is also disconnected, and finally no voltage is input to the BQ769X0 chip.
  • the TS1 port is also grounded to GND, so the input signal of the TS1 port is a low-level signal at this time, so that the BQ769X0 chip is in a sleep state, that is, the charging and discharging circuit 20 is in a sleep state.
  • the output negative pole PACK- of the battery pack is a low potential relative to the ground GND, that is, there is a potential difference between the output negative pole PACK- of the battery pack and the ground, and the potential difference is equal to the output voltage of the charger.
  • the source of the third MOS transistor Q3 is connected to the output negative electrode PACK- of the battery pack, so that the voltage difference exists in the third MOS transistor. As long as the voltage difference between the gate and source of Q3 is greater than the turn-on voltage of the third MOS transistor Q3, the third MOS transistor Q3 can be turned on.
  • the output negative pole PACK- connection of the battery pack is used as a reference.
  • the gate voltage of the fourth MOS transistor Q4 is the fourth positive pole PACK + applied to the battery pack by the fourth resistor R4 and the fifth resistor R5.
  • the source voltage of the fourth MOS transistor Q4 is the external power voltage. As long as the gate source of the third MOS transistor Q3 is greater than the turn-on voltage of the fourth MOS transistor Q4, the fourth MOS transistor Q4 can be made. Continuity.
  • the fourth MOS transistor Q4 When the fourth MOS transistor Q4 is turned on, the voltage applied to the output positive electrode PACK + of the battery pack is divided by the fourth resistor R4 and the fifth resistor R5 and then input to the first voltage dividing input terminal 1031 of the first voltage dividing circuit 103. That is, one end of the first resistor R1, and then a high-level signal is obtained by dividing the voltage between the first resistor R1 and the second resistor R2, and the high-level signal is input to the TS1 pin of the BQ769X0 chip, so that the BQ769X0 chip Awake.
  • the DSG and CHG pins in the BQ769X0 chip output high-level signals, so that the charge and discharge circuit 20 is in awake state, that is, the first MOS transistor Q1 and the second MOS transistor Q2 are turned on, thereby The charger starts charging the battery pack.
  • the wake-up function of the wake-up circuit 100 can be realized.
  • the first MOS transistor Q1, the second MOS transistor Q2, the third MOS transistor Q3, and the fourth MOS transistor Q4 may be implemented by other methods.
  • the devices with the functions of the two MOS transistors Q2, the third MOS transistor Q3, and the fourth MOS transistor Q4 are replaced, for example, each of the above MOS transistors is replaced with a transistor.
  • the switch circuit 30 when an external power source is applied to the switch input terminal 301 of the switch circuit 30, the switch circuit 30 operates in a conducting state, so that the external power source is applied to the signal input terminal 101 of the signal conditioning circuit 10, and
  • the signal conditioning circuit 10 converts the external power into a level trigger signal and sends it to the charge and discharge circuit 20.
  • the charge and discharge circuit 20 After the charge and discharge circuit 20 receives the level trigger signal, the charge and discharge circuit 20 can enter the awake state without detecting the current.
  • the safety hazard can be caused by the conduction of the path through which the current detected during hibernation.
  • the battery pack should be charged, there is a battery pack reaction. Discharge and damage to the battery pack, etc., in order to improve the battery pack life.
  • the battery management system 200 is used to manage various battery packs, such as lithium batteries, nickel-cadmium batteries, or other storage batteries.
  • the battery pack can be used to provide power to various electronic devices, such as aircraft, cars, terminal devices, wearable devices, and so on.
  • the battery pack can also be charged by various devices, such as charging the battery pack through a charger.
  • the battery management system 200 is used to manage the charge and discharge of a battery pack.
  • the battery management system includes the aforementioned wake-up circuit 100.
  • the wake-up circuit 100 can reduce potential safety hazards, thereby increasing the service life of the battery pack.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Charge And Discharge Circuits For Batteries Or The Like (AREA)
  • Secondary Cells (AREA)

Abstract

L'invention concerne un circuit de réveil et un système de gestion de batterie, ayant trait au domaine technique des batteries. Le circuit de réveil comprend : un circuit interrupteur (30) comprenant une extrémité d'entrée d'interrupteur (301) et une extrémité de sortie d'interrupteur (302) ; un circuit de régulation de signal (10) comprenant une extrémité d'entrée de signal (101) et une extrémité de sortie de signal (102), l'extrémité d'entrée de signal (101) du circuit de régulation de signal (10) étant connectée à l'extrémité de sortie d'interrupteur (302) du circuit interrupteur (30), et lorsqu'une source d'alimentation externe est fournie à l'extrémité d'entrée d'interrupteur (301) du circuit interrupteur (30), le circuit interrupteur (30) fonctionnant dans un état de mise en circuit pour permettre à la source d'alimentation externe d'être fournie à l'extrémité d'entrée de signal (101) du circuit de régulation de signal (10), et le circuit de régulation de signal (10) convertissant la source d'alimentation externe en un signal de déclenchement de niveau ; et un circuit de charge et de décharge (20) connecté à l'extrémité de sortie de signal (102) du circuit de régulation de signal (10), le circuit de charge et de décharge (20) passant à l'état d'éveil après que le circuit de charge et de décharge (20) a reçu le signal de déclenchement de niveau. Le présent système peut réduire les risques potentiels de sécurité, ce qui permet d'augmenter la durée de vie d'un bloc-batterie.
PCT/CN2019/101798 2018-08-24 2019-08-21 Circuit de réveil et système de gestion de batterie WO2020038406A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN201810974231.0A CN108767946B (zh) 2018-08-24 2018-08-24 一种唤醒电路及电池管理系统
CN201810974231.0 2018-08-24

Publications (1)

Publication Number Publication Date
WO2020038406A1 true WO2020038406A1 (fr) 2020-02-27

Family

ID=63967470

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2019/101798 WO2020038406A1 (fr) 2018-08-24 2019-08-21 Circuit de réveil et système de gestion de batterie

Country Status (2)

Country Link
CN (1) CN108767946B (fr)
WO (1) WO2020038406A1 (fr)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108767946B (zh) * 2018-08-24 2024-03-29 深圳市道通智能航空技术股份有限公司 一种唤醒电路及电池管理系统
CN110764446B (zh) * 2019-10-23 2022-10-04 重庆梅安森科技股份有限公司 集成通断控制电路的芯片外围电路

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN201726170U (zh) * 2010-07-13 2011-01-26 深圳市萨伏特电池电源有限公司 具有唤醒功能的电源
US20120062034A1 (en) * 2008-08-29 2012-03-15 All New Energy Technology Corp. Battery System
CN102496991A (zh) * 2011-12-28 2012-06-13 南京双登科技发展研究院有限公司 一种后备式锂离子电池组管理方法及其管理系统
CN106532801A (zh) * 2016-10-13 2017-03-22 惠州市蓝微新源技术有限公司 一种电池管理系统的充电唤醒电路
CN206850457U (zh) * 2017-03-02 2018-01-05 深圳拓邦股份有限公司 一种应用于电池管理系统的充电唤醒电路及系统
CN108767946A (zh) * 2018-08-24 2018-11-06 深圳市道通智能航空技术有限公司 一种唤醒电路及电池管理系统
CN208782521U (zh) * 2018-08-24 2019-04-23 深圳市道通智能航空技术有限公司 一种唤醒电路及电池管理系统

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102910116B (zh) * 2012-11-01 2015-07-15 奇瑞汽车股份有限公司 一种后视镜记忆系统

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120062034A1 (en) * 2008-08-29 2012-03-15 All New Energy Technology Corp. Battery System
CN201726170U (zh) * 2010-07-13 2011-01-26 深圳市萨伏特电池电源有限公司 具有唤醒功能的电源
CN102496991A (zh) * 2011-12-28 2012-06-13 南京双登科技发展研究院有限公司 一种后备式锂离子电池组管理方法及其管理系统
CN106532801A (zh) * 2016-10-13 2017-03-22 惠州市蓝微新源技术有限公司 一种电池管理系统的充电唤醒电路
CN206850457U (zh) * 2017-03-02 2018-01-05 深圳拓邦股份有限公司 一种应用于电池管理系统的充电唤醒电路及系统
CN108767946A (zh) * 2018-08-24 2018-11-06 深圳市道通智能航空技术有限公司 一种唤醒电路及电池管理系统
CN208782521U (zh) * 2018-08-24 2019-04-23 深圳市道通智能航空技术有限公司 一种唤醒电路及电池管理系统

Also Published As

Publication number Publication date
CN108767946A (zh) 2018-11-06
CN108767946B (zh) 2024-03-29

Similar Documents

Publication Publication Date Title
US11742693B2 (en) Hibernate control circuits for battery power switching
US10148109B2 (en) Charge wake-up circuit for a battery management system (BMS)
WO2021027391A1 (fr) Circuit d'activation et dispositif rechargeable
EP3327892B1 (fr) Circuit de commande de charge et de décharge et bloc-batterie
TWI539720B (zh) 具有低功耗狀態自動喚醒功能的動力電池組管理系統
EP0480648A2 (fr) Régulateur de charge pour une batterie Cad-Ni
CN112532048B (zh) 电源设备唤醒电路
JPH11341689A (ja) バッテリー状態監視回路及びバッテリー装置
WO2020038406A1 (fr) Circuit de réveil et système de gestion de batterie
US20190280341A1 (en) Circuits, systems, and methods for protecting batteries
CN114072984A (zh) 电池管理设备
CN110797946A (zh) 电池包充放电保护系统
CN206850457U (zh) 一种应用于电池管理系统的充电唤醒电路及系统
CN208782521U (zh) 一种唤醒电路及电池管理系统
CN108879824B (zh) 一种集成充电电池保护功能电路
CN101420131B (zh) 一种锂离子电池保护电路节能控制电路
CN103124097A (zh) 智能型锂离子充电器
US11290009B2 (en) High energy efficiency switched-capacitor power converter
WO2023130267A1 (fr) Circuit de détection d'activation, système de gestion de batterie et bloc-batterie
WO2022052684A1 (fr) Système de commande de charge/décharge de batterie et dispositif électronique
US20220149643A1 (en) Battery Management System and Battery Pack
JPH0487533A (ja) メモリバックアップ電池システム
CN210927172U (zh) 锂电池管理系统的唤醒电路
CN211127212U (zh) 基于锂电池供电的光放大器
CN200983509Y (zh) 一种零空耗蓄电池充放电管理电路

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 19852327

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 19852327

Country of ref document: EP

Kind code of ref document: A1