WO2019089102A1 - Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance - Google Patents
Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance Download PDFInfo
- Publication number
- WO2019089102A1 WO2019089102A1 PCT/US2018/042722 US2018042722W WO2019089102A1 WO 2019089102 A1 WO2019089102 A1 WO 2019089102A1 US 2018042722 W US2018042722 W US 2018042722W WO 2019089102 A1 WO2019089102 A1 WO 2019089102A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- memory
- memory devices
- identification
- devices
- mode
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 77
- 238000000034 method Methods 0.000 title claims abstract description 38
- 238000004891 communication Methods 0.000 claims abstract description 39
- 230000015654 memory Effects 0.000 claims description 123
- 150000001768 cations Chemical class 0.000 claims description 2
- 238000010586 diagram Methods 0.000 description 20
- 239000000872 buffer Substances 0.000 description 19
- 230000008569 process Effects 0.000 description 8
- 230000006870 function Effects 0.000 description 5
- 230000005540 biological transmission Effects 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 4
- 230000000977 initiatory effect Effects 0.000 description 4
- 230000004044 response Effects 0.000 description 4
- 230000008859 change Effects 0.000 description 3
- 230000007423 decrease Effects 0.000 description 3
- 239000000835 fiber Substances 0.000 description 2
- 238000002847 impedance measurement Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000003287 optical effect Effects 0.000 description 2
- 239000002245 particle Substances 0.000 description 2
- 238000003491 array Methods 0.000 description 1
- 238000004590 computer program Methods 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1048—Data bus control circuits, e.g. precharging, presetting, equalising
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018585—Coupling arrangements; Interface arrangements using field effect transistors only programmable
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4063—Device-to-bus coupling
- G06F13/4068—Electrical coupling
- G06F13/4086—Bus impedance matching, e.g. termination
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/022—Detection or location of defective auxiliary circuits, e.g. defective refresh counters in I/O circuitry
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/028—Detection or location of defective auxiliary circuits, e.g. defective refresh counters with adaption or trimming of parameters
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/50—Marginal testing, e.g. race, voltage or current testing
- G11C29/50008—Marginal testing, e.g. race, voltage or current testing of impedance
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/02—Arrangements for writing information into, or reading information out from, a digital store with means for avoiding parasitic signals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1006—Data managing, e.g. manipulating data before writing or reading out, data bus switches or control circuits therefor
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0005—Modifications of input or output impedance
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/12—Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
- G11C2029/4402—Internal storage of test result, quality data, chip identification, repair information
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/22—Control and timing of internal memory operations
- G11C2207/2254—Calibration
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/04—Arrangements for writing information into, or reading information out from, a digital store with means for avoiding disturbances due to temperature effects
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
Definitions
- Semiconductor devices such as microcomputers, memories, gate arrays, among others, include input/output pins and an output circuit for transmitting data to other devices, via a bus, transmission lines formed on a board, and the like.
- a circuit within the semiconductor device that is responsible for transmitting data includes, for example, output buffers and drivers. For there to be optimum transmission, the impedance of the transmitting device should be matched to the impedance of the transmission network and receiving device.
- An example apparatus may include: a system memory controller that may provide commands and addresses, and may further provide and receive data; a command-address bus; a data bus; and a semiconductor memory coupled to the command-address bus to receive commands and addresses from the system memory controller and further coupled to the data bus to provide and receive data.
- the semiconductor memory- may include: a first group of memory devices coupled to a first terminal that may be coupled to a first external resistance and the first group of memor - devices further coupled to a first communication channel, wherein each memory device of the first group of memory devices may set a respective identifi cation flag responsive to an identification request received on the first communication channel; and a second group of memory devices coupled to a second terminal that may be coupled to a second external res stance and the second group of memory devices further coupled to a second communication channel, wherein each memory device of the second group of memory- devices may set a respective identification flag responsive to an identification request received on the second communication channel.
- Another example apparatus may include: a first terminal: and a first plurality of rnemoiy devices coupled to the first terminal and further coupled to a first communication channel.
- Each memory device of the first plurality of memory devices may include: an array of memory cells that may- store data; a programmable termination component including an impedance; an impedance controller coupled to the first communication channel and to the programmable termination component and further coupled to the first terminal, wherein the impedance controller may control calibration of the impedance of the programmable termination component; and a command decoder that may receive commands and provide control signals to perform operations corresponding to the commands, wherein the command decoder may further control the impedance controller to provide an identification request to the first communication channel responsive to the setting of an identification mode and may further set an identification flag responsive to the memor - device receiving the identification request from the first communication channel.
- An example method may include steps of: setting an identification mode of a target memory device of a plurality of memory devices; and checking respective identification flags of the plurality of memory devices to d etermine which memory devices of the plurality of memory devices have set the respective identification flag responsive to setting the identification mode of the target memory device of the plurality of memory devices.
- Another example method may- include steps of: transmitting a first signal indicative of an identification mode of a target memory device of a plurality of memory devices; receiving one or more second signals indicative of respective identification flags of the plurality of memory devices: and determining, based at least in part on receiving the one or more second signals, which memory devices of the plurality of memory devices have set the respective identification flag responsive to first signal.
- Another example method may include steps of: providing an identification request to a plurality of memory devices responsive to an identification mode being set; setting an identification flag; and providing a status of the identification flag responsive to receiving an identification request.
- Another example method may include steps of: receiving an identification request on a communication channel coupled to a plurality of memory devices; setting an identification flag responsive to the identification request; and providing a status of the identification flag responsive to receiving an identification request.
- Figure 1 is a block diagram of a system according to an embodiment of the disclosure.
- Figure 2 is a block diagram of a semiconductor device according to an embodiment of the disclosure.
- Figure 3 is a block diagram of a memory device according to an embodiment of the disclosure.
- Figure 4 is a diagram of a mode register including various settings and flags related to impedance calibration and impedance settings according to an embodiment of the disclosure
- Figure 5 is a flow diagram for identifying (ZQ) groups of memory devices sharing an external resistance and the memory devices included in each of the ZQ groups of a semiconductor device according to an embodiment of the disclosure.
- Figure 6 is a flow diagram of determining whether all of the ZQ groups of a semiconductor device have been identified according to an embodiment of the disclosure.
- Figure 7 is a flow diagram, of a ZQ ID mode operation for a memory device according to an embodiment of the disclosure.
- Figure 8 is a flow diagram of a ZQ ID request operation for a memory device according to an embodiment of the disclosure.
- memory devices may include programmable termination components that may be used to provide adjustable on-die termination and adjustable output driver impedance.
- the on-die termination may be adjusted to reduce impedance mismatch, for example, when signals (e.g., command, data, etc.) are provided to the memory devices.
- the programmable termination components have impedance values that can be adjusted as operating conditions change.
- programmable termination components are calibrated to a known impedance which may be based on voltage measurements made on a circuit node that couples to an external resistance.
- Calibration of the programmable termination components typically occurs in response to a memory command, which is provided to the memory device, for example, at power up, memory device reset, changing a frequency set point for memory device operation, or whenever initiating a calibration process is desired. Following a time period after the initiation of the calibration process, another memory command is provided to the memory device to apply the parameters determined during the calibration process to set the programmable termination components accordingly.
- a limited number of external connections are available for coupling to an external resistance. These external connections may be shared between multiple devices that use the connection for calibration purposes. However, it may not be apparent to devices external to the memory, such as a system memory controller, which of the multiple devices of the memory share each of the external connections. As such, devices external to the memory may be unable to determine which devices in the memory to send commands for calibration operations.
- a memory device of a semiconductor device may be set in an identification mode and provide an identification request to other rnemoiy devices that are coupled to a common communication channel.
- I Figure 1 is a block diagram, of a system 100 according to an embodiment of the disclosure.
- the system 100 includes a system memory controller 1 10 and a system memory 120.
- the system memory controller 110 and the system memory 120 may communicate with each other over command-address bus 130 and a data bus 140.
- the system memory controller 110 may control the system memory 120 by issuing commands and memory addresses associated with the commands over the command- address bus 130, for example, to store data and to provide data.
- Data may be stored by the system memory controller 110 by issuing a write command to the system memory 120 and providing write data on the data bus 140 to the system memory 120 to be stored.
- Data may be provided to the system memory controller 1 10 by issuing a read command to the system memory 120, which provides the requested read data on the data bus 140 to the system memory controller 110.
- the system memory 120 may include multiple semiconductor devices that may be accessed to store data and provide data when requested.
- the system memory controller 110 may include multiple memory controllers, each communicating with and having access to a respective portion of the system memory 120.
- the system memory controller may further include memory device information storage for storing information related to memory devices of the semiconductor devices of the system memory 120.
- FIG. 2 is a block diagram of a semiconductor device 200 according to an embodiment of the disclosure.
- the semiconductor device 200 may be a volatile memory such as a SRAM or DRAM, or a non-volatile memory such as a FLASH memory or a ferroelectric memory.
- the Double Data Rate (DDR) memory such as a Low Power Double Data Rate 5 (LPDDR5) memory.
- the semiconductor 200 may ⁇ be included in the system memory 120 of Figure 1 in some embodiments of the disclosure.
- the semiconductor device 200 includes a plurality of individual memory devices
- the semiconductor device 200 may include memory buses through which the larger system communicates with the memory devices 204.
- the semiconductor device 200 may be associated with one or more memory controllers that are configured to communicate commands, addresses, and data with the semiconductor device 200 over the memory buses. Each memory controller may communicate across a respective memory bus that couples the memory controller to one or more individual memory devices 204 of the semiconductor device 200.
- a memory controller MC0 may communicate with a first group of memory devices 204 and a memory controller MC I may communicate with a second group of memory devices 204 across respective memory busses.
- the memory controllers MC0 and MCI may be included in a system memory controller (e.g., system memory controller 110 of Figure 1) in some embodiments of the disclosure.
- the memory controllers MC0 and MCI may be included in separate system memory controllers, or not included in a memory controller, in other embodiments of the disclosure.
- Each memory bus may include a command-address bus 208 that provides commands and addresses to the semiconductor device 200 and may further include a data bus 210 over which data is provided.
- Each memory bus may additionally include chip select lines (not shown) that may be selectively asserted to enable one of the memory- devices 204 to send or receive data across the common memory bus.
- the memory- devices 204 may be configured in multiple different ways and the chip select lines configured accordingly to control selection of the memory devices 204. For example, in some embodiments of the disclosure, a two or more memory- devices 204 are coupled to a common chip select line, whereas in other embodiments of the disclosure, each memory device 204 is coupled to a respective chip select lines.
- Some embodiments of the disclosure may include memory- devices 204 that have respective chip select lines in combination with other memory devices 204 that have a common chip select line. Through the combination of individual chip select lines and common address, data, and control lines, the larger system may communicate and control the semiconductor device 200.
- the semiconductor device 200 may also include first and second internal terminals, which may be referred to as ZQ terminals 222 and 224.
- a first external resistance RZQO may couple to the ZQ terminal 222 and a second external resistance RZQl may couple to the ZQ terminal 224.
- the memory devices 204 coupled to the ZQ terminal 222 to share the first external resistance RZQO for impedance calibration represent a first (ZQ) group 232.
- the memory devices 204 coupled to the ZQ terminal 224 to share the second external resistance RZQl for impedance calibration represent a second (ZQ) group 234.
- the memory devices 204 of the first ZQ group share a single ZQ resource (i .e., external resistance RZQO) and the memory devices of the second ZQ group share a single ZQ resource (i.e., external resistance RZQ1).
- the memory devices 204 of the first ZQ group 232 are coupled to a communication channel 242 through which the memory devices 204 communicate with each other.
- the memory devices 204 of the second ZQ group 234 are coupled to a communication channel 244 through which the memory devices 204 communicate with each other. For example, information or a request provided by one of the memory devices 204 of a ZQ group is received by the other memory devices 204 of the same ZQ group.
- the memory devices 204 may need to arbitrate for use of the externa] resistance RZQ during calibration operations.
- the semiconductor devices 204 of the first ZQ group 232 may need to arbitrate for use of the external resistance RZQO during calibration operations and obtain control over the external resistance RZQO before initiating calibration operations.
- the semiconductor devices 204 of the second ZQ group 234 may need to arbitrate for use of the external resistance RZQ1 during calibrations operations and obtain control over the external resistance RZQ1 before initiating calibration operations.
- Figure 2 shows two ZQ groups as included in the semiconductor device 200.
- a semiconductor device may include fewer or greater ZQ groups.
- each of the ZQ groups of the semiconductor device may include the same number of memory devices, whereas in other embodiments of the disclosure, two or more the ZQ groups may have different numbers of memory devices.
- Figure 3 is a block diagram of a memory device 300 according to an embodiment of the disclosure.
- the memory device 300 may ⁇ be included in the semiconductor device 200 as the memory devices 204.
- the memory device 300 includes a command decoder 310 that receives and processes commands from a memory bus.
- the command decoder 310 may be configured to recognize a plurality of commands that correspond to various operations that may be executed by the memory device 300.
- the command decoder 310 may receive and decode a read or write command.
- a read or write command generally directs the memory device 300 to read or write data to or from one or more memory cells in a memory array 314.
- the command decoder 310 may provide interaal control signals to read data from and write data to the memory array 314. Row and column address signals may he provided to an address latch in the memory device 300 through an address bus.
- Hie address latch may then provide a separate column address and a separate ro address.
- the address latch may provide row and column addresses to a row address decoder 318 and a column address decoder 322, respectively.
- the row address decoder 318 may include signal line drivers that activate respective rows of memory ceils in the array 314 corresponding to received row addresses.
- the column address decoder 322, may select signal lines extending through the array 314 corresponding to respective column addresses. The selected signal line or lines corresponding to a received column address may be coupled to read/write circuitry to provide read data to an output data buffer 326 via an input-output data path 330.
- Write data may be provided to the memory array 314 through an input data buffer 334 and the memory array read/write circuitry,
- a clock generator (not shown) may provide an internal clock signal responsive to an input clock signal.
- the internal clock signal may be used by circuits of the memory, for example, the output data buffer 326 and the input data buffer 334,
- Calibration operations may be initiated by command, for example, from a system memory controller. Calibration operations may be initiated automatically, for example, as part of a power-on sequence that occurs when power is first provided to the memory device 300, and/or when there is a change in operating condition for the memory device 300.
- a calibration command is generally issued to cause a memory device 300 to calibrate an impedance of each of programmable termination component 338, sometimes referred to as On Die Termination (ODT) and the output buffer 326.
- ODT On Die Termination
- an ODT circuit may be adjusted to provide a matched impedance.
- the programmable termination component 338 is depicted independently of the output buffer 326.
- the output buffer includes the programmable termination component 338 as a part of the output buffer. In this case, the ODT operation is performed by at least a part of the output buffer 326.
- the command decoder 310 decodes the calibration command and provides control signals to an impedance controller 340, which generally operates to adjust impedances of the programmable termination component 338 and the output buffer 326.
- Each of the programmable termination component 338 and the output buffer 326 generally includes a group of pull- up and pull-down transistors that, are controlled to be enabled or disabled by the impedance controller 340.
- the impedance controller 340 enables/disables the pull-up and pull-down transistors on or off so that the impedance of the output buffer 326 matches the impedance of the data bus. In this way, signal reflections that result from impedance mismatches are avoided.
- the impedance controller 340 may be coupled to an external resistance RZQ that is used for calibration of the impedances of the programmable termination component 338.
- the impedance controller 340 is also coupled to a communication channel.
- memory devices of a ZQ group may be coupled to a communication channel to communicate with each other, for example, providing and receiving information and/or request.
- the impedance controller 340 includes a calibration circuit 342 and an arbitration circuit 346.
- the calibration circuit 342 generally operates by measuring the voltage at a ZQ terminal and using that voltage to adjust the impedance of the programmable termination component 338 and the output buffer 326, When current is provided from the external resistance RZQ as part of a calibration operation, the current may be received by the calibration circuit 342.
- the impedance of the external resistance RZQ may represent the impedance that each of the programmable termination component 338 and the output buffer 326 provides to the data bus to which it is coupled.
- the impedance of each of the programmable termination component 338 and the output buffer 326 may vary as various operating conditions change. For example, temperature changes that occur during the operation of the memory device 300 may lead to variations in these impedances.
- the calibration circuit 342 makes an impedance measurement that corresponds to current operating conditions. This impedance measurement may then be used to set the impedance value of each of the programmable termination component 338 and the output buffer 326 such that it matches current operating conditions. For example, the calibration circuit 342 may measure the voltage at the ZQ terminal and compare that voltage to an internal reference voltage. This comparison may be made through the operation of a comparator that outputs a comparison result. The comparison result may then be used to step up or step down the voltage at the ZQ terminal so as to bring the voltage of the ZQ pin closer to the reference voltage.
- This comparison process generates control codes that may be used to enable/disable the various pull down and pull up transistors associated with the programmable termination component 338 and the output buffer 326 to adjust the impedances properly.
- This process generally operates to match the output buffer 326 impedance with the external impedance that is represented by the external resistance RZQ.
- the arbitration circuit 346 arbitrates for control of the external resistance RZQ that is shared among the memory devices of a ZQ group, for example, for a calibration operation.
- the arbitration circuit 346 may apply an arbitration scheme to avoid contention for the external resistance RZQ during impedance calibration.
- the memory device 300 further includes a mode register 316.
- the mode register 316 is a mode register 316.
- the 316 may include registers that may be programmed to store information, such as binary digits (bits) of information.
- the information of the mode register 316 may be written or read, for example, through commands provided to the command decoder 310, such as by a system memory controller.
- Various memory device settings and options may be set through the use of the mode register 316.
- Bits of the mode registers 316 may correspond to different settings and options.
- the bits of the mode register 316 may be programmed through a mode register write operation, which is performed when a mode register write command is provided to the memory device 300, for example, from a memory system controller.
- the mode register 316 may also provide information regarding the status or settings of the memory device 300.
- the memory device 300 may program a bit or bits of the mode register 316 that correspond to a status or setting.
- the value of the bit(s) may indicate the status or setting.
- the bits of the mode register 316 may be read through a mode register read operation, which is performed when a mode register read command is provided to the memory device 300, for example, from a memory system controller.
- the memory device 300 provides the bits of the mode register 316 that are read as output data that may be received by the memory system controller. Based on the value of the mode register bits provided by the memory device 300, the status and/or settings of the memory device 300 are provided to the memory system controller.
- FIG. 4 is a diagram of a mode register 400 including various settings and flags related to impedance calibration and impedance settings according to an embodiment of the disclosure.
- the mode register 400 is an 8-bit register including bits corresponding to operands OP[7:0] .
- the bits of the mode register 400 are designated as a particular setting or flag.
- is designated as ZQ Reset
- operand OP[l] is designated as ZQ Stop
- operands OP[4:2] are designated as ZQ Interval
- operand OP[5] is designated as ZQ ID mode
- operand OP[6] is designated as ZQ Master
- operand OP [7] is designated as ZQ ID Flag.
- the operands OP[6:0] may be set, for example, through a mode register write operation initiated by a system memory controller, and the operand OP[7] may be set by the memory device, for example, when the ZQ ID mode is set or when a ZQ ID request is received by the memory device.
- the ZQ Reset of operand OP[0] has a default value of "0" to set a normal ZQ operation when the impedances of the memory device are set according to a ZQ code determined during a ZQ calibration operation, or may be set to a "I " to reset the ZQ code to a default setting.
- the ZQ Stop of operand OP[l] has a default value of "0" to set normal operation of ZQ calibration or may be set to a "1" to halt a ZQ calibration operation.
- the ZQ Interval of operands OP[4:2] may be set to a three-bit value where the different values correspond to a ZQ calibration interval time for the calibration operations.
- the ZQ ID Mode of operand OP[5] has a default value of " ⁇ " to set normal ZQ operation or may be set to a "1" to set the identification mode ZQ ID Mode of operation .
- the ZQ ID Mode of operation causes a memory device of a ZQ group to provide an identification ZQ ID request to the other memory devices of the same ZQ group to set a respective ZQ ID Flag. As a result, all of the memory devices of a ZQ group set a respective identification flag ZQ ID Flag.
- the ZQ Master of operand OP[6 ] has a default value of "0" to indicate that the memory- device is not a ZQ Master, or may be set to " ⁇ " to designate the memory device as the master of a ZQ group.
- the identification flag ZQ ID Flag of operand OP[7] has a default value of "0" for normal operation or may be set by the memory device to "1 " responsive to being set in the ZQ ID Mode or receiving a ZQ ID request from another memory device in the same ZQ group. [039] As will be described in more detail below, the ZQ ID Mode, ZQ Master, and ZQ
- ID Flag of operands OP[7:5] may be used to identify the ZQ groups of a memory and identify the particular memory device(s) in each of the ZQ groups, and to set a die of the ZQ group as the ZQ master.
- the mode register 400 of Figure 4 has been described as including particular settings and flags related to the impedance calibration and settings, and in a particular arrangement. However, the impedance calibration and settings and the arrangement of bits may be different in other embodiments of the disclosure. The scope of the disclosure is not limited to the particular details shown and described with reference to Figure 4.
- a semiconductor device including multiple memory devices may have one or more ZQ terminals to which different respective groups of memory devices are coupled.
- Each ZQ terminal may be coupled to an external resistance RZQ that is shared by the multiple memory devices that are coupled to the ZQ terminal for impedance calibration.
- the memory devices that are coupled to a common ZQ terminal to share an external resistance RZQ for impedance calibration may be referred to as a ZQ group.
- Each ZQ group includes a memory device that is designated as the ZQ master.
- the ZQ master of a ZQ group may receive ZQ calibration commands and communicate with the memory devices of the ZQ group to perform ZQ calibration.
- Use of the shared external resistance RZQ by the memory devices of the ZQ group for ZQ calibration may be arbitrated by the ZQ master.
- the impedance controller of the ZQ master may communicate with the other memory devices of the ZQ group over a communication channel (e.g., communication channel 242 of Figure 2) to control the other memory devices to sequentially perform ZQ calibration until all of the memory devices are calibrated, thereby avoiding contention for use of the external resistance RZQ.
- the ZQ master may control the memory devices of the ZQ group to perform ZQ calibration in another manner in order to complete ZQ calibration without contention for use of the external resistance RZQ.
- the ZQ master memory device of a ZQ group may be designated by a system memory controller coupled to the memory devices of the ZQ group.
- a memory device of a ZQ group is designated as the ZQ master by programming bit(s) of a mode register that correspond to the ZQ master setting (e.g., with reference to Figure 4, setting ZQ Master of mode register 400 to "1").
- the mode register bit(s) corresponding to the ZQ master setting has a value to indicate that the memory device is not the ZQ master (e.g., have a default "0" value for the mode register bit(s)).
- the system memory controller may issue (e.g., transmit, send, etc.) a mode register write command to a selected one of the memory devices of the ZQ group to program the mode register bit(s) corresponding to the ZQ master setting to have a value indicating that it is the ZQ master (e.g., program the corresponding mode register bit(s) to have a "1" value).
- the selected memory device is designated as the ZQ master and serves the role, for example, by receiving ZQ calibration commands for the ZQ group and communicating with the other memory devices of the ZQ group accordingly to perform ZQ calibration.
- a semiconductor device may include multiple memory devices.
- One or more of the system memory controllers coupled to the semiconductor device perform a die enumeration operation to identify the memory devices of the semiconductor device.
- the system, memory controllers perform die enumeration, for example, when the system memory controller and/or semiconductor device are initialized, such as at power up and/or reset of the system memory controller and/or semiconductor device.
- the system memory controller may store memory device information related to the identification of the memory devices, for example, the number of memory devices in the semiconductor device, a unique identification value for each of the memory devices, etc.
- the memory device information may be stored in a storage included in the system memory controller, in some embodiments, the memory device information may be stored in the format of a memory map.
- the memory- map may list all of the memory devices identified in the semiconductor device along with any additional information that may be related for each of the memory devices.
- Other formats for storing the memory device information, as well as the type of information stored, may be different without departing from the scope of the disclosure.
- the system memory controller may obtain memory device information about the memoiy devices of the semiconductor device through a die enumeration operation, for example, identifying the number of memory devices, the arrangement of the memory devices into ZQ groups may not be apparent to a system memory controller. As such, the system memory controller may not be able to determine which memory devices to designate as ZQ masters.
- Figure 5 is a flow diagram for identifying the ZQ groups and the memory devices included in each of the ZQ groups of a semiconductor device according to an embodiment of the disclosure.
- a system memory controller may follow the flow diagram to identify the ZQ groups and the memoiy devices included in each of the ZQ groups, for example, as part of a startup and/or reset routine.
- the memory devices of the semiconductor device have been enumerated so that a system memory controller has identified each memory device of the semiconductor device.
- the system memoiy controller has not identified the ZQ groups of the semiconductor device or the memory devices included in each of the ZQ groups.
- the system memory controller sets an identification mode (e.g., ZQ ID mode) for a target memory device of the semiconductor device.
- the ZQ ID mode may be set through a mode register (e.g., setting ZQ ID Mode of operand OP[5 j of mode register 400 to "1").
- the system memory controller may issue (e.g., transmit, send, etc. signals representing) a mode register write command to have a "1" written to the corresponding operand of the mode register.
- the target memoiy device may be any of the memory devices of the semiconductor device. 1 km c, or.
- the target memory device may be a memory device of the semiconductor device that has not yet been identified as being included in any ZQ group that has been already identified to that point.
- the system rnernoiy controller may perform other operations.
- the target memory device and the other memory devices in the same ZQ group as the target memoiy device set a respective identification flag (e.g., ZQ ID Flag), as shown by 520.
- a respective identification flag e.g., ZQ ID Flag
- all the memory devices of one ZQ group set their respective ZQ ID Flags.
- the ZQ ID Flag of a memory device may be represented by bit(s) of a mode register.
- the ZQ ID Flag may be set by the memory device programming a value (e.g., "1" value) for mode register bit(s) corresponding to the ZQ ID Flag (e.g., setting ZQ ID Flag of operand OP[7] of the mode register 400 to "1").
- the system memory controller checks the ZQ ID Flags of the memory- devices of the semiconductor device. Those memory devices having a set ZQ ID Flag are identified as being included in a same ZQ group.
- the system memory controller may- update stored memory device information (e.g., a memory map) to record the memor - devices included in the identified ZQ group.
- the system memoiy controller may check the ZQ ID Flags of the memory devices using a mode register read operation.
- the system memoiy controller may issue a mode register read command to each of the memory devices being checked (e.g., transmit, send, etc.
- the memory devices provide (e.g., transmit, send, etc.) the value of the ZQ ID Flag to the system memoiy controller.
- Those memoiy devices having a set ZQ ID Flag e.g., provide a "I " for the corresponding mode register bit responsive to the mode register read command
- Those memory devices having a ZQ ID Flag that is not set are identified as not being included in that ZQ group.
- the system memory controller determines whether all of the ZQ groups for the semiconductor device have been identified.
- FIG. 6 is a flow diagram of determining whether all of the ZQ groups of a semiconductor device have been identified according to an embodiment of the disclosure.
- the system memory controller determines the status of the ZQ ID Flags for the memory devices being checked.
- the ZQ ID Flag of the memory devices may be checked by issuing (e.g., transmits, sends, etc. signals representing) a mode register read command to the memory devices.
- the system memory controller updates stored memory device information that shows identified ZQ groups, and the particular memory devices included in the identified ZQ groups.
- the memory device information may include the number of memory devices in the semiconductor device, a unique identification value for each memory device, etc.
- the memory device information may be stored in a memory map format in some embodiments of the disclosure. Other techniques for storing the memory device information may be used in other embodiments of the disclosure.
- the system memory controller accesses the stored memory device information to check for any memory devices that have not yet been associated with a ZQ group.
- the system memory controller determines if the memory device information indicates that not all of the memory devices of the semiconductor device are associated with aZQ group, which indicates that there is at least one additional ZQ group for the remaining memory- devices in the semiconductor device. Consequently, at 630 identification of the ZQ groups of the semiconductor device continues (e.g., follow the flow diagram of Figure 5). Conversely, if the system memory controller determines that the memory device information identifies every memory device of the semiconductor device as being associated with a ZQ group, at 640 all of the ZQ groups of the semiconductor device have been identified.
- Figure 7 is a flow diagram, of a ZQ ID mode operation for a memory device according to an embodiment of the disclosure.
- the ZQ ID mode operation may be performed by a memory device that has been targeted by system memory controller that is identifying ZQ groups of a semiconductor device, for example, in response to a ZQ ID mode being set by the system memory controller.
- a target memory device determines whether the ZQ ID mode has been set.
- the ZQ ID mode is set in a mode register (e.g., setting ZQ ID mode of operand OP [5] of mode register 400 to " ⁇ " ) . for example, by a system memory controller.
- the system memory controller issues a mode register write command to the target memory device, and programs the bit(s) corresponding to the ZQ ID mode to set the mode.
- the target memory device determines the setting of the ZQ ID mode following the programming of the corresponding bit(s) in the mode register by the system memory controller,
- the target memory device enters the ZQ ID mode responsive to determining that the ZQ ID mode is set, and at 730 provides (e.g., transmits, sends, etc. signals representing ) an identification request (e.g., ZQ ID request) to the other memory devices in the same ZQ group.
- Hie ZQ ID request may be provided to the other memory devices on a communication channel to which all the memory devices of the ZQ group are coupled (e.g., communication channel 242 of Figure 2).
- a communication channel to which all the memory devices of the ZQ group are coupled e.g., communication channel 242 of Figure 2.
- the target memory device sets its ZQ ID Flag at 740.
- the ZQ ID Flag is represented by a bit(s) of a mode register (e.g., setting ZQ ID Flag of operand 0P[7] of mode register 400 to "1").
- Hie ZQ ID Flag is set by the target memoiy device by changing a value of the corresponding mode register bit(s) to a "set” value, for example, a "1 " value.
- Tire value of the mode register bit(s) representing the ZQ ID Flag may be read by the system memoiy controller issuing a mode register read command to the target memory device.
- Figure 8 is a flow diagram of a ZQ ID request operation for a memory device according to an embodiment of the disclosure.
- the ZQ ID request operation may be performed by a memory device that has received a ZQ ID request.
- a memory device receives a ZQ ID request.
- the ZQ ID request may be received on a communication channel (e.g., communication channel 242 of Figure 2).
- a communication channel e.g., communication channel 242 of Figure 2.
- memoiy devices of a ZQ group are coupled to the communication channel.
- the ZQ ID request may have been provided, for example, by another memory device of the same ZQ group that had the ZQ ID mode set (e.g., a target memoiy device).
- the memoiy device that receives the ZQ ID request sets its ZQ ID Flag.
- the ZQ ID Flag is represented by a bit(s) of a mode register, and the ZQ ID Flag may be set by programming a value of the corresponding mode register bit(s) to a "set" value, for example, a ' ⁇ ' value (e.g., setting ZQ ID Flag of operand OPj 7] of mode register 400 to "1").
- the system memory' controller can query the ZQ ID Flags of the memory devices of the semiconductor device to identify which memory devices are in the same ZQ group as the target memory device.
- all of the memor - devices having a set ZQ ID Flag e.g., a "1 " value for the corresponding mode register bii(s)
- all of the memory devices having a ZQ ID Flag that is not set are not included in the ZQ group of the target memory device.
- the system memory controller may update stored memory device information to record the memory devices included in the ZQ group.
- the system memory controller may check the ZQ ID Flag, for example, of all of the memory devices of the semiconductor device. In another example, the system memory controller may check the ZQ ID Flag of the memory devices that have not yet been associated with a ZQ group.
- a memory- device of each ZQ group may be designated as the ZQ master for the respective ZQ group, for example, by a system memory controller.
- each ZQ group may have a memory device that is designated as the ZQ master.
- the ZQ master of a ZQ group may receive ZQ calibration commands and communicate with the memory devices of the ZQ group to perform ZQ calibration, such as arbitrating use of a shared external resistance RZQ among the memory devices of the ZQ group for ZQ calibration.
- a memory device of a ZQ group may be designated as a ZQ master by setting the corresponding bit(s) of a mode register of the particular memory device.
- a mode register write command may be issued to the memory- device to set the bit(s) corresponding to the ZQ Master setting.
- the ZQ Master of OP [6] may be set to a ' " 1" to designate the memory device as the ZQ master.
- a memory device of each of the ZQ groups of a semiconductor device may then be designated as the ZQ master for the respective ZQ group.
- Information and signals described herein may be represented using any of a variety of different technologies and techniques.
- data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.
- the functions described herein may be implemented in hardware, software executed by a processor, firmware, or any combination thereof. If implemented in software executed by a processor, the functions may be stored on or transmitted over as one or more instructions or code on a computer-readable medium.
- Computer-readable media includes both non-transitory computer storage media and communication media including any medium, that facilitates transfer of a computer program from, one place to another.
- a non-transitory storage medium may be any available medium that can be accessed by a general purpose or special purpose computer.
- non-transitory computer-readable media can comprise RAM, ROM, electrically erasable programmable read only memory (EEPROM), or optical disk storage, magnetic disk storage or other magnetic storage devices, or any other non- transitor - medmm that can be used to carry or store desired program code means in the form of instructions or data structures and that can be accessed by a general-purpose or special-purpose computer, or a general-purpose or special -purpose processor.
- RAM random access memory
- ROM read only memory
- EEPROM electrically erasable programmable read only memory
- optical disk storage magnetic disk storage or other magnetic storage devices
- any other non- transitor - medmm that can be used to carry or store desired program code means in the form of instructions or data structures and that can be accessed by a general-purpose or special-purpose computer, or a general-purpose or special -purpose processor.
- any connection is properly termed a computer-readable medium.
- the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave
- the coaxial cable, fiber optic cable, twisted pair, DSL, or wireless technologies such as infrared, radio, and microwave are included in the definition of medium. Combinations of the above are also included within the scope of computer-readable media.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computing Systems (AREA)
- Mathematical Physics (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Dram (AREA)
- Human Computer Interaction (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Semiconductor Memories (AREA)
Abstract
Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance are disclosed. A memory device of a semiconductor device may be set in an identification mode and provide an identification request to other memory devices that are coupled to a common communication channel. The memory devices that are coupled to the common communication channel may share an external resistance, for example, for calibration of respective programmable termination components of the memory devices. The memory devices that receive the identification request set a respective identification flag which can be read to determine which memory devices share an external resistance with the memory device having the set identification mode.
Description
APPARATUSES AND METHODS FOR IDENTIFYING MEMORY DEVICES OF A SEMICONDUCTOR DEVICE SHARING AN EXTERNAL
RESISTANCE
BACKGROUND
] Semiconductor devices such as microcomputers, memories, gate arrays, among others, include input/output pins and an output circuit for transmitting data to other devices, via a bus, transmission lines formed on a board, and the like. A circuit within the semiconductor device that is responsible for transmitting data includes, for example, output buffers and drivers. For there to be optimum transmission, the impedance of the transmitting device should be matched to the impedance of the transmission network and receiving device.
] As operational speeds of electronic devices increase, the swing of transmitted signals decreases. However, as the signal swing width of a transmitted signal decreases, the negative effect of external noise increases. External noise can affect the reflection characteristics of an output signal if there is an impedance mismatch at an interface. Impedance mismatches are caused by external noise or by noise on a power supply voltage, temperature and process variations, among others. If an impedance mismatch arises, the transmission speed of the data decreases, and the data from a semiconductor device may become distorted. Thus, in a case where a semiconductor device receives distorted data, problems can be caused by setup/hold failures or errors in reading received data.
SUMMARY
] Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance are disclosed herein. An example apparatus according to an embodiment of the disclosure may include: a system memory controller that may provide commands and addresses, and may further provide and receive data; a command-address bus; a data bus; and a semiconductor memory coupled to the command-address bus to receive commands and addresses from the system memory controller and further coupled to the data bus to provide and receive data. The semiconductor memory- may include: a first group of memory devices coupled to a first terminal that may be coupled to a first external resistance and the first group of memor - devices further coupled to a first communication channel, wherein each memory device
of the first group of memory devices may set a respective identifi cation flag responsive to an identification request received on the first communication channel; and a second group of memory devices coupled to a second terminal that may be coupled to a second external res stance and the second group of memory devices further coupled to a second communication channel, wherein each memory device of the second group of memory- devices may set a respective identification flag responsive to an identification request received on the second communication channel.
] Another example apparatus according to an embodiment of the disclosure may include: a first terminal: and a first plurality of rnemoiy devices coupled to the first terminal and further coupled to a first communication channel. Each memory device of the first plurality of memory devices may include: an array of memory cells that may- store data; a programmable termination component including an impedance; an impedance controller coupled to the first communication channel and to the programmable termination component and further coupled to the first terminal, wherein the impedance controller may control calibration of the impedance of the programmable termination component; and a command decoder that may receive commands and provide control signals to perform operations corresponding to the commands, wherein the command decoder may further control the impedance controller to provide an identification request to the first communication channel responsive to the setting of an identification mode and may further set an identification flag responsive to the memor - device receiving the identification request from the first communication channel.
] An example method according to an embodiment of the disclosure may include steps of: setting an identification mode of a target memory device of a plurality of memory devices; and checking respective identification flags of the plurality of memory devices to d etermine which memory devices of the plurality of memory devices have set the respective identification flag responsive to setting the identification mode of the target memory device of the plurality of memory devices.
] Another example method according to an embodiment of the disclosure may- include steps of: transmitting a first signal indicative of an identification mode of a target memory device of a plurality of memory devices; receiving one or more second signals indicative of respective identification flags of the plurality of memory devices: and determining, based at least in part on receiving the one or more second signals, which
memory devices of the plurality of memory devices have set the respective identification flag responsive to first signal.
[007] Another example method according to an embodiment of the disclosure may include steps of: providing an identification request to a plurality of memory devices responsive to an identification mode being set; setting an identification flag; and providing a status of the identification flag responsive to receiving an identification request.
[008] Another example method according to an embodiment of the disclosure may include steps of: receiving an identification request on a communication channel coupled to a plurality of memory devices; setting an identification flag responsive to the identification request; and providing a status of the identification flag responsive to receiving an identification request.
BRIEF DESCRIPTION OF TOE DRAWINGS
[009] Figure 1 is a block diagram of a system according to an embodiment of the disclosure.
[010] Figure 2 is a block diagram of a semiconductor device according to an embodiment of the disclosure.
[011] Figure 3 is a block diagram of a memory device according to an embodiment of the disclosure.
[012] Figure 4 is a diagram of a mode register including various settings and flags related to impedance calibration and impedance settings according to an embodiment of the disclosure
[013] Figure 5 is a flow diagram for identifying (ZQ) groups of memory devices sharing an external resistance and the memory devices included in each of the ZQ groups of a semiconductor device according to an embodiment of the disclosure.
[014] Figure 6 is a flow diagram of determining whether all of the ZQ groups of a semiconductor device have been identified according to an embodiment of the disclosure.
[015] Figure 7 is a flow diagram, of a ZQ ID mode operation for a memory device according to an embodiment of the disclosure.
[016] Figure 8 is a flow diagram of a ZQ ID request operation for a memory device according to an embodiment of the disclosure.
DETAILED DESCRIPTION
I In order to mitigate these issues arising from an impedance mismatch arises, memory devices may include programmable termination components that may be used to provide adjustable on-die termination and adjustable output driver impedance. The on-die termination may be adjusted to reduce impedance mismatch, for example, when signals (e.g., command, data, etc.) are provided to the memory devices. The programmable termination components have impedance values that can be adjusted as operating conditions change. In some implementations, programmable termination components are calibrated to a known impedance which may be based on voltage measurements made on a circuit node that couples to an external resistance.
I Calibration of the programmable termination components typically occurs in response to a memory command, which is provided to the memory device, for example, at power up, memory device reset, changing a frequency set point for memory device operation, or whenever initiating a calibration process is desired. Following a time period after the initiation of the calibration process, another memory command is provided to the memory device to apply the parameters determined during the calibration process to set the programmable termination components accordingly.
I In some cases, a limited number of external connections are available for coupling to an external resistance. These external connections may be shared between multiple devices that use the connection for calibration purposes. However, it may not be apparent to devices external to the memory, such as a system memory controller, which of the multiple devices of the memory share each of the external connections. As such, devices external to the memory may be unable to determine which devices in the memory to send commands for calibration operations. To address this, and as described herein, a memory device of a semiconductor device may be set in an identification mode and provide an identification request to other rnemoiy devices that are coupled to a common communication channel.
I Figure 1 is a block diagram, of a system 100 according to an embodiment of the disclosure. The system 100 includes a system memory controller 1 10 and a system memory 120. The system memory controller 110 and the system memory 120 may communicate with each other over command-address bus 130 and a data bus 140. The system memory controller 110 may control the system memory 120 by issuing
commands and memory addresses associated with the commands over the command- address bus 130, for example, to store data and to provide data. Data may be stored by the system memory controller 110 by issuing a write command to the system memory 120 and providing write data on the data bus 140 to the system memory 120 to be stored. Data may be provided to the system memory controller 1 10 by issuing a read command to the system memory 120, which provides the requested read data on the data bus 140 to the system memory controller 110.
] The system memory 120 may include multiple semiconductor devices that may be accessed to store data and provide data when requested. The system memory controller 110 may include multiple memory controllers, each communicating with and having access to a respective portion of the system memory 120. The system memory controller may further include memory device information storage for storing information related to memory devices of the semiconductor devices of the system memory 120.
] Figure 2 is a block diagram of a semiconductor device 200 according to an embodiment of the disclosure. The semiconductor device 200 may be a volatile memory such as a SRAM or DRAM, or a non-volatile memory such as a FLASH memory or a ferroelectric memory. In one embodiment, the Double Data Rate (DDR) memory, such as a Low Power Double Data Rate 5 (LPDDR5) memory. The semiconductor 200 may¬ be included in the system memory 120 of Figure 1 in some embodiments of the disclosure.
] The semiconductor device 200 includes a plurality of individual memory devices
204 that may be arranged on one or more different semiconductor dies, and further includes a package that contains and interconnects the various individual memory devices 20 . The package may provide a plurality of external pins that couple to contact pads arranged on the interior of the package. The pins and pads may provide electrical connections such as between the memory devices 204 and the larger system to which the semiconductor device 200 is coupled. The semiconductor device 200 may include memory buses through which the larger system communicates with the memory devices 204. For example, the semiconductor device 200 may be associated with one or more memory controllers that are configured to communicate commands, addresses, and data with the semiconductor device 200 over the memory buses. Each memory controller
may communicate across a respective memory bus that couples the memory controller to one or more individual memory devices 204 of the semiconductor device 200. For example, as shown in Figure 2, a memory controller MC0 may communicate with a first group of memory devices 204 and a memory controller MC I may communicate with a second group of memory devices 204 across respective memory busses. The memory controllers MC0 and MCI may be included in a system memory controller (e.g., system memory controller 110 of Figure 1) in some embodiments of the disclosure. The memory controllers MC0 and MCI may be included in separate system memory controllers, or not included in a memory controller, in other embodiments of the disclosure.
[024] Each memory bus may include a command-address bus 208 that provides commands and addresses to the semiconductor device 200 and may further include a data bus 210 over which data is provided. Each memory bus may additionally include chip select lines (not shown) that may be selectively asserted to enable one of the memory- devices 204 to send or receive data across the common memory bus. The memory- devices 204 may be configured in multiple different ways and the chip select lines configured accordingly to control selection of the memory devices 204. For example, in some embodiments of the disclosure, a two or more memory- devices 204 are coupled to a common chip select line, whereas in other embodiments of the disclosure, each memory device 204 is coupled to a respective chip select lines. Some embodiments of the disclosure may include memory- devices 204 that have respective chip select lines in combination with other memory devices 204 that have a common chip select line. Through the combination of individual chip select lines and common address, data, and control lines, the larger system may communicate and control the semiconductor device 200.
[025] The semiconductor device 200 may also include first and second internal terminals, which may be referred to as ZQ terminals 222 and 224. A first external resistance RZQO may couple to the ZQ terminal 222 and a second external resistance RZQl may couple to the ZQ terminal 224. The memory devices 204 coupled to the ZQ terminal 222 to share the first external resistance RZQO for impedance calibration represent a first (ZQ) group 232. The memory devices 204 coupled to the ZQ terminal 224 to share the second external resistance RZQl for impedance calibration represent a second (ZQ) group 234. The memory devices 204 of the first ZQ group share a single
ZQ resource (i .e., external resistance RZQO) and the memory devices of the second ZQ group share a single ZQ resource (i.e., external resistance RZQ1). The memory devices 204 of the first ZQ group 232 are coupled to a communication channel 242 through which the memory devices 204 communicate with each other. Similarly, the memory devices 204 of the second ZQ group 234 are coupled to a communication channel 244 through which the memory devices 204 communicate with each other. For example, information or a request provided by one of the memory devices 204 of a ZQ group is received by the other memory devices 204 of the same ZQ group.
] Due to multiple memory devices 204 of a memory group sharing one external resistance RZQ, contention may occur in the event that the first and second memory both devices 104 perform respective calibration operations concurrently. As a result, the memory devices 204 may need to arbitrate for use of the externa] resistance RZQ during calibration operations. For example, the semiconductor devices 204 of the first ZQ group 232 may need to arbitrate for use of the external resistance RZQO during calibration operations and obtain control over the external resistance RZQO before initiating calibration operations. Likewise, the semiconductor devices 204 of the second ZQ group 234 may need to arbitrate for use of the external resistance RZQ1 during calibrations operations and obtain control over the external resistance RZQ1 before initiating calibration operations.
] Figure 2 shows two ZQ groups as included in the semiconductor device 200. In other embodiments of the disclosure, a semiconductor device may include fewer or greater ZQ groups. Additionally, in some embodiments of the disclosure, each of the ZQ groups of the semiconductor device may include the same number of memory devices, whereas in other embodiments of the disclosure, two or more the ZQ groups may have different numbers of memory devices.
] Figure 3 is a block diagram of a memory device 300 according to an embodiment of the disclosure. In some embodiments of the disclosure, the memory device 300 may¬ be included in the semiconductor device 200 as the memory devices 204.
] The memory device 300 includes a command decoder 310 that receives and processes commands from a memory bus. The command decoder 310 may be configured to recognize a plurality of commands that correspond to various operations that may be executed by the memory device 300. For example, the command decoder 310 may
receive and decode a read or write command. A read or write command generally directs the memory device 300 to read or write data to or from one or more memory cells in a memory array 314. In performing a corresponding read or wnte operation, the command decoder 310 may provide interaal control signals to read data from and write data to the memory array 314. Row and column address signals may he provided to an address latch in the memory device 300 through an address bus. Hie address latch may then provide a separate column address and a separate ro address. The address latch may provide row and column addresses to a row address decoder 318 and a column address decoder 322, respectively. The row address decoder 318 may include signal line drivers that activate respective rows of memory ceils in the array 314 corresponding to received row addresses. The column address decoder 322, may select signal lines extending through the array 314 corresponding to respective column addresses. The selected signal line or lines corresponding to a received column address may be coupled to read/write circuitry to provide read data to an output data buffer 326 via an input-output data path 330. Write data may be provided to the memory array 314 through an input data buffer 334 and the memory array read/write circuitry, A clock generator (not shown) may provide an internal clock signal responsive to an input clock signal. The internal clock signal may be used by circuits of the memory, for example, the output data buffer 326 and the input data buffer 334,
[030] Calibration operations may be initiated by command, for example, from a system memory controller. Calibration operations may be initiated automatically, for example, as part of a power-on sequence that occurs when power is first provided to the memory device 300, and/or when there is a change in operating condition for the memory device 300.
[031] A calibration command is generally issued to cause a memory device 300 to calibrate an impedance of each of programmable termination component 338, sometimes referred to as On Die Termination (ODT) and the output buffer 326. As known, an ODT circuit may be adjusted to provide a matched impedance. In Figure 3, the programmable termination component 338 is depicted independently of the output buffer 326. However, it is also possible that the output buffer includes the programmable termination component 338 as a part of the output buffer. In this case, the ODT operation is performed by at least a part of the output buffer 326. Upon receipt, the command decoder
310 decodes the calibration command and provides control signals to an impedance controller 340, which generally operates to adjust impedances of the programmable termination component 338 and the output buffer 326. Each of the programmable termination component 338 and the output buffer 326 generally includes a group of pull- up and pull-down transistors that, are controlled to be enabled or disabled by the impedance controller 340. The impedance controller 340 enables/disables the pull-up and pull-down transistors on or off so that the impedance of the output buffer 326 matches the impedance of the data bus. In this way, signal reflections that result from impedance mismatches are avoided.
] The impedance controller 340 may be coupled to an external resistance RZQ that is used for calibration of the impedances of the programmable termination component 338. The impedance controller 340 is also coupled to a communication channel. As previously described, memory devices of a ZQ group may be coupled to a communication channel to communicate with each other, for example, providing and receiving information and/or request. The impedance controller 340 includes a calibration circuit 342 and an arbitration circuit 346.
] The calibration circuit 342 generally operates by measuring the voltage at a ZQ terminal and using that voltage to adjust the impedance of the programmable termination component 338 and the output buffer 326, When current is provided from the external resistance RZQ as part of a calibration operation, the current may be received by the calibration circuit 342. The impedance of the external resistance RZQ may represent the impedance that each of the programmable termination component 338 and the output buffer 326 provides to the data bus to which it is coupled. The impedance of each of the programmable termination component 338 and the output buffer 326 may vary as various operating conditions change. For example, temperature changes that occur during the operation of the memory device 300 may lead to variations in these impedances.
] By measuring the impedance of the external resistance RZQ, of which impedance is basically stable regardless of changes in conditions, the calibration circuit 342 makes an impedance measurement that corresponds to current operating conditions. This impedance measurement may then be used to set the impedance value of each of the programmable termination component 338 and the output buffer 326 such that it matches current operating conditions. For example, the calibration circuit 342 may measure the
voltage at the ZQ terminal and compare that voltage to an internal reference voltage. This comparison may be made through the operation of a comparator that outputs a comparison result. The comparison result may then be used to step up or step down the voltage at the ZQ terminal so as to bring the voltage of the ZQ pin closer to the reference voltage. This comparison process generates control codes that may be used to enable/disable the various pull down and pull up transistors associated with the programmable termination component 338 and the output buffer 326 to adjust the impedances properly. This process generally operates to match the output buffer 326 impedance with the external impedance that is represented by the external resistance RZQ.
] The arbitration circuit 346 arbitrates for control of the external resistance RZQ that is shared among the memory devices of a ZQ group, for example, for a calibration operation. The arbitration circuit 346 may apply an arbitration scheme to avoid contention for the external resistance RZQ during impedance calibration.
] The memory device 300 further includes a mode register 316. The mode register
316 may include registers that may be programmed to store information, such as binary digits (bits) of information. The information of the mode register 316 may be written or read, for example, through commands provided to the command decoder 310, such as by a system memory controller. Various memory device settings and options may be set through the use of the mode register 316. Bits of the mode registers 316 may correspond to different settings and options. The bits of the mode register 316 may be programmed through a mode register write operation, which is performed when a mode register write command is provided to the memory device 300, for example, from a memory system controller. The mode register 316 may also provide information regarding the status or settings of the memory device 300. The memory device 300 may program a bit or bits of the mode register 316 that correspond to a status or setting. The value of the bit(s) may indicate the status or setting. The bits of the mode register 316 may be read through a mode register read operation, which is performed when a mode register read command is provided to the memory device 300, for example, from a memory system controller. The memory device 300 provides the bits of the mode register 316 that are read as output data that may be received by the memory system controller. Based on the value of the
mode register bits provided by the memory device 300, the status and/or settings of the memory device 300 are provided to the memory system controller.
[037] Figure 4 is a diagram of a mode register 400 including various settings and flags related to impedance calibration and impedance settings according to an embodiment of the disclosure. The mode register 400 is an 8-bit register including bits corresponding to operands OP[7:0] . The bits of the mode register 400 are designated as a particular setting or flag. For example, operand OP[0 | is designated as ZQ Reset; operand OP[l] is designated as ZQ Stop; operands OP[4:2] are designated as ZQ Interval; operand OP[5] is designated as ZQ ID mode; operand OP[6] is designated as ZQ Master; and operand OP [7] is designated as ZQ ID Flag. The operands OP[6:0] may be set, for example, through a mode register write operation initiated by a system memory controller, and the operand OP[7] may be set by the memory device, for example, when the ZQ ID mode is set or when a ZQ ID request is received by the memory device.
[038] The ZQ Reset of operand OP[0] has a default value of "0" to set a normal ZQ operation when the impedances of the memory device are set according to a ZQ code determined during a ZQ calibration operation, or may be set to a "I " to reset the ZQ code to a default setting. The ZQ Stop of operand OP[l] has a default value of "0" to set normal operation of ZQ calibration or may be set to a "1" to halt a ZQ calibration operation. The ZQ Interval of operands OP[4:2] may be set to a three-bit value where the different values correspond to a ZQ calibration interval time for the calibration operations. The ZQ ID Mode of operand OP[5] has a default value of "Ό" to set normal ZQ operation or may be set to a "1" to set the identification mode ZQ ID Mode of operation . As will be described in more detail below, the ZQ ID Mode of operation causes a memory device of a ZQ group to provide an identification ZQ ID request to the other memory devices of the same ZQ group to set a respective ZQ ID Flag. As a result, all of the memory devices of a ZQ group set a respective identification flag ZQ ID Flag. The ZQ Master of operand OP[6 ] has a default value of "0" to indicate that the memory- device is not a ZQ Master, or may be set to "Ί" to designate the memory device as the master of a ZQ group. The identification flag ZQ ID Flag of operand OP[7] has a default value of "0" for normal operation or may be set by the memory device to "1 " responsive to being set in the ZQ ID Mode or receiving a ZQ ID request from another memory device in the same ZQ group.
[039] As will be described in more detail below, the ZQ ID Mode, ZQ Master, and ZQ
ID Flag of operands OP[7:5] may be used to identify the ZQ groups of a memory and identify the particular memory device(s) in each of the ZQ groups, and to set a die of the ZQ group as the ZQ master. The mode register 400 of Figure 4 has been described as including particular settings and flags related to the impedance calibration and settings, and in a particular arrangement. However, the impedance calibration and settings and the arrangement of bits may be different in other embodiments of the disclosure. The scope of the disclosure is not limited to the particular details shown and described with reference to Figure 4.
[040] As previously described, a semiconductor device including multiple memory devices may have one or more ZQ terminals to which different respective groups of memory devices are coupled. Each ZQ terminal may be coupled to an external resistance RZQ that is shared by the multiple memory devices that are coupled to the ZQ terminal for impedance calibration. The memory devices that are coupled to a common ZQ terminal to share an external resistance RZQ for impedance calibration may be referred to as a ZQ group. Each ZQ group includes a memory device that is designated as the ZQ master. The ZQ master of a ZQ group may receive ZQ calibration commands and communicate with the memory devices of the ZQ group to perform ZQ calibration. Use of the shared external resistance RZQ by the memory devices of the ZQ group for ZQ calibration may be arbitrated by the ZQ master. For example, in some embodiments of the disclosure the impedance controller of the ZQ master may communicate with the other memory devices of the ZQ group over a communication channel (e.g., communication channel 242 of Figure 2) to control the other memory devices to sequentially perform ZQ calibration until all of the memory devices are calibrated, thereby avoiding contention for use of the external resistance RZQ. In other embodiments, the ZQ master may control the memory devices of the ZQ group to perform ZQ calibration in another manner in order to complete ZQ calibration without contention for use of the external resistance RZQ.
[041] The ZQ master memory device of a ZQ group may be designated by a system memory controller coupled to the memory devices of the ZQ group. In some embodiments of the disclosure, a memory device of a ZQ group is designated as the ZQ master by programming bit(s) of a mode register that correspond to the ZQ master setting
(e.g., with reference to Figure 4, setting ZQ Master of mode register 400 to "1"). For example, as a default setting for the memory device, the mode register bit(s) corresponding to the ZQ master setting has a value to indicate that the memory device is not the ZQ master (e.g., have a default "0" value for the mode register bit(s)). Thus, when the memory devices are initialized (e.g., power up, reset, etc.), none of the memory- devices of a ZQ group are designated as the ZQ master. The system memory controller may issue (e.g., transmit, send, etc.) a mode register write command to a selected one of the memory devices of the ZQ group to program the mode register bit(s) corresponding to the ZQ master setting to have a value indicating that it is the ZQ master (e.g., program the corresponding mode register bit(s) to have a "1" value).
] Once programmed, the selected memory device is designated as the ZQ master and serves the role, for example, by receiving ZQ calibration commands for the ZQ group and communicating with the other memory devices of the ZQ group accordingly to perform ZQ calibration.
] As previously described, a semiconductor device may include multiple memory devices. One or more of the system memory controllers coupled to the semiconductor device perform a die enumeration operation to identify the memory devices of the semiconductor device. The system, memory controllers perform die enumeration, for example, when the system memory controller and/or semiconductor device are initialized, such as at power up and/or reset of the system memory controller and/or semiconductor device. Following enumeration of the memory devices of the semiconductor device, the system memory controller may store memory device information related to the identification of the memory devices, for example, the number of memory devices in the semiconductor device, a unique identification value for each of the memory devices, etc. The memory device information may be stored in a storage included in the system memory controller, in some embodiments, the memory device information may be stored in the format of a memory map. For example, the memory- map may list all of the memory devices identified in the semiconductor device along with any additional information that may be related for each of the memory devices. Other formats for storing the memory device information, as well as the type of information stored, may be different without departing from the scope of the disclosure.
] While the system memory controller may obtain memory device information about the memoiy devices of the semiconductor device through a die enumeration operation, for example, identifying the number of memory devices, the arrangement of the memory devices into ZQ groups may not be apparent to a system memory controller. As such, the system memory controller may not be able to determine which memory devices to designate as ZQ masters.
] Figure 5 is a flow diagram for identifying the ZQ groups and the memory devices included in each of the ZQ groups of a semiconductor device according to an embodiment of the disclosure. A system memory controller may follow the flow diagram to identify the ZQ groups and the memoiy devices included in each of the ZQ groups, for example, as part of a startup and/or reset routine.
] Prior to 510, the memory devices of the semiconductor device have been enumerated so that a system memory controller has identified each memory device of the semiconductor device. However, the system memoiy controller has not identified the ZQ groups of the semiconductor device or the memory devices included in each of the ZQ groups.
] At 510 the system memory controller sets an identification mode (e.g., ZQ ID mode) for a target memory device of the semiconductor device. In some embodiments of the disclosure, the ZQ ID mode may be set through a mode register (e.g., setting ZQ ID Mode of operand OP[5 j of mode register 400 to "1"). The system memory controller may issue (e.g., transmit, send, etc. signals representing) a mode register write command to have a "1" written to the corresponding operand of the mode register. The target memoiy device may be any of the memory devices of the semiconductor device. 1 km c, or. for the sake of efficiency, the target memory device may be a memory device of the semiconductor device that has not yet been identified as being included in any ZQ group that has been already identified to that point. Following the setting of the ZQ ID mode for the target memory device, the system rnernoiy controller may perform other operations. The target memory device and the other memory devices in the same ZQ group as the target memoiy device set a respective identification flag (e.g., ZQ ID Flag), as shown by 520. As a result, all the memory devices of one ZQ group set their respective ZQ ID Flags. In some embodiments of the disclosure, the ZQ ID Flag of a memory device may be represented by bit(s) of a mode register. The ZQ ID Flag may be set by
the memory device programming a value (e.g., "1" value) for mode register bit(s) corresponding to the ZQ ID Flag (e.g., setting ZQ ID Flag of operand OP[7] of the mode register 400 to "1").
] At 530 the system memory controller checks the ZQ ID Flags of the memory- devices of the semiconductor device. Those memory devices having a set ZQ ID Flag are identified as being included in a same ZQ group. The system memory controller may- update stored memory device information (e.g., a memory map) to record the memor - devices included in the identified ZQ group. In embodiments of the disclosure where the ZQ ID Flag is represented by a mode register bit(s), the system memoiy controller may check the ZQ ID Flags of the memory devices using a mode register read operation. The system memoiy controller may issue a mode register read command to each of the memory devices being checked (e.g., transmit, send, etc. signals representing the mode register read command) to read the data of an opcode corresponding to the ZQ ID Flag. In response to the mode register read commands, the memory devices provide (e.g., transmit, send, etc.) the value of the ZQ ID Flag to the system memoiy controller. Those memoiy devices having a set ZQ ID Flag (e.g., provide a "I " for the corresponding mode register bit responsive to the mode register read command) are identified as being included in the same ZQ group. Those memory devices having a ZQ ID Flag that is not set (e.g., provide a "0" for the corresponding mode register bit responsive to the mode register read command) are identified as not being included in that ZQ group.
] At 540 the system memory controller determines whether all of the ZQ groups for the semiconductor device have been identified.
] All of the ZQ groups of a semiconductor device have been identified when all of the memoiy devices of the semiconductor device have been identified as being associated with a ZQ group, for example. If all of the ZQ groups of the semiconductor device have been identified, the process for identifying the ZQ groups of the semiconductor device is complete. However, if not all of the ZQ groups of the semiconductor device have been identified, the system memory controller returns to 510 to set the ZQ ID mode for another targeted memoiy device (e.g., a memory device that has not yet been identified as associated with a ZQ group) of the semiconductor device to repeat the flow diagram,] Figure 6 is a flow diagram of determining whether all of the ZQ groups of a semiconductor device have been identified according to an embodiment of the disclosure.
As previously described, the system memory controller determines the status of the ZQ ID Flags for the memory devices being checked. For example, in some embodiments of the disclosure, the ZQ ID Flag of the memory devices may be checked by issuing (e.g., transmits, sends, etc. signals representing) a mode register read command to the memory devices. As the system memory controller checks the ZQ ID Flags of the memory- devices, the system memory controller updates stored memory device information that shows identified ZQ groups, and the particular memory devices included in the identified ZQ groups. As previously described, the memory device information may include the number of memory devices in the semiconductor device, a unique identification value for each memory device, etc. As also previously described, the memory device information may be stored in a memory map format in some embodiments of the disclosure. Other techniques for storing the memory device information may be used in other embodiments of the disclosure.
52] At 610 the system memory controller accesses the stored memory device information to check for any memory devices that have not yet been associated with a ZQ group. At 620, the system memory controller determines if the memory device information indicates that not all of the memory devices of the semiconductor device are associated with aZQ group, which indicates that there is at least one additional ZQ group for the remaining memory- devices in the semiconductor device. Consequently, at 630 identification of the ZQ groups of the semiconductor device continues (e.g., follow the flow diagram of Figure 5). Conversely, if the system memory controller determines that the memory device information identifies every memory device of the semiconductor device as being associated with a ZQ group, at 640 all of the ZQ groups of the semiconductor device have been identified.
S3] Figure 7 is a flow diagram, of a ZQ ID mode operation for a memory device according to an embodiment of the disclosure. The ZQ ID mode operation may be performed by a memory device that has been targeted by system memory controller that is identifying ZQ groups of a semiconductor device, for example, in response to a ZQ ID mode being set by the system memory controller.
54] At 710 a target memory device determines whether the ZQ ID mode has been set.
In some embodiments of the disclosure, the ZQ ID mode is set in a mode register (e.g., setting ZQ ID mode of operand OP [5] of mode register 400 to " \ " ) . for example, by a
system memory controller. The system memory controller issues a mode register write command to the target memory device, and programs the bit(s) corresponding to the ZQ ID mode to set the mode. The target memory device determines the setting of the ZQ ID mode following the programming of the corresponding bit(s) in the mode register by the system memory controller,
] At 720 the target memory device enters the ZQ ID mode responsive to determining that the ZQ ID mode is set, and at 730 provides (e.g., transmits, sends, etc. signals representing ) an identification request (e.g., ZQ ID request) to the other memory devices in the same ZQ group. Hie ZQ ID request may be provided to the other memory devices on a communication channel to which all the memory devices of the ZQ group are coupled (e.g., communication channel 242 of Figure 2). A response according to an embodiment of the disclosure by the other memory devices in the same ZQ group as the target memoiy device will be described with reference to Figure 8.
] Along with providing the ZQ ID request to the other memory devices in the same
ZQ group, the target memory device sets its ZQ ID Flag at 740. In some embodiments of the disclosure, the ZQ ID Flag is represented by a bit(s) of a mode register (e.g., setting ZQ ID Flag of operand 0P[7] of mode register 400 to "1"). Hie ZQ ID Flag is set by the target memoiy device by changing a value of the corresponding mode register bit(s) to a "set" value, for example, a "1 " value. Tire value of the mode register bit(s) representing the ZQ ID Flag may be read by the system memoiy controller issuing a mode register read command to the target memory device.
] Figure 8 is a flow diagram of a ZQ ID request operation for a memory device according to an embodiment of the disclosure. The ZQ ID request operation may be performed by a memory device that has received a ZQ ID request.
] At 810 a memory device receives a ZQ ID request. The ZQ ID request may be received on a communication channel (e.g., communication channel 242 of Figure 2). As previously described, memoiy devices of a ZQ group are coupled to the communication channel. The ZQ ID request may have been provided, for example, by another memory device of the same ZQ group that had the ZQ ID mode set (e.g., a target memoiy device). At 820, the memoiy device that receives the ZQ ID request sets its ZQ ID Flag. As previously described, in some embodiments of the disclosure, the ZQ ID Flag is represented by a bit(s) of a mode register, and the ZQ ID Flag may be set by
programming a value of the corresponding mode register bit(s) to a "set" value, for example, a 'Τ' value (e.g., setting ZQ ID Flag of operand OPj 7] of mode register 400 to "1").
] Generally, following the setting of a ZQ ID mode of a target memory device by the system memory controller, the system memory' controller can query the ZQ ID Flags of the memory devices of the semiconductor device to identify which memory devices are in the same ZQ group as the target memory device. In particular, all of the memor - devices having a set ZQ ID Flag (e.g., a "1 " value for the corresponding mode register bii(s)) are included in the same ZQ group as the target memory device. Conversely, all of the memory devices having a ZQ ID Flag that is not set (e.g., a "0" value for the corresponding mode register bit(s)) are not included in the ZQ group of the target memory device. The system memory controller may update stored memory device information to record the memory devices included in the ZQ group. The system memory controller may check the ZQ ID Flag, for example, of all of the memory devices of the semiconductor device. In another example, the system memory controller may check the ZQ ID Flag of the memory devices that have not yet been associated with a ZQ group.
] Following identification of the ZQ groups of a semiconductor device and identification of the memory devices associated with each of the ZQ groups, a memory- device of each ZQ group may be designated as the ZQ master for the respective ZQ group, for example, by a system memory controller. As previously described, each ZQ group may have a memory device that is designated as the ZQ master. The ZQ master of a ZQ group may receive ZQ calibration commands and communicate with the memory devices of the ZQ group to perform ZQ calibration, such as arbitrating use of a shared external resistance RZQ among the memory devices of the ZQ group for ZQ calibration. ] In some embodiments of the disclosure, a memory device of a ZQ group may be designated as a ZQ master by setting the corresponding bit(s) of a mode register of the particular memory device. A mode register write command may be issued to the memory- device to set the bit(s) corresponding to the ZQ Master setting. For example, with reference to the mode register 400 of Figure 4, the ZQ Master of OP [6] may be set to a '"1" to designate the memory device as the ZQ master. A memory device of each of the
ZQ groups of a semiconductor device may then be designated as the ZQ master for the respective ZQ group.
[062] Certain details are set forth above to provide a sufficient understanding of described embodiments. However, it will be clear to one skilled in the art that embodiments may be practiced without these particular details. The description herein, in connection with the appended drawings, describes example configurations and does not represent all the examples that may be implemented or that are within the scope of the claims. The terms "exemplary" and "example" as may be used herein means "serving as an example, instance, or illustration," and not "preferred" or "advantageous over other examples." Additionally, terms such as "couples" and "coupled" mean that two components may be directly or indirectly electrically coupled. Indirectly coupled may imply that two components are coupled through one or more intermediate components. The detailed description includes specific details for the purpose of providing an understanding of the described techniques. These techniques, however, may be practiced without these specific details. In some instances, well-known structures and devices are shown in block diagram form in order to avoid obscuring the concepts of the described examples.
[063] Information and signals described herein may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.
[064] The functions described herein may be implemented in hardware, software executed by a processor, firmware, or any combination thereof. If implemented in software executed by a processor, the functions may be stored on or transmitted over as one or more instructions or code on a computer-readable medium. Computer-readable media includes both non-transitory computer storage media and communication media including any medium, that facilitates transfer of a computer program from, one place to another. A non-transitory storage medium may be any available medium that can be accessed by a general purpose or special purpose computer. By way of example, and not limitation, non-transitory computer-readable media can comprise RAM, ROM,
electrically erasable programmable read only memory (EEPROM), or optical disk storage, magnetic disk storage or other magnetic storage devices, or any other non- transitor - medmm that can be used to carry or store desired program code means in the form of instructions or data structures and that can be accessed by a general-purpose or special-purpose computer, or a general-purpose or special -purpose processor.
] Also, any connection is properly termed a computer-readable medium. For example, if the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave, then the coaxial cable, fiber optic cable, twisted pair, DSL, or wireless technologies such as infrared, radio, and microwave are included in the definition of medium. Combinations of the above are also included within the scope of computer-readable media.
] Other examples and implementations are within the scope of the disclosure and appended claims. For example, due to the nature of software, functions described above can be implemented using software executed by a processor, hardware, firmware, hardwiring, or combinations of any of these. Features implementing functions may also be physically located at various positions, including being distributed such that portions of functions are implemented at different physical locations.
] Also, as used herein, including in the claims, "or" as used in a list of items (for example, a list of items prefaced by a phrase such as "at least one of or "one or more of) indicates an inclusive list such that, for example, a list of at least one of A, B, or C means A or B or C or AB or AC or BC or ABC (i.e. , A and B and C). Also, as used herein, the phrase "based on" shall not be construed as a reference to a closed set of conditions. For example, an exemplary step that is described as "based on condition A" may be based on both a condition A and a condition B without departing from the scope of the present disclosure. In other words, as used herein, the phrase "based on" shall be construed in the same manner as the phrase "based at least in part on."
] From the foregoing it will be appreciated that, although specific embodiments have been described herein for purposes of illustration, various modifications may be made while remaining with the scope of the claimed technology. The description herein is provided to enable a person skilled in the art to make or use the disclosure. Various modifications to the disclosure will be readily apparent to those skilled in the art, and the
generic principles defined herein may be applied to other variations without departing from the scope of the disclosure. Thus, the disclosure is not limited to the examples and designs described herein, but is to be accorded the broadest scope consistent with the principles and novel features disclosed herein.
Claims
1. An apparatus, comprising:
a system memory controller configured to provide commands and addresses, and further configured to provide and receive data;
a command-address bus;
a data bus: and
a semiconductor memory coupled to the command-address bus to receive commands and addresses from the system memory controller and further coupled to the data bus to provide and receive data, the semiconductor memory comprising:
a first group of memory devices coupled to a first terminal configured to be coupled to a first external resistance and the first group of memosy devices further coupled to a first communication channel, wherein each memory device of the first group of memory devices is configured to set a respective identification flag responsive to an identification request received on the first communication channel; and
a second group of memory devices coupled to a second terminal configured to be coupled to a second external resistance and the second group of memor - devices further coupled to a second communication channel, wherein each memor - device of the second group of memory devices is configured to set a respective identification flag responsive to an identification request received on the second communication channel.
2. The apparatus of claim 1 wherein each of the memory devices of the first and second groups of memory devices comprise a mode register, and wherein the identification flag is set in the respective mode register,
3. The apparatus of claim 1 wherein the system memory controller is configured to set an identification mode of a memory device of the first group of memory- devices, and wherein the memosy device having the identification mode set by the system controller is configured to provide the identification request on the first communication channel.
4. The apparatus of claim 1 wherein the system memory controller is configured to command the memory devices of the first and second groups of memory devices to output the respective identification flags.
5. The apparatus of claim 4 wherein the system memory controller is configured to issue a mode register read command to the semiconductor memory to command the memor ' devices of the first and second groups of memory devices to output the respective identification flags.
6. The apparatus of claim 1 wherein the sy stem memory controller is configured to designate one of the memory devices of the first group of memory devices as the master memory device of the first group of memory devices.
7. The apparatus of claim 1 wherein the system memory controller includes a memory device information storage configured to store information related to the first and second groups of memory devices of the semiconductor memory.
8. An apparatus, comprising:
a first terminal; and
a first plurality of memory devices coupled to the first terminal and further coupled to a first communication channel,
wherein each memory device of the first plurality of memory devices comprises: an array of memory ceils configured to store data:
a programmable termination component including an impedance;
an impedance controller coupled to the first communication channel and to the programmable termination component and further coupled to the first terminal, the impedance controller configured to control calibration of the impedance of the programmable termination component; and
a command decoder configured to receive commands and provide control signals to perform operations corresponding to the commands, wherein the command decoder is further configured to control the impedance controller to provide an identification request to the first communication channel responsive to the setting of an identification mode
and further configured to set an identification flag responsive to the memory device receiving the identification request from the first communication channel.
9. The apparatus of claim 8 wherein each memory device of the first plurality of memory devices further comprises a mode register configured to store information associated with the identification flag, the identification mode setting, and a master setting;
10. The apparatus of claim 8, fuither comprising:
a second terminal:
a second plurality of memory devices coupled to the second terminal and further coupled to a second communication channel,
wherein each memory device of the second plurality of memory devices comprises:
an array of memory cells configured to store data;
a programmable termination component including an impedance;
an impedance controller coupled to the second communication channel and to the programmable termination component and further coupled to the second terminal, the impedance controller configured to control calibration of the impedance of the programmable termination component; and
a command decoder configured to receive commands and provide control signals to perform operations corresponding to the commands, wherein the command decoder is fuither configured to control the impedance controller to provide an identification request to the second communication channel responsive to the setting of an identification mode and further configured to set an identification flag responsive to the memory device receiving the identification request from the second communication channel.
11. The apparatus of claim 10, fuither comprising:
a first memory bus coupled to the first plurality of memory devices and configured to provide addresses and the commands to each of the first plurality of memory devices; and
a second memosy bus coupled to the second plurality of memory devices and configured to provide addresses and the commands to each of the second plurality of memory devices.
12. The apparatus of claim 8 wherein the memory devices of the first plurality of memory devices comprises LPDDR5 memosy devices.
13. A method , compri sing :
setting an identification mode of a target memory device of a plurality of memor - devices; and
checking respective identification flags of the plurality of memory devices to determine which memory devices of the plurality of memory devices have set the respective identification flag responsive to setting the identification mode of the target memory device of the plurality of memory devices.
14. The method of claim 13, further comprising setting the identification mode of a second target memory device of the plurality of memory devices, wherein the second target memory device is a memory device of the plurality of memory devices not having a set identifi cation flag responsive to setting the identification mode of the target memory device.
15. The method of claim 14, further comprising setting the identification mode of a third target memory device of the plurality of memory devices, wherein the third target memosy device is a memosy device of the plurality of memosy devices not having a set identification flag responsive to setting the identification mode of the target memory device and the second target memory device.
16. The method of claim 14, further comprising storing memory device information related to the memory devices having set identification flags responsive to setting the identification mode of the target memory- device of the plurality of memory devices and related to the memory devices of the plurality of memory devices having set
identification fiags responsive to setting the identification mode of the second target memoiy device of the plurality of memory devices.
17. The method of claim 14 wherein a first group of memory devices includes the memory devices of the plurality of memory devices having set identification flags responsive to setting the identification mode of the target memory device of the plurality of memory devices and wherein a second group of memory devices includes the memory devices of the plurality of memory devices having set identification flags responsive to setting the identification mode of the second target memory device of the plurality of memory devices, the method further comprising:
designating a memory device of the first group of memoiy devices as a first master memory device; and
designating a memory device of the second group of memoiy devices as a second master memory device.
18. A method, compri sing :
transmitting a first signal indicative of an identification mode of a target memory device of a plurality of memory devices;
receiving one or more second signals indicative of respective identification flags of the plurality of memory devices; and
determining, based at least in part on receiving the one or more second signals, which memory devices of the plurality of memory devices have set the respective identification flag responsive to first signal.
19. The method of claim 18 wherein transmitting the first signal indicative of an identification mode of a target memory device of the plurality of memory devices comprises issuing a mode register write command to the target memory device to set a mode register operand corresponding to an identification mode setting.
20. The method of claim 18, further comprising issuing a mode register read command to the plurality of memory devices to cause the plurality of memory devices to transmit a respective mode register operand corresponding to the identification flag.
21. A method, comprising :
providing an identification request to a plurality of memory devices responsive to an identification mode being set;
setting an identification flag; and
providing a status of the identification flag responsive to receiving an identification request.
22. The method of claim 21, further comprising determining whether the identification mode is set.
23. The method of claim 22 wherein determining whether the identification mode is set comprises determining a value of an operand of a mode register corresponding to the identification mode.
24. The method of claim 21 wherein providing an identification request to a plurality of memory devices comprises providing the identification request on a communication channel coupled to each of the plurality of memory devices.
25. The method of claim 21 wherein the memory devices are coupled to a shared impedance terminal.
26. A method, comprising:
receiving an identification request on a communication channel coupled to a plurality of memory devices;
setting an identification flag responsive to the identification request; and providing a status of the identification flag responsive to receiving an identification request.
27. The method of claim 26 wherein setting the identification flag comprises setting an operand of a mode register corresponding to an identification flag.
2,8. The method of claim 27 wherein providing the status of the identification flag responsive to receiving an identification request comprises outputting the value of the operand of the mode register responsive to receiving the identification request.
29. The method of claim 26 wherein providing the status of the flag responsive to receiving an identification request comprises performing a mode register read operation to a mode register including an operand corresponding to the identification
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020207014881A KR102443191B1 (en) | 2017-10-30 | 2018-07-18 | Apparatus and method for identifying memory devices of a semiconductor device that share external resistance |
CN201880071443.6A CN111295710B (en) | 2017-10-30 | 2018-07-18 | Apparatus and method for identifying memory devices of semiconductor devices sharing external resistance |
EP18873192.1A EP3704698A4 (en) | 2017-10-30 | 2018-07-18 | Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance |
KR1020227031218A KR102554565B1 (en) | 2017-10-30 | 2018-07-18 | Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance |
CN202311534912.2A CN117497019A (en) | 2017-10-30 | 2018-07-18 | Apparatus and method for identifying memory devices of semiconductor devices sharing external resistance |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201762578847P | 2017-10-30 | 2017-10-30 | |
US62/578,847 | 2017-10-30 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2019089102A1 true WO2019089102A1 (en) | 2019-05-09 |
Family
ID=66243370
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2018/042722 WO2019089102A1 (en) | 2017-10-30 | 2018-07-18 | Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance |
Country Status (5)
Country | Link |
---|---|
US (4) | US10615798B2 (en) |
EP (1) | EP3704698A4 (en) |
KR (2) | KR102443191B1 (en) |
CN (2) | CN117497019A (en) |
WO (1) | WO2019089102A1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11121714B2 (en) | 2017-10-30 | 2021-09-14 | Micron Technology, Inc. | Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance |
US11212142B2 (en) | 2017-06-22 | 2021-12-28 | Micron Technology, Inc. | Timing based arbitration methods and apparatuses for calibrating impedances of a semiconductor device |
US11237579B2 (en) | 2019-11-19 | 2022-02-01 | Micron Technology, Inc. | Apparatuses and methods for ZQ calibration |
US11482989B2 (en) | 2016-12-09 | 2022-10-25 | Micron Technology, Inc. | Apparatuses and methods for calibrating adjustable impedances of a semiconductor device |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9766831B2 (en) | 2015-10-14 | 2017-09-19 | Micron Technology, Inc. | Apparatuses and methods for arbitrating a shared terminal for calibration of an impedance termination |
US10529390B1 (en) | 2018-11-30 | 2020-01-07 | Micron Technology, Inc. | Reduction of ZQ calibration time |
JP7406895B2 (en) * | 2019-10-23 | 2023-12-28 | キヤノン株式会社 | Information processing device and method of controlling the information processing device |
KR20220022407A (en) * | 2020-08-18 | 2022-02-25 | 에스케이하이닉스 주식회사 | Storage device and operating method thereof |
WO2022204911A1 (en) * | 2021-03-30 | 2022-10-06 | Yangtze Memory Technologies Co., Ltd. | Memory device with embedded firmware repairing mechanism |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030126356A1 (en) * | 1997-08-11 | 2003-07-03 | Advanced Memory International, Inc. | Memory system having synchronous-link DRAM (SLDRAM) devices and controller |
US20090224802A1 (en) * | 2008-03-06 | 2009-09-10 | Micron Technology, Inc. | Devices and methods for driving a signal off an integrated circuit |
US20130036253A1 (en) * | 2011-08-03 | 2013-02-07 | Micron Technology, Inc. | Wear leveling for a memory device |
US20130311717A1 (en) * | 2012-05-17 | 2013-11-21 | Globit Co., Ltd. | Magnetic random access memory |
US20160118983A1 (en) | 2014-10-28 | 2016-04-28 | SK Hynix Inc. | Calibration circuit and calibration apparatus including the same |
US20170109091A1 (en) | 2015-10-14 | 2017-04-20 | Micron Technology, Inc. | Apparatuses and methods for arbitrating a shared terminal for calibration of an impedance termination |
US20170109249A1 (en) | 2015-10-14 | 2017-04-20 | Micron Technology, Inc. | Apparatuses and methods for arbitrating a shared terminal for calibration of an impedance termination |
Family Cites Families (139)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2494010B1 (en) | 1980-11-07 | 1986-09-19 | Thomson Csf Mat Tel | DEVICE FOR DECENTRALIZED ARBITRATION OF MULTIPLE PROCESSING UNITS OF A MULTIPROCESSOR SYSTEM |
US4745548A (en) | 1984-02-17 | 1988-05-17 | American Telephone And Telegraph Company, At&T Bell Laboratories | Decentralized bus arbitration using distributed arbiters having circuitry for latching lockout signals gated from higher priority arbiters |
JPH01261025A (en) | 1988-04-12 | 1989-10-18 | Mitsubishi Electric Corp | Clock generating circuit |
US4986183A (en) | 1989-10-24 | 1991-01-22 | Atlas Powder Company | Method and apparatus for calibration of electronic delay detonation circuits |
US5254883A (en) | 1992-04-22 | 1993-10-19 | Rambus, Inc. | Electrical current source circuitry for a bus |
DE69434903T2 (en) | 1993-11-29 | 2007-04-26 | Fujitsu Ltd., Kawasaki | Electronic system for terminating bus lines |
US5894238A (en) | 1997-01-28 | 1999-04-13 | Chien; Pien | Output buffer with static and transient pull-up and pull-down drivers |
JP3579856B2 (en) | 1997-07-08 | 2004-10-20 | 株式会社日立製作所 | Semiconductor integrated circuit system |
US6094075A (en) | 1997-08-29 | 2000-07-25 | Rambus Incorporated | Current control technique |
US6091300A (en) | 1997-10-20 | 2000-07-18 | Lucent Technologies, Inc. | Method and apparatus for adjusting the input common mode voltage of a differential amplifier |
US6262625B1 (en) | 1999-10-29 | 2001-07-17 | Hewlett-Packard Co | Operational amplifier with digital offset calibration |
JP2000049583A (en) | 1998-07-27 | 2000-02-18 | Hitachi Ltd | Output circuit |
US7239198B1 (en) | 1998-12-14 | 2007-07-03 | Ati International Srl | Single gate oxide differential receiver and method |
US6377117B2 (en) | 1999-07-27 | 2002-04-23 | Conexant Systems, Inc. | Method and system for efficiently transmitting energy from an RF device |
JP3515025B2 (en) | 1999-09-22 | 2004-04-05 | 株式会社東芝 | Semiconductor device |
JP3975629B2 (en) | 1999-12-16 | 2007-09-12 | ソニー株式会社 | Image decoding apparatus and image decoding method |
US6661860B1 (en) | 2000-01-04 | 2003-12-09 | Massachusetts Institute Of Technology | Multiple arbiter jitter estimation system and related techniques |
KR100375986B1 (en) | 2000-11-27 | 2003-03-15 | 삼성전자주식회사 | Programmable impedance control circuit |
DE20101605U1 (en) | 2001-01-31 | 2002-06-13 | Ic Haus Gmbh | Device for providing an input signal for a line mismatched on the output side |
DE10107386C1 (en) | 2001-02-16 | 2002-08-22 | Infineon Technologies Ag | Circuit arrangement with temperature protection and process |
US6779123B2 (en) | 2001-02-28 | 2004-08-17 | Intel Corporation | Calibrating return time for resynchronizing data demodulated from a master slave bus |
US6509778B2 (en) | 2001-03-15 | 2003-01-21 | International Business Machines Corporation | BIST circuit for variable impedance system |
TW520518B (en) | 2001-11-16 | 2003-02-11 | Via Tech Inc | Circuit having self-compensation terminal resistor |
US6836144B1 (en) | 2001-12-10 | 2004-12-28 | Altera Corporation | Programmable series on-chip termination impedance and impedance matching |
KR100446292B1 (en) | 2001-12-22 | 2004-09-01 | 삼성전자주식회사 | Circuit and method for calibrating active termination resistance and memory device having the same |
KR100487526B1 (en) | 2002-05-22 | 2005-05-03 | 삼성전자주식회사 | Semiconductor device |
US6807650B2 (en) | 2002-06-03 | 2004-10-19 | International Business Machines Corporation | DDR-II driver impedance adjustment control algorithm and interface circuits |
KR100465759B1 (en) | 2002-06-14 | 2005-01-13 | 삼성전자주식회사 | Semiconductor device |
US6965529B2 (en) | 2002-06-21 | 2005-11-15 | Intel Coproration | Memory bus termination |
KR100495660B1 (en) | 2002-07-05 | 2005-06-16 | 삼성전자주식회사 | Semiconductor integrated circuit having on-die termination circuit |
DE10245536B4 (en) | 2002-09-30 | 2005-02-03 | Infineon Technologies Ag | Calibrating semiconductor devices using a common calibration reference |
US6885959B2 (en) | 2002-10-29 | 2005-04-26 | Intel Corporation | Circuit and method for calibrating DRAM pullup Ron to pulldown Ron |
US6967500B1 (en) | 2002-11-27 | 2005-11-22 | Lattice Semiconductor Corporation | Electronic circuit with on-chip programmable terminations |
US6949949B2 (en) | 2002-12-17 | 2005-09-27 | Ip-First, Llc | Apparatus and method for adjusting the impedance of an output driver |
US6832177B2 (en) | 2002-12-27 | 2004-12-14 | Intel Corporation | Method of addressing individual memory devices on a memory module |
KR100506976B1 (en) | 2003-01-03 | 2005-08-09 | 삼성전자주식회사 | synchronous semiconductor memory device having on die termination circuit |
US7129738B2 (en) | 2003-03-04 | 2006-10-31 | Micron Technology, Inc. | Method and apparatus for calibrating driver impedance |
US6836170B2 (en) | 2003-04-17 | 2004-12-28 | Kabushiki Kaisha Toshiba | Impedance trimming circuit |
US6873543B2 (en) | 2003-05-30 | 2005-03-29 | Hewlett-Packard Development Company, L.P. | Memory device |
JP4201128B2 (en) | 2003-07-15 | 2008-12-24 | 株式会社ルネサステクノロジ | Semiconductor integrated circuit device |
KR100583636B1 (en) | 2003-08-19 | 2006-05-26 | 삼성전자주식회사 | Device of controlling impedance of termination circuit and off-chip driver circuit using one reference resistor |
JP4086757B2 (en) | 2003-10-23 | 2008-05-14 | Necエレクトロニクス株式会社 | Input / output interface circuit of semiconductor integrated circuit |
JP4290537B2 (en) | 2003-11-26 | 2009-07-08 | 株式会社ルネサステクノロジ | Semiconductor device |
KR100541557B1 (en) | 2004-04-13 | 2006-01-10 | 삼성전자주식회사 | Memory module and impedance calibration method thereof |
US7138824B1 (en) | 2004-05-10 | 2006-11-21 | Actel Corporation | Integrated multi-function analog circuit including voltage, current, and temperature monitor and gate-driver circuit blocks |
KR100610007B1 (en) | 2004-06-14 | 2006-08-08 | 삼성전자주식회사 | programmable impedance Control circuit in semiconductor device and impedance range shifting method therefor |
JP4159553B2 (en) | 2005-01-19 | 2008-10-01 | エルピーダメモリ株式会社 | Output circuit of semiconductor device, semiconductor device including the same, and output circuit characteristic adjusting method |
KR100575006B1 (en) | 2005-04-12 | 2006-04-28 | 삼성전자주식회사 | Semiconductor device for controlling ocd circuit and odt circuit and controlling method thereof |
US8169233B2 (en) | 2009-06-09 | 2012-05-01 | Google Inc. | Programming of DIMM termination resistance values |
US7432731B2 (en) | 2005-06-30 | 2008-10-07 | Intel Corporation | Method and apparatus to calibrate DRAM on resistance (Ron) and on-die termination (ODT) values over process, voltage and temperature (PVT) variations |
US7535250B2 (en) | 2005-08-22 | 2009-05-19 | Micron Technology, Inc. | Output impedance calibration circuit with multiple output driver models |
KR100744039B1 (en) | 2005-09-27 | 2007-07-30 | 주식회사 하이닉스반도체 | Semiconductor memory device with ability to mediate impedance of data output-driver |
US7451053B2 (en) | 2005-09-29 | 2008-11-11 | Hynix Semiconductor Inc. | On die thermal sensor of semiconductor memory device and method thereof |
KR100805696B1 (en) | 2005-09-29 | 2008-02-21 | 주식회사 하이닉스반도체 | Semiconductor memory device |
US7626416B2 (en) | 2005-12-12 | 2009-12-01 | Micron Technology, Inc. | Method and apparatus for high resolution ZQ calibration |
KR100656470B1 (en) | 2006-02-07 | 2006-12-11 | 주식회사 하이닉스반도체 | Apparatus and method for controlling driver of semiconductor memory |
KR20070088845A (en) | 2006-02-27 | 2007-08-30 | 삼성전자주식회사 | Memory module and impedance calibration method for the memory devices wherein |
JP5065618B2 (en) * | 2006-05-16 | 2012-11-07 | 株式会社日立製作所 | Memory module |
KR100879747B1 (en) | 2006-06-30 | 2009-01-21 | 주식회사 하이닉스반도체 | Semiconductor memory device with ability to mediate impedance of data input-output-driver |
KR100870427B1 (en) | 2006-08-24 | 2008-11-26 | 주식회사 하이닉스반도체 | On Die Termination Device |
US7557603B2 (en) | 2006-08-29 | 2009-07-07 | Micron Technology, Inc. | Method and apparatus for output driver calibration, and memory devices and system embodying same |
JP2008072460A (en) | 2006-09-14 | 2008-03-27 | Renesas Technology Corp | Semiconductor device and impedance adjusting method |
US7443193B1 (en) | 2006-12-30 | 2008-10-28 | Altera Corporation | Techniques for providing calibrated parallel on-chip termination impedance |
US20080198666A1 (en) | 2007-02-20 | 2008-08-21 | Aaron Nygren | Semiconductor device including adjustable driver output impedances |
JP5495477B2 (en) | 2007-04-23 | 2014-05-21 | ピーエスフォー ルクスコ エスエイアールエル | Semiconductor device having output impedance adjustment circuit and output impedance test method |
US7646213B2 (en) | 2007-05-16 | 2010-01-12 | Micron Technology, Inc. | On-die system and method for controlling termination impedance of memory device data bus terminals |
KR100902104B1 (en) | 2007-06-08 | 2009-06-09 | 주식회사 하이닉스반도체 | Semiconductor Memory Device |
US20090009212A1 (en) | 2007-07-02 | 2009-01-08 | Martin Brox | Calibration system and method |
JP4939327B2 (en) | 2007-07-10 | 2012-05-23 | エルピーダメモリ株式会社 | Calibration circuit, semiconductor device including the same, and memory module |
JP4480745B2 (en) | 2007-08-09 | 2010-06-16 | 株式会社ルネサステクノロジ | Test method for semiconductor integrated circuit |
JP2009237678A (en) | 2008-03-26 | 2009-10-15 | Fujitsu Microelectronics Ltd | Memory controller device, control method for memory controller device and data reception device |
CN101552660B (en) | 2008-04-01 | 2012-06-27 | 中国移动通信集团公司 | Method as well as device and communication system for retransmitting streaming media data |
JP2010166299A (en) | 2009-01-15 | 2010-07-29 | Elpida Memory Inc | Calibration circuit and method |
US8949520B2 (en) | 2009-01-22 | 2015-02-03 | Rambus Inc. | Maintenance operations in a DRAM |
CN101552606B (en) | 2009-04-29 | 2011-03-09 | 西安理工大学 | Intelligent self-calibration chip based on chip internal clock crystal oscillator and self-calibration method |
KR101046242B1 (en) | 2009-06-30 | 2011-07-04 | 주식회사 하이닉스반도체 | Impedance adjustment circuit and semiconductor device using same |
KR20110013704A (en) | 2009-08-03 | 2011-02-10 | 삼성전자주식회사 | Semiconductor device having zq calibration circuit and calibration method thereof |
JP2011081893A (en) | 2009-09-11 | 2011-04-21 | Elpida Memory Inc | Semiconductor device and data processing system incorporating the same |
JP2011101143A (en) | 2009-11-05 | 2011-05-19 | Elpida Memory Inc | Semiconductor device, system therefor and calibration method |
KR101024244B1 (en) | 2009-11-30 | 2011-03-29 | 주식회사 하이닉스반도체 | Impedance adjusting device |
US7973553B1 (en) | 2010-03-11 | 2011-07-05 | Altera Corporation | Techniques for on-chip termination |
KR101138834B1 (en) | 2010-05-25 | 2012-05-10 | 에스케이하이닉스 주식회사 | Inpedance code generation circuit and semiconductor device including the same, method for setting termination impedance |
KR101168337B1 (en) | 2010-07-08 | 2012-07-24 | 에스케이하이닉스 주식회사 | Integrated circuit and method for controlling data output impedance |
KR101694804B1 (en) | 2010-08-16 | 2017-01-11 | 삼성전자주식회사 | Memory device and memory system including the same |
JP2012049838A (en) | 2010-08-27 | 2012-03-08 | Elpida Memory Inc | Semiconductor device and method of adjusting characteristics of the same |
KR101806817B1 (en) | 2010-10-20 | 2017-12-11 | 삼성전자주식회사 | Data output buffer and semiconductor memory device having the same |
KR101796116B1 (en) | 2010-10-20 | 2017-11-10 | 삼성전자 주식회사 | Semiconductor device, memory module and memory system having the same and operating method thereof |
US8298168B2 (en) | 2011-01-27 | 2012-10-30 | Medtronic Xomed, Inc. | Adjustment for hydrocephalus shunt valve |
KR20120087662A (en) | 2011-01-28 | 2012-08-07 | 에스케이하이닉스 주식회사 | Semiconductor Apparatus, Calibration Circuit |
JP6084764B2 (en) | 2011-02-22 | 2017-02-22 | ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. | Semiconductor device |
JP2013021528A (en) | 2011-07-12 | 2013-01-31 | Elpida Memory Inc | Semiconductor device and method of adjusting impedance of output buffer |
US9711189B1 (en) | 2011-08-12 | 2017-07-18 | Altera Corporation | On-die input reference voltage with self-calibrating duty cycle correction |
JP2013081079A (en) | 2011-10-04 | 2013-05-02 | Elpida Memory Inc | Semiconductor device |
JP2013085078A (en) | 2011-10-07 | 2013-05-09 | Elpida Memory Inc | Semiconductor device and semiconductor module having the same |
JP2013085126A (en) * | 2011-10-11 | 2013-05-09 | Elpida Memory Inc | Semiconductor device |
JP2013090100A (en) * | 2011-10-17 | 2013-05-13 | Elpida Memory Inc | Semiconductor device |
KR101839881B1 (en) | 2011-11-08 | 2018-03-20 | 에스케이하이닉스 주식회사 | Circuit for controlling impedance and semiconductor device including the same |
KR101858578B1 (en) * | 2011-12-21 | 2018-05-18 | 에스케이하이닉스 주식회사 | Semiconductor package including multiple chips and memory system including the same |
US8766663B2 (en) | 2012-06-18 | 2014-07-01 | International Business Machines Corporation | Implementing linearly weighted thermal coded I/O driver output stage calibration |
KR101997079B1 (en) | 2012-07-26 | 2019-07-08 | 삼성전자주식회사 | Storage devie comprising variable resistance memory and operation method thereof |
KR102047930B1 (en) | 2012-12-17 | 2019-11-22 | 에스케이하이닉스 주식회사 | Stack type semiconductor circuit with impedance calibration |
US9437257B2 (en) | 2012-12-31 | 2016-09-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Sensing circuit, memory device and data detecting method |
KR102089613B1 (en) | 2013-01-02 | 2020-03-16 | 삼성전자주식회사 | Nonvolatile memory device and memory system including the same |
US9142272B2 (en) | 2013-03-15 | 2015-09-22 | International Business Machines Corporation | Dual asynchronous and synchronous memory system |
JP2015023308A (en) | 2013-07-16 | 2015-02-02 | マイクロン テクノロジー, インク. | Semiconductor device, and method for adjusting impedance of output circuit |
JP2015032325A (en) | 2013-07-31 | 2015-02-16 | マイクロン テクノロジー, インク. | Semiconductor device |
US9779039B2 (en) | 2013-08-29 | 2017-10-03 | Micron Technology, Inc. | Impedance adjustment in a memory device |
KR102083005B1 (en) | 2013-10-31 | 2020-02-28 | 삼성전자주식회사 | Semiconductor memory device calibrating termination resistance and termination resistance calibration method thereof |
KR20150091893A (en) | 2014-02-04 | 2015-08-12 | 에스케이하이닉스 주식회사 | Semiconductor memory device and system including the same |
US9293176B2 (en) | 2014-02-18 | 2016-03-22 | Micron Technology, Inc. | Power management |
KR102126716B1 (en) | 2014-03-21 | 2020-06-25 | 삼성전자주식회사 | Method of operating nonvolatile memory device and nonvolatile memory device using the same |
JP2015216513A (en) | 2014-05-12 | 2015-12-03 | マイクロン テクノロジー, インク. | Semiconductor device and semiconductor system including the same |
JP2015219936A (en) | 2014-05-21 | 2015-12-07 | マイクロン テクノロジー, インク. | Semiconductor device and semiconductor system with the same |
WO2015179068A1 (en) | 2014-05-21 | 2015-11-26 | Micron Technology, Inc. | Device having multiple channels with calibration circuit shared by multiple channels |
KR20150142426A (en) | 2014-06-12 | 2015-12-22 | 에스케이하이닉스 주식회사 | Semiconductor apparatus including memories performing calibration operations |
JP2016018430A (en) * | 2014-07-09 | 2016-02-01 | ソニー株式会社 | Memory management device |
KR102229942B1 (en) | 2014-07-09 | 2021-03-22 | 삼성전자주식회사 | Method of operating multi channel semiconductor device having multi dies and therefore semiconductor device |
KR20160006482A (en) | 2014-07-09 | 2016-01-19 | 에스케이하이닉스 주식회사 | Semiconductor device |
US9269404B1 (en) | 2014-08-07 | 2016-02-23 | Qualcomm Incorporated | Semiconductor package on package memory channels with arbitration for shared calibration resources |
KR20160068394A (en) | 2014-12-05 | 2016-06-15 | 에스케이하이닉스 주식회사 | Semiconductor device |
KR102226370B1 (en) | 2015-01-13 | 2021-03-15 | 삼성전자주식회사 | Integrated circuit and storage device |
US10025685B2 (en) | 2015-03-27 | 2018-07-17 | Intel Corporation | Impedance compensation based on detecting sensor data |
US10025747B2 (en) | 2015-05-07 | 2018-07-17 | Samsung Electronics Co., Ltd. | I/O channel scrambling/ECC disassociated communication protocol |
KR20160138627A (en) * | 2015-05-26 | 2016-12-06 | 에스케이하이닉스 주식회사 | Semiconductor Memory Apparatus, Circuit and Method for Impedance Calibration Therefor |
US9531382B1 (en) | 2015-09-01 | 2016-12-27 | Sandisk Technologies Llc | Search for impedance calibration |
KR20170064777A (en) | 2015-12-02 | 2017-06-12 | 삼성전자주식회사 | Memory device for performing calibration operation without ZQ pin |
KR102529968B1 (en) | 2016-05-11 | 2023-05-08 | 삼성전자주식회사 | Impedance calibration circuit of semiconductor memory device, semiconductor memory device and method of operating the same |
US10348270B2 (en) | 2016-12-09 | 2019-07-09 | Micron Technology, Inc. | Apparatuses and methods for calibrating adjustable impedances of a semiconductor device |
US9767921B1 (en) | 2016-12-30 | 2017-09-19 | Micron Technology, Inc. | Timing based arbiter systems and circuits for ZQ calibration |
US10193711B2 (en) | 2017-06-22 | 2019-01-29 | Micron Technology, Inc. | Timing based arbitration methods and apparatuses for calibrating impedances of a semiconductor device |
KR20190017112A (en) | 2017-08-10 | 2019-02-20 | 삼성전자주식회사 | Memory module, memory system and method of calibrating impedance of multi-die in memory module |
US10615798B2 (en) | 2017-10-30 | 2020-04-07 | Micron Technology, Inc. | Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance |
US10147721B1 (en) | 2017-12-20 | 2018-12-04 | Advanced Micro Devices, Inc. | Method and apparatus for dynamic calibration of on-die-precision-resistors |
US10205451B1 (en) | 2018-01-29 | 2019-02-12 | Micron Technology, Inc. | Methods and apparatuses for dynamic step size for impedance calibration of a semiconductor device |
KR102649322B1 (en) | 2018-05-25 | 2024-03-20 | 삼성전자주식회사 | Memory device, memory system, and oepration method of memory device |
US10504571B1 (en) * | 2018-10-04 | 2019-12-10 | Microa Technology, Inc. | Apparatus with a calibration mechanism |
US10880123B1 (en) | 2019-06-12 | 2020-12-29 | Cisco Technology, Inc. | Segmentation within a broadcast domain in ethernet VPN |
US11720719B2 (en) | 2019-10-01 | 2023-08-08 | Micron Technology, Inc. | Apparatuses and methods for signal encryption in high bandwidth memory |
US10747245B1 (en) | 2019-11-19 | 2020-08-18 | Micron Technology, Inc. | Apparatuses and methods for ZQ calibration |
-
2018
- 2018-06-14 US US16/008,955 patent/US10615798B2/en active Active
- 2018-07-18 EP EP18873192.1A patent/EP3704698A4/en active Pending
- 2018-07-18 CN CN202311534912.2A patent/CN117497019A/en active Pending
- 2018-07-18 WO PCT/US2018/042722 patent/WO2019089102A1/en unknown
- 2018-07-18 CN CN201880071443.6A patent/CN111295710B/en active Active
- 2018-07-18 KR KR1020207014881A patent/KR102443191B1/en active IP Right Grant
- 2018-07-18 KR KR1020227031218A patent/KR102554565B1/en active IP Right Grant
-
2020
- 2020-02-24 US US16/799,668 patent/US11121714B2/en active Active
-
2021
- 2021-08-10 US US17/444,771 patent/US11728812B2/en active Active
-
2023
- 2023-06-27 US US18/341,927 patent/US20240030922A1/en active Pending
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030126356A1 (en) * | 1997-08-11 | 2003-07-03 | Advanced Memory International, Inc. | Memory system having synchronous-link DRAM (SLDRAM) devices and controller |
US20090224802A1 (en) * | 2008-03-06 | 2009-09-10 | Micron Technology, Inc. | Devices and methods for driving a signal off an integrated circuit |
US20130036253A1 (en) * | 2011-08-03 | 2013-02-07 | Micron Technology, Inc. | Wear leveling for a memory device |
US20130311717A1 (en) * | 2012-05-17 | 2013-11-21 | Globit Co., Ltd. | Magnetic random access memory |
US20160118983A1 (en) | 2014-10-28 | 2016-04-28 | SK Hynix Inc. | Calibration circuit and calibration apparatus including the same |
US20170109091A1 (en) | 2015-10-14 | 2017-04-20 | Micron Technology, Inc. | Apparatuses and methods for arbitrating a shared terminal for calibration of an impedance termination |
US20170109249A1 (en) | 2015-10-14 | 2017-04-20 | Micron Technology, Inc. | Apparatuses and methods for arbitrating a shared terminal for calibration of an impedance termination |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11482989B2 (en) | 2016-12-09 | 2022-10-25 | Micron Technology, Inc. | Apparatuses and methods for calibrating adjustable impedances of a semiconductor device |
US11916527B2 (en) | 2016-12-09 | 2024-02-27 | Lodestar Licensing Group Llc | Apparatuses and methods for calibrating adjustable impedances of a semiconductor device |
US11212142B2 (en) | 2017-06-22 | 2021-12-28 | Micron Technology, Inc. | Timing based arbitration methods and apparatuses for calibrating impedances of a semiconductor device |
US11121714B2 (en) | 2017-10-30 | 2021-09-14 | Micron Technology, Inc. | Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance |
US11728812B2 (en) | 2017-10-30 | 2023-08-15 | Micron Technology, Inc. | Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance |
US11237579B2 (en) | 2019-11-19 | 2022-02-01 | Micron Technology, Inc. | Apparatuses and methods for ZQ calibration |
Also Published As
Publication number | Publication date |
---|---|
US20240030922A1 (en) | 2024-01-25 |
KR102443191B1 (en) | 2022-09-14 |
US20200252069A1 (en) | 2020-08-06 |
EP3704698A4 (en) | 2021-07-21 |
KR102554565B1 (en) | 2023-07-13 |
US20190131972A1 (en) | 2019-05-02 |
CN117497019A (en) | 2024-02-02 |
US10615798B2 (en) | 2020-04-07 |
CN111295710B (en) | 2023-11-28 |
KR20200064154A (en) | 2020-06-05 |
US11728812B2 (en) | 2023-08-15 |
US20220035539A1 (en) | 2022-02-03 |
CN111295710A (en) | 2020-06-16 |
EP3704698A1 (en) | 2020-09-09 |
US11121714B2 (en) | 2021-09-14 |
KR20220127381A (en) | 2022-09-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11121714B2 (en) | Apparatuses and methods for identifying memory devices of a semiconductor device sharing an external resistance | |
US10394473B2 (en) | Apparatuses and methods for arbitrating a shared terminal for calibration of an impedance termination | |
US9740269B1 (en) | Apparatuses and methods for arbitrating a shared terminal for calibration of an impedance termination | |
CN110176263B (en) | Memory device determining operation mode based on external voltage and method of operating the same | |
US20190179690A1 (en) | Memory module register access | |
TWI389120B (en) | Per byte lane dynamic on-die termination | |
US10891989B2 (en) | Reduction of ZQ calibration time | |
TW201944415A (en) | Memory module |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 18873192 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
ENP | Entry into the national phase |
Ref document number: 20207014881 Country of ref document: KR Kind code of ref document: A |
|
ENP | Entry into the national phase |
Ref document number: 2018873192 Country of ref document: EP Effective date: 20200602 |