WO2018160187A1 - Dispositif à bits quantiques supraconducteurs avec jonctions josephson de nitrure de bore hexagonal - Google Patents

Dispositif à bits quantiques supraconducteurs avec jonctions josephson de nitrure de bore hexagonal Download PDF

Info

Publication number
WO2018160187A1
WO2018160187A1 PCT/US2017/020581 US2017020581W WO2018160187A1 WO 2018160187 A1 WO2018160187 A1 WO 2018160187A1 US 2017020581 W US2017020581 W US 2017020581W WO 2018160187 A1 WO2018160187 A1 WO 2018160187A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
hbn
electrode layer
quantum
substrate
Prior art date
Application number
PCT/US2017/020581
Other languages
English (en)
Inventor
Roman CAUDILLO
Zachary R. YOSCOVITS
Jeanette M. Roberts
James S. Clarke
Ravi Pillarisetty
Nicole K. THOMAS
Hubert C. GEORGE
Payam AMIN
Original Assignee
Intel Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corporation filed Critical Intel Corporation
Priority to PCT/US2017/020581 priority Critical patent/WO2018160187A1/fr
Publication of WO2018160187A1 publication Critical patent/WO2018160187A1/fr

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N69/00Integrated devices, or assemblies of multiple devices, comprising at least one superconducting element covered by group H10N60/00
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N60/00Superconducting devices
    • H10N60/01Manufacture or treatment
    • H10N60/0912Manufacture or treatment of Josephson-effect devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N60/00Superconducting devices
    • H10N60/10Junction-based devices
    • H10N60/12Josephson-effect devices

Definitions

  • This disclosure relates generally to the field of quantum computing, and more specifically, to Josephson Junctions for use in superconducting qubit devices and methods of fabrication thereof.
  • Quantum computing refers to the field of research related to computation systems that use quantum mechanical phenomena to manipulate data. These quantum mechanical phenomena, such as superposition (in which a quantum variable can simultaneously exist in multiple different states) and entanglement (in which multiple quantum variables have related states irrespective of the distance between them in space or time), do not have analogs in the world of classical computing, and thus cannot be implemented with classical computing devices.
  • FIG. 1A provides a schematic illustration of a superconducting quantum circuit, according to some embodiments of the present disclosure.
  • FIG. IB provides a schematic illustration of an exemplary physical layout of a
  • FIG. 1C provides a schematic illustration of an exemplary transmon, according to some embodiments of the present disclosure.
  • FIGS. 2A-2C provide a schematic illustration of a photoresist mask provided over a substrate for fabricating a Josephson Junction using a double-angle shadow evaporation approach.
  • FIGS. 3A-3C provide a schematic illustration of fabricating Josephson Junctions using a conventional double-angle shadow evaporation approach.
  • FIG. 4 provides a flow chart of an exemplary method for fabricating an hBN Josephson Junction using partially subtractive fabrication, according to some embodiments of the present disclosure.
  • FIGS. 5A-5J provide a schematic illustration of fabricating an hBN Josephson Junction according to the exemplary method of FIG. 4, according to some embodiments of the present disclosure.
  • FIG. 6 provides a flow chart of an exemplary method for fabricating an hBN Josephson Junction using Damascene fabrication, according to some embodiments of the present disclosure.
  • FIGS. 7A-7G provide a schematic illustration of fabricating an hBN Josephson Junction according to the exemplary method of FIG. 6, according to some embodiments of the present disclosure.
  • FIGS. 8A and 8B provide schematic illustration of exemplary TE /SEM images of hBN Josephson Junction fabricated using partially subtractive fabrication and Damascene fabrication, respectively, according to some embodiments of the present disclosure.
  • FIGS. 9A and 9B are top views of a wafer and dies that may include one or more of hBN Josephson Junctions disclosed herein.
  • FIG. 10 is a cross-sectional side view of a device assembly that may include one or more of hBN Josephson Junctions disclosed herein.
  • FIG. 11 is a block diagram of an example quantum computing device that may include one or more of hBN Josephson Junctions disclosed herein, in accordance with various embodiments.
  • quantum computing or quantum information processing, refers to the field of research related to computation systems that use quantum-mechanical phenomena to manipulate data.
  • quantum-mechanical phenomena is the principle of quantum superposition, which asserts that any two or more quantum states can be added together, i.e. superposed, to produce another valid quantum state, and that any quantum state can be represented as a sum of two or more other distinct states.
  • Quantum entanglement is another example of quantum-mechanical phenomena. Entanglement refers to groups of particles being generated or interacting in such a way that the state of one particle becomes intertwined with that of the others. Furthermore, the quantum state of each particle cannot be described independently. Instead, the quantum state is given for the group of entangled particles as a whole.
  • quantum-mechanical phenomena is sometimes described as a "collapse'' because it asserts that when we observe (measure) particles, we unavoidably change their properties in that, once observed, the particles cease to be in a state of superposition or entanglement (i.e. by trying to ascertain anything about the particles, we collapse their state).
  • Quantum computers use so-called quantum bits, referred to as qubits (both terms “bits” and “qubits” often interchangeably refer to the values that they hold as well as to the actual devices that store the values). Similar to a bit of a classical computer, at any given time, a qubit can be either 0 or 1. However, in contrast to a bit of a classical computer, a qubit can also be 0 and 1 at the same time, which is a result of superposition of quantum states.
  • Entanglement also contributes to the unique nature of qubits in that input data to a quantum processor can be spread out among entangled qubits, allowing manipulation of that data to be spread out as well: providing input data to one qubit results in that data being shared to other qubits with which the first qubit is entangled.
  • a two-level (also referred to as "two- state") system is a system that can exist in any quantum superposition of two independent and physically distinguishable quantum states.
  • Another challenge that is unique to quantum computing is the ability to provide substantially lossless connectivity between qubits at very low powers, e.g. as low as a power of a single photon that may be present in a particular resonator interconnecting two qubits.
  • superconducting qubits are promising candidates for building a quantum computer.
  • All of superconducting qubits operate based on the Josephson Effect, which refers to a macroscopic quantum phenomenon of supercurrent, i.e. a current that, due to zero electrical resistance, flows indefinitely long without any voltage applied, across a device known as a Josephson Junction.
  • Josephson Junctions are integral building blocks in superconducting quantum circuits where they form the basis of quantum circuit elements that can approximate functionality of theoretically designed qubits.
  • a Josephson Junction includes two superconductors coupled by a so-called “weak link” that weakens the superconductivity between the two superconductors.
  • One type of Josephson Junctions referred to as a “superconductor-insulator-superconductor” (SIS) Josephson Junctions, are realized by providing a thin layer of an insulating material (typically referred to as a "barrier” or a “tunnel barrier”) sandwiched, in a stack-like arrangement, between two layers of superconductors.
  • SIS superconductor-insulator-superconductor
  • the thin layer of an insulating material acts as the weak link between the two layers of superconductors which are referred to as a "base electrode layer” and a “top electrode layer” of a Josephson Junction to indicate that one of the superconductors is provided below the insulator and the other one is provided above the insulator.
  • evaporation/deposition reflects the fact that the method involves metal deposition, typically carried out by metal evaporation, at two different angles of incidence with respect to the substrate (hence, double-angle).
  • the name further reflects the fact that metal deposition is performed through a hanging photoresist mask which casts a shadow on at least a part of the substrate, obscuring metal deposition on that part (hence, shadow evaporation/deposition).
  • the tunnel barrier is fabricated by oxidizing a portion of the metal forming a base electrode layer (i.e. the tunnel barrier is an oxide, typically aluminum oxide).
  • One drawback is that controlling oxide growth is challenging. In particular, controlling the thickness of an oxide with a sub-nanometer accuracy, is very difficult. As a result, overall, the double-angle shadow evaporation method is highly susceptible to unintentional variations from one Josephson Junction to another, resulting in non-negligible variability in performance of individual final Josephson Junctions.
  • oxide is prone to forming pinholes and other defects which degrade performance of superconducting qubit devices.
  • the specific fabrication steps of the double-angle shadow evaporation method limit the choice of materials which may be used to form Josephson Junctions in superconducting qubit devices. For example, the fact that the choice of a tunnel barrier in a double- angle shadow evaporation method is constrained to an oxide of the base electrode layer limits the choice of the materials used for that layer in that the conductive/superconductive material must be such that a controlled layer of oxide may be created on it. In practice, aluminum oxide is the only controlled oxide that may be formed from a metal.
  • the double-angle shadow evaporation method includes fabrications steps, such as e.g. lift-off and shadow-angle evaporation, which are not suitable for large-scale manufacturing.
  • Embodiments of the present disclosure propose a novel superconducting qubit device for use as a quantum circuit component. Fabrication techniques for forming such a device are also disclosed.
  • a proposed superconducting qubit device includes a substrate and a plurality of superconducting qubits provided on the substrate, where each superconducting qubit includes one or more Josephson Junctions which include hexagonal boron nitride (hBN) as a tunnel barrier layer provided between a base electrode layer and a top electrode layer of each Josephson Junction (such Josephson Junctions are referred to herein as "hBN
  • hBN is a two-dimensional (2D) material (i.e. a crystalline material which may be grown to be just a single layer of atoms due to all of the chemical bonding being directed in the plane of the atoms)
  • tunnel barrier thickness can be accurately and reliably controlled down to a single atom thickness (for a single-layer hBN) or quantized by increments equal to the inter-planar spacing of hBN, which is about 3.3 Angstroms for an n-layer-thick hBN, resulting in less variations between different Josephson Junctions.
  • hBN Due to the 2D nature of hBN, all bonds may be directed in the plane of the tunnel barrier layer and no dangling bonds may be left to interact and degrade the neighboring base and top electrodes. Furthermore, hBN can act as a diffusion batter and is a non- reactive material, thus enabling increased stability of the junction to thermal processing that would otherwise degrade a typical junction.
  • the breakdown current density of hBN may be orders of magnitude greater than that of a tunnel barrier layer made using a thin oxide layer.
  • hBN Josephson Junctions relate to eliminating the need to use an oxide as a tunnel barrier, e.g. defects such as vacancies and pinholes typically present in oxides may be reduced or eliminated.
  • materials used for the base and top layer electrodes of hBN Josephson Junctions described herein are expanded because a tunnel barrier layer is no longer limited to an oxide of the base electrode layer.
  • some or all of the electrically conductive portions of qubit devices/assemblies proposed herein may be made from one or more superconducting materials.
  • some or all of these electrically conductive portions could be made from electrically conductive materials which are not superconducting.
  • reference to an electrically conductive material implies that a superconducting material can be used.
  • materials described herein as "superconducting materials" may refer to materials, including alloys of materials, which exhibit superconducting behavior at typical qubit operating conditions (e.g. materials which exhibit superconducting behavior at very low temperatures at which qubits typically operate, but which may not exhibit such behavior at e.g. room temperatures).
  • the phrase “A and/or B” means (A), (B), or (A and B).
  • the phrase “A, B, and/or C” means (A), (B), (C), (A and B), (A and C), (B and C), or (A, B, and C).
  • the term “between,” when used with reference to measurement ranges, is inclusive of the ends of the measurement ranges.
  • the notation "A/B/C” means (A), (B), and/or (C).
  • the present disclosure may include references to microwave signals, this is done only because current qubits are designed to work with such signals because the energy in the microwave range is higher than thermal excitations at the temperature that qubits are operated at.
  • techniques for the control and measurement of microwaves are well known. For these reasons, typical frequencies of qubits are in 1-10 gigahertz (GHz) range, e.g. 5-8 GHz range, in order to be higher than thermal excitations, but low enough for ease of microwave engineering.
  • GHz gigahertz
  • qubits can be designed to have any frequency. Therefore, in general, qubits could be designed to operate with signals in other ranges of electromagnetic spectrum and embodiments of the present disclosure could be modified accordingly. All of these alternative implementations are within the scope of the present disclosure.
  • quantum computing refers to the use of quantum mechanical properties to perform calculations. Some of these properties include superposition and entanglement.
  • classical computers are composed of bits that can either be in a 1 or a 0 state
  • a quantum computer is composed of quantum bits (i.e., qubits) which have states of
  • Quantum mechanics allows for superpositions of the
  • 2 Taking into account the fact that (since the total probability must
  • Entanglement occurs when the interaction between two particles (e.g. two qubits) is such that the states of the two cannot be specified independently, but rather can only be specified for the whole system. This causes the states of the two qubits to be linked together such that measurement of one of the qubits, causes the state of the other qubit to collapse.
  • two particles e.g. two qubits
  • a Josephson Junction acts as a superconducting tunnel junction. Cooper pairs tunnel across the barrier from one superconducting layer to the other. The electrical characteristics of this tunneling are governed by so-called Josephson relations which provide the basic equations governing the dynamics of the Josephson effect:
  • Equation (3) ⁇ is the phase difference in the superconducting wave function across the junction
  • l c the critical current
  • V is the voltage across the Josephson Junction
  • I is the current flowing through the Josephson Junction
  • ft is the reduced Planck's constant
  • e electron's charge
  • Equation (3) looks like the equation for an inductor with inductance L:
  • inductance is a function of ⁇ , which itself is a function of I
  • the inductance of a Josephson Junction is non-linear, which makes an LC circuit formed using a Josephson Junction as the inductor have uneven spacing between its energy states.
  • Josephson Junctions in a transmon, which is one type of superconducting qubits.
  • Josephson Junctions combined with other circuit elements have similar functionality of providing the non-linearity necessary for forming an effective two-level quantum state, or qubit.
  • one or more Josephson Junctions allow realizing a quantum circuit element which has uneven spacing between its energy levels resulting in a unique ground and excited state system for the qubit. This is illustrated in FIG.
  • an exemplary superconducting quantum circuit 100 includes two or more qubits 102 (reference numerals following after a dash, such as e.g. qubit 102-1 and 102-2 indicate different instances of the same or analogous element).
  • Each of the superconducting qubits 102 may include one or more Josephson Junctions 104 connected to one or more other circuit elements 106, which, in combination with the Josephson Junction(s) 104, form a non-linear circuit providing a unique two-level quantum state for the qubit.
  • the circuit elements 106 could be e.g. capacitors in transmons or superconducting loops in flux qubits.
  • an exemplary superconducting quantum circuit 100 typically includes means 108 for providing external control of qubits 102 and means 110 for providing internal control of qubits 102.
  • external control refers to controlling the qubits 102 from outside of, e.g., an integrated circuit (IC) chip comprising the qubits, including control by a user of a quantum computer, while “internal control” refers to controlling the qubits 102 within the IC chip.
  • qubits 102 are transmon qubits
  • external control may be implemented by means of flux bias lines (also known as “flux lines” and “flux coil lines”) and by means of readout and drive lines (also known as "microwave lines” since qubits are typically designed to operate with microwave signals), described in greater detail below.
  • flux bias lines also known as “flux lines” and “flux coil lines”
  • readout and drive lines also known as "microwave lines” since qubits are typically designed to operate with microwave signals
  • internal control lines for such qubits may be implemented by means of resonators, e.g., coupling and readout resonators, also described in greater detail below.
  • any one of the qubits 102, the external control means 108, and the external control means 110 of the quantum circuit 100 may be provided on, over, or at least partially embedded in a substrate (not shown in FIG. 1A).
  • FIG. IB provides a schematic illustration of an exemplary physical layout of a superconducting quantum circuit 100B where qubits are implemented as transmons, according to some embodiments of the present disclosure.
  • FIG. IB illustrates two qubits 102.
  • FIG. IB illustrates flux bias lines 112, microwave lines 114, a coupling resonator 116, a readout resonator 118, and connectors to external circuitry, connectors being e.g. wirebonding pads, 120 and 122.
  • the flux bias lines 112 and the microwave lines may be viewed as examples of the external control means 108 shown in FIG. 1A.
  • the coupling resonator 116 and the readout resonator 118 may be viewed as examples of the internal control means 110 shown in FIG. 1A.
  • Running a current through the flux bias lines 112, provided from the wirebonding pads 120, allows tuning (i.e. changing) the frequency of the corresponding qubits 102 to which each line 112 is connected. In general, it operates in the following manner. As a result of running the current in a particular flux bias line 112, magnetic field is created around the line. If such a magnetic field is in sufficient proximity to the qubit 102, e.g. by a portion of the flux bias line 112 being provided next to the qubit 102, the magnetic field couples to the qubit, thereby changing the spacing between the energy levels of the qubit. This, in turn, changes the frequency of the qubit since the frequency is directly related to the spacing between the energy levels via Planck's equation.
  • each qubit 102 may be read by way of its corresponding readout resonator 118. As explained below, the qubit 102 induces a resonant frequency in the readout resonator 118. This resonant frequency is then passed to the microwave lines 114 and communicated to the pads 122.
  • a readout resonator 118 may be provided for each qubit.
  • the readout resonator 118 may be a transmission line that includes a capacitive connection to ground on one side and is either shorted to the ground on the other side (for a quarter wavelength resonator) or has a capacitive connection to ground (for a half wavelength resonator), which results in oscillations within the transmission line (resonance), with the resonant frequency of the oscillations being close to the frequency of the qubit.
  • the readout resonator 118 is coupled to the qubit by being in sufficient proximity to the qubit 102, more specifically in sufficient proximity to the capacitor of the qubit 102, when the qubit is implemented as a transmon, either through capacitive or inductive coupling. Due to a coupling between the readout resonator 118 and the qubit 102, changes in the state of the qubit 102 result in changes of the resonant frequency of the readout resonator 118. In turn, because the readout resonator 118 is in sufficient proximity to the microwave line 114, changes in the resonant frequency of the readout resonator 118 induce changes in the current in the microwave line 114, and that current can be read externally via the wire bonding pads 122.
  • the coupling resonator 116 allows coupling different qubits together in order to realize quantum logic gates.
  • the coupling resonator 116 is similar to the readout resonator 118 in that it is a transmission line that includes capacitive connections to ground on both sides (i.e. a half wavelength resonator), which also results in oscillations within the coupling resonator 116.
  • Each side of the coupling resonator 116 is coupled (again, either capacitively or inductively) to a respective qubit by being in sufficient proximity to the qubit, namely in sufficient proximity to the capacitor of the qubit, when the qubit is implemented as a transmon.
  • each side of the coupling resonator 116 has coupling with a respective different qubit, the two qubits are coupled together through the coupling resonator 116.
  • state of one qubit depends on the state of the other qubit, and the other way around.
  • coupling resonators may be employed in order to use a state of one qubit to control a state of another qubit.
  • the microwave line 114 may be used to not only readout the state of the qubits as described above, but also to control the state of the qubits.
  • the line operates in a half-duplex mode where, at some times, it is configured to readout the state of the qubits, and, at other times, it is configured to control the state of the qubits.
  • microwave lines such as the line 114 shown in FIG. IB may be used to only readout the state of the qubits as described above, while separate drive lines such as e.g. drive lines 124 shown in FIG. IB, may be used to control the state of the qubits.
  • the microwave lines used for readout may be referred to as readout lines (e.g. readout line 114), while microwave lines used for controlling the state of the qubits may be referred to as drive lines (e.g. drive lines 124).
  • the drive lines 124 may control the state of their respective qubits 102 by providing, using e.g. wirebonding pads 126 as shown in FIG. IB, a microwave pulse at the qubit frequency, which in turn stimulates (i.e. triggers) a transition between the 0 and 1 state of the qubit. By varying the length of this pulse, a partial transition can be stimulated, giving a superposition of the 0 and 1 states of the qubit.
  • Flux bias lines, microwave lines, coupling resonators, drive lines, and readout resonators such as e.g. those described above, together form interconnects for supporting propagation of microwave signals.
  • any other connections for providing direct electrical interconnection between different quantum circuit elements and components such as e.g. connections from electrodes of Josephson Junctions to plates of the capacitors or to superconducting loops of superconducting quantum interference devices (SQUIDS) or connections between two ground lines of a particular transmission line for equalizing electrostatic potential on the two ground lines, are also referred to herein as interconnects.
  • SQUIDS superconducting quantum interference devices
  • interconnect may also be used to refer to elements providing electrical interconnections between quantum circuit elements and components and non-quantum circuit elements, which may also be provided in a quantum circuit, as well as to electrical interconnections between various non-quantum circuit elements provided in a quantum circuit.
  • non-quantum circuit elements which may be provided in a quantum circuit may include various analog and/or digital systems, e.g. analog to digital converters, mixers, multiplexers, amplifiers, etc.
  • the interconnects as shown in FIG. IB could have different shapes and layouts.
  • some interconnects may comprise more curves and turns while other interconnects may comprise less curves and turns, and some interconnects may comprise substantially straight lines.
  • various interconnects may intersect one another, in such a manner that they don't make an electrical connection, which can be done by using e.g. a bridge, bridging one interconnect over the other.
  • quantum circuits with different shapes and layouts of the interconnects than those illustrated in FIG. IB are all within the scope of the present disclosure.
  • Coupling resonators and readout resonators may be configured for capacitive or inductive coupling to other circuit elements at one or both ends in order to have resonant oscillations, whereas flux bias lines and microwave lines may be similar to conventional microwave transmission lines because there is no resonance in these lines.
  • Each one of these interconnects may be implemented as any suitable architecture of a microwave transmission line, such as e.g. a coplanar waveguide, a stripline, a microstrip line, or an inverted microstrip line.
  • Typical materials to make the interconnects include aluminum (Al), niobium (Nb), niobium nitride (NbN), titanium nitride (TiN), and niobium titanium nitride (NbTiN), all of which are particular types of superconductors.
  • FIG. 1C illustrates an exemplary transmon 128 which could be used as any one of the qubits 102, according to some embodiments of the present disclosure.
  • Presence of a capacitor 130 of such a size that capacitive energy is significantly larger than the Josephson energy in a qubit of FIG. 1C indicates that the qubit is a transmon.
  • the capacitor 130 is configured to store energy in an electrical field as charges between the plates of the capacitor.
  • the capacitor 130 is depicted as an interdigitated capacitor, a particular shape of capacitor that provides a large capacitance with a small area, however, in various embodiments, other shapes and types of capacitors may be used as well. For example, such a capacitor could be implemented simply as two parallel plates with vacuum in between. Furthermore, in various embodiments, the capacitor 130 may be arranged in any direction with respect to the SQUID or a single Josephson Junction, not necessarily as shown in FIG. 1C.
  • the transmon illustrated in FIG. 1C includes two Josephson Junctions 132 incorporated into a superconducting loop 134.
  • the two Josephson Junctions 132 and the superconducting loop 134 together form a superconducting quantum interference device (SQUID).
  • SQUID superconducting quantum interference device
  • Magnetic fields generated by the flux bias line 112 connected to the qubit extend to the SQUID (i.e. current in the flux bias line 112 create magnetic fields around the SQUID), which, in turn, tunes the frequency of the qubit.
  • a SQUID could include only one Josephson Junction, or a transmon could be implemented with a single Josephson Junction without the superconducting loop.
  • a single Josephson Junction without the SQUID is insensitive to magnetic fields, and thus, in such an implementation, flux bias lines 112 may not be used to control the frequency of the transmon.
  • FIGS. 1A and IB illustrate examples of quantum circuits comprising only two qubits 102, embodiments with any larger number of qubits are possible and are within the scope of the present disclosure. At least some of the one or more qubits 102 shown in FIGS. 1A-1C may include hBN Josephson Junctions as described herein.
  • FIGS. IB and 1C illustrate embodiments specific to transmons
  • subject matter disclosed herein is not limited in this regard and may include other embodiments of quantum circuits implementing other types of superconducting qubits that would also utilize Josephson Junctions as described herein, all of which are within the scope of the present disclosure.
  • fabrication methods and resulting hBN Josephson Junctions disclosed herein may be used in quantum circuits implementing qubits other than superconducting qubits as well as in non- quantum circuit components (such as e.g. Rapid single flux quantum (RSFQ) log, low voltage RSFQ (LV-RSFQ), reciprocal quantum logic (RQL), all of which are also within the scope of the present disclosure.
  • RSFQ Rapid single flux quantum
  • LV-RSFQ low voltage RSFQ
  • RQL reciprocal quantum logic
  • circuits employing hBN Josephson Junctions described herein may be used to implement components associated with an integrated circuit (IC).
  • IC integrated circuit
  • Such components may include those that are mounted on or embedded in an IC, or those connected to an IC.
  • the IC may be either analog or digital and may be used in a number of applications within or associated with quantum systems, such as e.g. quantum processors, quantum amplifiers, quantum sensors, etc., as well as in a number of applications within or associated with non-quantum systems, depending on the components associated with the integrated circuit.
  • the integrated circuit may be employed as part of a chipset for executing one or more related functions in a system.
  • FIGS. 2A-2C provide a schematic illustration of one example of a photoresist mask 200 provided over a substrate 202 for fabricating Josephson Junctions using a double-angle shadow evaporation approach.
  • FIGS. 2A-2C provides a view of the same photoresist mask 200 over the substrate 202, but perspectives of these views are different.
  • FIG. 2A provides a top-down view (i.e. a view from a point above the substrate 202).
  • FIG. 2B provides a cross-sectional view with a cross-section of the structure of FIG. 2A taken along a horizontal dashed line shown in FIG. 2A.
  • FIG. 2C provides a cross-sectional view with a cross-section of the structure of FIG.
  • FIGS. 2A-2C taken along a vertical dashed line shown in FIG. 2A.
  • a legend provided within a dashed box at the bottom of FIGS. 2A-2C illustrates patterns used to indicate different elements shown in FIGS. 2A-2C, so that the FIGs are not cluttered by many reference numerals.
  • Josephson Junctions may be created by a double-angle shadow evaporation approach using a two-layer photoresist mask 200 that includes a bottom photoresist layer 204 and a top photoresist layer 206 as shown in FIGS. 2A-2C.
  • the bottom layer 206 is undercut from the top layer 204 in that some portions of the top layer 204 hang, or are suspended, over the bottom layer 206.
  • the bottom layer 206 is undercut in such a manner that the top layer 204 of photoresist forms a suspended bridge 208, known as a Dolan bridge, over a section of the substrate 202.
  • Ways for fabricating such undercuts in photoresist are well-known in the art of photolithographic processing and, therefore, are not described here in detail.
  • FIGS. 3A-3C illustrate a result of different subsequent fabrication steps.
  • FIG. 3C provides two views of the same structure.
  • the view on the right side of FIG. 3C is a top-down view (i.e. a view similar to that shown in FIG. 2A).
  • the view on the left side of FIG. 3C is a cross-sectional view with a cross-section of the structure of FIG. 3C taken along a horizontal dashed line shown in FIG. 3C (i.e. a view similar to that shown in FIG. 2B).
  • FIGS. 3C provides two views of the same structure.
  • the view on the right side of FIG. 3C is a top-down view (i.e. a view similar to that shown in FIG. 2A).
  • the view on the left side of FIG. 3C is a cross-sectional view with a cross-section of the structure of FIG. 3C taken along a horizontal dashed line shown in FIG. 3C (i.e. a view similar to that shown in FIG
  • FIGS. 3A and 3B only provide a cross-sectional view similar to that of the left side of FIG. 3C but at an earlier fabrication step. Similar to FIGS. 2A-2C, a legend provided within a dashed box at the bottom of FIGS. 3A-3C illustrates patterns used in the figures to indicate different elements shown in FIGS. 3A-3C. Moreover, similar reference numerals in FIGS. 2A-2C and FIGS. 3A-3C are used to illustrate analogous elements in the figures. For example, reference numerals 202 and 302, shown, respectively, in FIGS. 2 and 3 refer to a substrate, reference numerals 204 and 304 - to a bottom mask layer, and so on. When provided with reference to one of the FIGS. 2A-2C and FIGS. 3A-3C, discussions of these elements are applicable to other figures, unless stated otherwise. Thus, in the interests of brevity, discussions of similar elements are not repeated for each of the figures but, rather, the differences between the figures are described.
  • a Josephson Junction is fabricated by, first, depositing a layer of a first superconductor 310 on the substrate 302, as shown in FIG. 3A, through the two-layer mask such as e.g. the one shown in FIGS. 2A-2C.
  • the first superconductor is deposited at an angle with respect to the substrate 302, as shown in FIG. 3A with an angle ⁇ 1.
  • Slanted dotted-dashed lines in FIG. 3A illustrate the direction of deposition of the first superconductor 310.
  • a layer of the first superconductor 310 may have a thickness between e.g. 10 and 200 nanometers (nm), e.g. between 40 and 100 nm.
  • the first superconductor 310 forms a base electrode of the future Josephson Junction.
  • a layer of insulator 311 (also referred to herein as a "dielectric layer 311" or a “dielectric 311”), shown in FIGS. 3B and 3C, is then provided over the first superconductor 310 to form a tunnel barrier of the future Josephson Junction.
  • the tunnel barrier is formed by oxidizing the first superconductor 310, thus creating a layer of first superconductor oxide on its surface.
  • Such an oxide may have a thickness between e.g. 1 and 5 nm, typically for qubit applications between 1 and 2 nm.
  • aluminum oxide is the only controlled oxide that may be formed from a metal. Therefore, currently aluminum is the only superconducting metal that is used for the base electrode of Josephson Junctions fabricated using the double-angle shadow evaporation technique.
  • a second superconductor 312 is deposited through the mask but at a different angle with respect to the substrate 302 than ⁇ 1.
  • FIG. 3B illustrates the second angle as an angle ⁇ 2 and slanted dotted- dashed lines in FIG. 3B illustrate the direction of deposition of the second superconductor 312.
  • the first and the second superconductors 310, 312 are deposited at the opposite angles, if measured with respect to a normal to the substrate 302.
  • the second superconductor 320 has been aluminum because the first superconductor must be aluminum, as described above (using the same metal for evaporation is easier for fabrication).
  • a layer of the second superconductor 312 may have a thickness between e.g. 10 and 200 nm, typically between 40 and 100 nm.
  • the second superconductor 312 forms a counter electrode (i.e. counter to the base electrode formed by the first superconductor 310) of the future Josephson Junction.
  • the first and second superconductors 310, 312 are usually deposited using a non-conformal process, such as e.g. evaporative deposition. After deposition of the second superconductor 312, the deposition mask is removed, removing with it any first and/or second superconductor 310, 312 deposited on top of it.
  • Lift-off is a type of an additive technique, as opposed to subtractive techniques like etching, and may be applied in cases where a direct etching of structural material would have undesirable effects on one or more layers below.
  • the resulting Josephson Junction is left on the substrate 302 as shown in FIG. 3C as a Junction 314.
  • the Junction 314 is formed by the small region of overlap under the photoresist bridge 308 (i.e. the area under the bridge 308 where the first superconductor 310, covered with a layer of a thin insulating material is overlapped by the second superconductor 312).
  • Dimensions of the Junction 314 along x-axis and y-axis, shown in FIG. 3C as d x and dy, respectively, are typically between 50 and 1000 nm for any of d x and d y .
  • junctions of the first and second superconductors may also form on each side of the
  • Josephson Junction 31 such junctions shown in FIGS. 3B and 3C as Junctions 316. However, because these junctions are of much larger dimensions than the Josephson Junction 314, e.g.
  • drawbacks of the double-angle shadow evaporation method include difficulties in controlling oxide growth and thickness, formation of pinholes and other defects in the oxide layer, and limited choice of materials which could be used in this method.
  • Hexagonal boron nitride is an insulating 2D material with a bandgap of about 5-6 electron
  • hBN can, advantageously, be used as a tunnel barrier in Josephson Junctions without using graphene.
  • hBN is a 2D crystal having alternating boron and nitrogen atoms arranged in a honeycomb lattice.
  • the honeycomb network of atoms give hBN it exceptional mechanical properties (stronger than diamond in the plane) and the alternating B and N atoms in the lattice make it an exceptional insulator with a large bandgap of 5-6 eV.
  • hBN even when provided as a single layer, is expected to be an excellent diffusion barrier (if the hBN is defect free), and, therefore, it has the potential to make very robust junctions.
  • hBN Josephson Junctions may be fabricated by forming a multilayer structure having a base electrode layer, an hBN tunnel barrier layer, and a top electrode layer, patterned to have dimensions appropriate for a Josephson Junction with desired characteristics. An example of such fabrication is described below with reference to FIG. 4 and FIGS. 5A-5J, showing an example of partially subtractive fabrication. According to other embodiments of the present disclosure, hBN Josephson Junctions may be fabricated using
  • Damascene fabrication approach an example of which is described below with reference to FIG. 6 and FIGS. 7A-7G.
  • other fabrication techniques suitable for forming hBN Josephson Junctions as described herein may be used, all of which being within the scope of the present disclosure.
  • surface modification techniques may be employed to promote/enable growth of hBN on some surfaces of a substrate but not others (e.g. first, base electrode layer may be patterned, and then the surface of the substrate with such a base electrode may be processed to ensure that hBN would grow on the base electrode layer but not on other surfaces of the substrate; after that hBN would be grown, e.g. using one of the direct growth processes described below, and then top electrode would be deposited on the hBN).
  • FIG. 4 provides a flow chart of an exemplary method 400 for fabricating an hBN Josephson Junction using partially subtractive fabrication, according to some embodiments of the present disclosure.
  • the exemplary method 400 is referred to as a "partially subtractive fabrication" approach to reflect the fact that it involves subtractive patterning in combination with addition of sacrificial material.
  • the partially subtractive fabrication approach of the method 400 may improve on some other challenges of existing Josephson Junction fabrication approaches described above.
  • a partially subtractive fabrication process as described herein may be more suitable for large-scale manufacturing at least in that it does not require angled evaporation and lift-off.
  • employing such a fabrication process allows fabricating Josephson Junctions with no dielectric around them, thus reducing the amount of spurious TLS's in the vicinity of Josephson Junctions.
  • using a partially subtractive fabrication process as described herein advantageously extends the arsenal of superconducting materials which may be employed as base and top electrodes of Josephson Junctions to include those besides aluminum.
  • FIGS. 5A-5J provide a schematic illustration of fabricating an hBN Josephson Junction according to the exemplary method 400 shown in FIG.4, according to some embodiments of the present disclosure.
  • a legend provided within a dashed box at the bottom of FIGS. 5A-5J illustrates patterns used to indicate different elements shown in FIGS. 5A-5J, so that the FIGs are not cluttered by many reference numerals.
  • FIGS. 5A-5J correspond to and are described with reference to processes shown in the flow chart of the method 400 of FIG.4. In particular, FIGS.
  • each structure 5XX corresponds to a respective process box 4XX of the method 400, e.g. a structure 502 illustrates an exemplary result of a fabrication process 402, a structure 504 illustrates an exemplary result of a fabrication process 404, a structure 506 illustrates an exemplary result of a fabrication process 406, and so on.
  • each of FIGS. 5A-5I provides two views of the same structure. Namely, the view on the left side of each of FIGS. 5A-5I is a cross-sectional view with a cross-section of the structures taken along a y-z plane, e.g. along a plane indicated with a dashed line AA in FIGS. 5A and 5B (FIGS. 5C-5I illustrate the same cross-sections, but the plane AA is not shown there specifically in order to not clutter the drawings), while the view on the right side of each of FIGS. 5A-5I is a top-down view of an x-y plane.
  • FIG. 5J illustrates a magnified view of a cross-section of the structure 516 shown in FIG. 51.
  • the method 500 may begin with providing a stack 535 of various layers over a substrate 522 (process 402 of FIG. 4, result of which is illustrated with a structure 502 of FIG. 5A).
  • the substrate 522 may comprise any substrate suitable for realizing quantum circuit components described herein.
  • the substrate 522 may be a crystalline substrate such as, but not limited to a silicon or a sapphire substrate, and may be provided as a wafer or a portion thereof.
  • the substrate may be non-crystalline.
  • any material that provides sufficient advantages e.g. sufficiently good electrical isolation and/or ability to apply known fabrication and processing techniques
  • to outweigh the possible disadvantages e.g. negative effects of spurious TLS's
  • Additional examples of substrates include silicon-on-insulator (SOI) substrates, lll-V substrates, and quartz substrates.
  • the substrate 522 may be cleaned to remove surface-bound organic and metallic contaminants, as well as subsurface contamination, prior to deposition of the stack in process 402.
  • cleaning may be carried out using e.g. a chemical solutions (such as peroxide), and/or with ultraviolet (UV) radiation combined with ozone, and/or oxidizing the surface (e.g., using thermal oxidation) then removing the oxide (e.g. using hydrofluoric acid (HF)).
  • Josephson Junctions may be realized in what may be referred to as a "trilayer” architecture, or in what may be referred to as a "bilayer” architecture.
  • Trilayer architecture implies that a Josephson Junction includes three layers - namely, the base electrode layer, the tunnel barrier layer, and the top electrode layer, in addition to two wireup superconductors providing electrical connectivity to the base electrode and the top electrodes of the Josephson Junction.
  • the first wireup superconductor also referred to as a “base superconductor (SC) wire layer
  • SC base superconductor
  • the second wireup superconductor also referred to as a "top SC wire layer”
  • bilayer architecture implies that the top wireup superconductor also acts as the top electrode of the Josephson Junction.
  • FIGS. 5A-5J illustrate examples of a trilayer Josephson Junction.
  • the method 400 is applicable to both the trilayer and the bilayer architecture, the differences between which are identified in the description below. Therefore, both trilayer and bilayer hBN Josephson Junctions as described herein, and methods of fabrication thereof as described herein, are within the scope of the present disclosure.
  • the stack 535 of various layers provided over the substrate 522 includes four layers: a base wireup superconductor layer 524 (indicated in FIG.4 as a "base SC wire layer”) for providing electrical connectivity to a base electrode of the Josephson Junction, a base electrode layer 526 (indicated in FIG. 4 as a "JJ base SC) for forming the base electrode of the Junction, a top electrode layer 530 (not indicated in FIG. 4 because FIG.4 is general enough to also be applicable to bilayer JJs) for forming the top electrode of the Junction, and a tunnel barrier layer 528 (indicated in FIG. 4 as a "hBN tunnel barrier”) provided between the base electrode layer 526 and the top electrode layer 530.
  • a base wireup superconductor layer 524 indicated in FIG.4 as a "base SC wire layer
  • base electrode layer 526 indicated in FIG. 4 as a "JJ base SC
  • top electrode layer 530 not indicated in FIG. 4 because FIG.4 is general enough to also be applicable to bilayer
  • the base SC wire 524 layer may comprise any conducting or superconducting material suitable for serving as an interconnect in a quantum circuit, such as e.g. aluminum (Al), niobium (Nb), niobum nitride (NbN), niobium titanium nitride (NbTiN), titanium nitride (TiN), molybdenum rhenium (MoRe), etc., or any alloy of two or more superconducting/conducting materials.
  • each of the JJ base SC 526 and the JJ top SC 530 layers may comprise any conducting or
  • Each of the base SC wire 524, the JJ base SC 526 and the JJ top SC 530 layers may be deposited over the substrate 442 using any known techniques for depositing
  • conducting/superconducting materials such as e.g. atomic layer deposition (ALD), physical vapor deposition (PVD) (e.g. evaporative deposition, magnetron sputtering, or e-beam deposition), chemical vapor deposition (CVD), or electroplating.
  • ALD atomic layer deposition
  • PVD physical vapor deposition
  • CVD chemical vapor deposition
  • the thickness of the layer of the base SC wire 524 may be between 20 and 500 nm including all values and ranges therein, e.g. between 40 and 200 nm, e.g. 50 nm.
  • the thickness of each of the JJ base SC 526 and the JJ top SC 530 may be between 10 and 300 nm including all values and ranges therein, e.g. between 40 and 100 nm.
  • the term “thickness” refers to a dimension of a certain element or layer as measured along the z-axis as illustrated in FIGS. 5A-5J, while the term “width” refers to a dimension of a certain element or layer as measured along the y-axis as illustrated in FIGS. 5A-5J.
  • the tunnel barrier 528 is a layer having one or more 2D layers of hBN.
  • the thickness of the hBN layer(s) will determine the perpendicular resistance through the tunnel barrier layer 528 and, therefore, the thickness can be selected to set the desired resistance of a Josephson Junction, which will also depend on parameters such as e.g. the area of the junction and the superconducting materials that are being used in the junction.
  • a single 2D layer of hBN typically has a thickness between 0.1 and 1.0 nm including all values and ranges therein, e.g. between 0.2 and 0.4 nm. As known in the art, what is considered to be a "thickness" of a 2D layer depends on how the thickness of a single layer is defined.
  • the inter-planar spacing of the bulk 2D material is used as a thickness of one layer, in which case a thickness of one layer of hBN would be about 3.3 Angstroms.
  • the neighboring material is something other than another layer of hBN, such as e.g. at an interface of hBN and a 3D material or another 2D material, then the spacing can be something different.
  • the spacing may be reduced if there is some interaction between the two materials besides the Van der Waals interactions typical between layers of the bulk layered material, or may be about the same if there are only Van der Waals interactions between the materials, as is the case for individual layers in the bulk hBN.
  • 2-15 of such 2D hBN layers may be used, resulting in the total thickness of the tunnel barrier 528 being between about 0.4 and 6 nm including all values and ranges therein, e.g. between 1 and 5 nm, e.g. 2-3 nm.
  • the tunnel barrier 528 may be provided either by a direct growth approach (i.e. by growing the hBN of the tunnel barrier 528 directly on the base SC 526) or by a growth on a separate substrate followed by a mechanical transfer to the target wafer containing the base SC 526.
  • the hBN growth/deposition technique directly determines hBN layer thickness and quality by its growth parameters, e.g. pressure, temperature, growth time, precursors, gas flow rate, ratio of gas flow rates, etc., and can be carried out by a variety of known deposition techniques, including e.g. chemical vapor deposition (CVD) and atomic level deposition (ALD).
  • CVD chemical vapor deposition
  • ALD atomic level deposition
  • CVD or ALD is a chemical process in which one or more reactive precursor gases are introduced into a reaction chamber and directed towards a substrate in order to induce controlled chemical reactions that result in growth of a desired material on the substrate.
  • the one or more reactive gases may be provided to the chamber at a flow rate of e.g. 1 standard cubic centimeter per minute (seem) to 500 seem, including all values and ranges therein.
  • the reactive gas may be provided with a carrier gas, such as an inert gas, which may include, for example, argon (Ar) or nitrogen (e.g. N2).
  • the chamber may be maintained at a pressure in the range of 1 milliTorr to 100 milliTorr, including all values and ranges therein, and a temperature in the range of 100" C to 1000° C, including all values and ranges therein.
  • the substrate itself may also be heated.
  • the process may be plasma assisted where electrodes are provided within the process chamber and are used to ionize the gases. Alternatively, plasma may be formed outside of the chamber and then supplied into the chamber. In the chamber, a layer of solid thin film material is deposited on the surface of the substrate due to reaction of the gas/gasses.
  • boron and nitrogen-containing precursors may be used, such as e.g., but not limited to, ammonia borane (BH3-NH3) or borazine (BH)3(NH)3.
  • An inert carrier gas such as e.g. Ar or N2, in correct proportion to hydrogen, may be provided and may serve several purposes, including, but not limited to, reduction of the metal surface of the substrate, control of hBN nucleation rate on the substrate, and mediation of the diffusivity of precursors and radicals on the substrate.
  • hBN may be grown on a surface of a suitable catalyst that would lower the energy required to decompose the precursor gases into B- and N-containing radicals that are able to nucleate and grow into the first stable hBN layer.
  • the material of the base electrode layer 526 may serve as a suitable catalyst for the deposition of the hBN layer 528, but, in general, any superconducting metals such as Nb, NbN, NbTiN, TiN, Al, and any other superconducting metals with high enough melting point to sustain the required growth temperatures are expected to be a suitable catalytic metal for promoting hBN growth.
  • the base SC 526 may be capped with a thin catalytic metal layer that would be a different conductive or superconductive metal than the bulk of the base SC 526 and which would be better suited to catalyze the decomposition of hBN precursors during the deposition step of the hBN tunnel barrier.
  • a catalytic metal layer (not specifically shown in FIG. 5A and the subsequent FIGS) may have a thickness between 5 and 500 nm, including all values and ranges therein.
  • the number of hBN atomic layers determines the resistance of the resulting Josephson Junction and may be chosen in conjunction with the size of the junction, which may be determined by subsequent lithography processes, in order for the resulting Josephson Junction to meet the requirements of a particular application, which could be different for
  • hBN growth/deposition technique directly determines hBN layer thickness and quality by its growth parameters, such as e.g. pressure, temperature, growth time, precursors, gas flow rates, ratio of gas flow rates, etc., and can be carried out by a variety of known deposition techniques, including CVD and ALD.
  • hBN growth/deposition may include all or some of the following: boron and nitrogen containing precursors, e.g.
  • ammonia borane BH3-NH3
  • borazine BH3(NH)3
  • a catalytic metal e.g. the metal of the base electrode of a Josephson Junction or a different metal provided thereon
  • an inert gas e.g. Ar or N2
  • hydrogen H2 gas
  • H2 gas it may serve to reduce the metal catalyst surface and remove surface oxide (if present), control hBN nucleation rate on the substrate, and mediate the diffusivity of precursors and radicals on the substrate surface.
  • the B and N solubility of a substrate can also be used to tune the hBN layer thickness and quality.
  • the deposition of the top electrode 530 on the previously deposited hBN is preferably carried out with a deposition technique that does not damage the already deposited hBN, e.g. e- beam evaporation, thermal evaporation, molecular beam epitaxy (MBE), or long-throw direct current (DC) sputtering or long-throw ion-beam sputtering.
  • a deposition technique that does not damage the already deposited hBN, e.g. e- beam evaporation, thermal evaporation, molecular beam epitaxy (MBE), or long-throw direct current (DC) sputtering or long-throw ion-beam sputtering.
  • DC direct current
  • a thin, e.g. a few nanometers thick, protective top metal can first be deposited, e.g.
  • the thin e-beam evaporated protective layer e.g. a few nanometers of aluminum or any other suitable superconducting material, would then act as a thin protective layer for the hBN during the deposition of the thicker bulk of the top superconducting metal, which could be the same metal or a different metal from the thin protective metal layer.
  • a thin protective metal layer would take on the superconducting properties, e.g. critical temperature (Tc), superconducting gap, etc.
  • such a thin protective top metal layer may include a non-superconductive metal that, nevertheless, takes on the superconducting properties of the bulk top superconductor selected for the top electrode 530.
  • Providing hBN by, first, growing hBN on a separate substrate followed by a mechanical transfer to the SC 526, may be a suitable alternative process to the direct growth described above in that it may relax the requirements for the growth of the hBN layer(s) as it can now be grown on bulk non-superconducting metal with fewer requirements on growth temperature and other processing parameters as for the direct growth case, where the presence of the base superconducting metal may limit some growth parameters.
  • hBN may be grown on rolled copper (Cu) foils of ⁇ 25-50 micrometers (urn) thickness, which are then subsequently etched away and the hBN layers are mechanically transferred to a target substrate, i.e.to the base electrode of a future Josephson Junction, by known methods.
  • Cu copper
  • urn micrometers
  • An exemplary transfer method may include providing a mechanical support layer, e.g. by depositing (e.g. by spin-coating) a protective polymer layer, e.g. poly(methyl methacrylate) (PMMA), on top of the grown hBN and may include an additional, possibly much sturdier and thicker, mechanical support layer (e.g. transfer tape) on top of the protective polymer layer which is directly in contact with the grown hBN.
  • a protective polymer layer e.g. poly(methyl methacrylate) (PMMA)
  • PMMA poly(methyl methacrylate)
  • transfer tape mechanical support layer
  • the polymer layer with the additional mechanical support layer such as a transfer tape would serve as a protective and mechanical support layer during the transfer of the hBN layer that is typically accomplished by chemical etching of the underlying catalytic metal, e.g.
  • the catalytic metal used to catalyze growth of hBN is Cu
  • Cu can be etched using e.g. ferric chloride (FeCI3), which would release the hBN and the protective and mechanical support layer deposited thereon, thereby allowing these layers to be mechanically transferred to the target substrate, e.g. to the base SC 526, with the hBN layer facing the target substrate.
  • FeCI3 ferric chloride
  • the polymer layer and the additional mechanical support layer on top of the hBN layer is removed, e.g. by mechanically removing additional mechanical support layer, if such a layer was present, and by removing the protective polymer layer by chemically dissolving it using a suitable solvent, or by gently ashing it off.
  • hBN In order to optimize the interface between the base SC 526 and the hBN tunnel barrier 528, growth of hBN could be carried out on a thin film of a catalytic metal, e.g. 500 nm Cu film, for better flatness, control, and reproducibility, and the transfer could be carried out by a wafer-scale dry process that releases the hBN and the mechanical support layer provided thereon (e.g. PMMA and the transfer tape or other mechanical support layer) by a variety of methods, including
  • the released hBN and the mechanical support layer are then brought to the target substrate in a controlled, dry environment utilizing wafer-scale techniques, e.g. industrial wafer bonder, as known in the art.
  • the surface of the base SC 526 could undergo a reduction step prior to the dry transfer step which could be carried out in an inert gas or vacuum environment in order to inhibit the growth of a surface oxide between the base SC 526 and the hBN layer(s) and improve the interface by eliminating or reducing adsorbed water, adventitious carbon, and other adsorbates.
  • a reduction step could include a buffered oxide etch, an HF etch, or reduction by annealing in a forming gas.
  • the stack 535 of various layers provided over the substrate 522 in process 402 would include three of the four layers described above for the trilayer architecture, with the missing layer being the top superconductor layer 530.
  • the method 400 may then proceed with forming an opening 536 in the stack 535 deposited in the process 402 (process 404 of FIG.4, result of which is illustrated with a structure 504 of FIG. 5B).
  • process 404 of FIG.4, result of which is illustrated with a structure 504 of FIG. 5B As shown with the line AA shown on the top view of FIG. 5B, in order to properly illustrate the opening, the side view of FIG. 5B and subsequent figures is shown as a cross-section along a line that goes through the openings 536.
  • the opening 536 could depend on e.g. the sacrificial material later used to fill the opening, dimensions and shape of the top SC wire layer 534 to be deposited later on, dimensions of the Josephson Junction to be formed, and the etching process used to form the opening 536.
  • the opening may be rectangular in shape in the x-y plane, as shown in the top view in FIG. 5B.
  • any other openings 536, arranged in any suitable location and in any suitable shape/geometry may be used, all of which being within the scope of the present disclosure.
  • the opening 536 extends from the surface of the stack (i.e. from the surface of the JJ top SC 530 in case of a trilayer JJ, or from the surface of the tunnel barrier 528 in case of a bilayer JJ) to the bottom of the stack (i.e. to the bottom of the JJ base SC 526), e.g. to the substrate 522 in case the JJ base SC 526 is provided on the substrate 522.
  • the width of the opening 536 could be between 10 and 500 nm, including all values and ranges therein, e.g. between 20 and 200 nm.
  • any kind of etching techniques in combination with patterning may be used to form the opening 536.
  • a patterning technique employing photoresist or other masks defining the dimensions and location of the opening 536 in the stack may be used.
  • An exemplary photoresist patterning technique could include depositing a photoresist over the layer of interest, in this case - over the surface of the stack deposited in the process 402.
  • the photoresist may be a positive or negative resist and may include for example, poly(methyl methacrylate), poly(methyl glutarimide), DNQ/novolac, or SU-8 (an expoxy based negative resist).
  • the photoresist may be chemically amplified containing a photoacid generator and may be based on polymers or co-polymers which contain aromatic rings or alicyclic norbornene derivatives (e.g. for etch resistance), and have protecting groups such as t-butvl.
  • the polymers may include polystyrene or acrylate polymers.
  • the photoresist may be deposited by a casting process such as, for example, spin-coating.
  • the photoresist may then be patterned by optically projecting an image of a desired pattern onto the photoresist using photolithography, such as optical photolithography, immersion photolithography, deep UV lithography, extreme UV lithography, or other techniques.
  • a developer such as tetramethylammonium hydroxide TMAH (with or without surfactant) at a concentration of in the range of 0.1 N to 0.3 N, may be applied to the photoresist, such as by spin-coating, and portions of the photoresist are removed to expose regions of the underlying layer correlating to the desired pattern.
  • baking of the substrate may occur before or after any of the above actions.
  • the substrate may be prebaked to remove surface water.
  • a post application bake may occur, wherein at least a portion of the solvents in the photoresist are driven off.
  • a post-exposure bake may occur to induce chemical reactions, such as de-protecting the photoresist.
  • the resist may be hard baked.
  • the opening 536 is filled with an insulating sacrificial material 532 (process 406 of FIG. 4, result of which is illustrated with a structure 506 of FIG. 5C). Since the sacrificial material 532 will need to later be etched to achieve undercutting of the sacrificial material under the bridge over a Josephson Junction to provide a gap between at least a portion of the Josephson Junction and an interconnect for providing the current to the Josephson Junction, e.g. using isotropic etching, etching properties of potential candidate materials are to be considered when selecting a suitable material to be used as the sacrificial material 532.
  • a suitable material for the sacrificial material 532 may include e.g. possibilities of smooth film formation, low shrinkage and outgassing, and good dielectric properties (such as e.g. low electrical leakage, suitable value of a dielectric constant, and thermal stability).
  • dielectric materials that may be used as the sacrificial material 532 include, but are not limited to, silicon dioxide (S1O2), carbon doped oxide (CDO), silicon nitride, organic polymers such as perfluorocyclobutane, polytetrafluoroethylene or poly(methyl methacrylate) (PMMA), fluorosilicate glass (FSG), and organosilicates such as silsesquioxane, siloxane, or organosilicate glass.
  • S1O2 silicon dioxide
  • CDO carbon doped oxide
  • PMMA poly(methyl methacrylate)
  • FSG fluorosilicate glass
  • organosilicates such as silsesquioxane, siloxane, or organosilicate glass.
  • the sacrificial material 532 may be deposited over the surface of the stack 535 and into the opening 536 using e.g. chemical vapor deposition or/and plasma-enhanced chemical vapor deposition, as typically done in conventional processing.
  • the sacrificial material 532 may include a dielectric material formed over the surface of the stack 535 and in the opening 536 using coating techniques involving cross-linking of liquid precursors into solid dielectric materials.
  • the method 400 may then proceed with performing a planarization of the sacrificial material 532 to the surface of the stack 535 (process 408 of FIG. 4, result of which is illustrated with a structure 508 of FIG. 5D).
  • the sacrificial material 532 is removed in order to expose surfaces 538 of the top layer of the stack 535 which may be covered with the sacrificial material 532 as a result of depositing that material into the openings 536.
  • the sacrificial material 532 is removed to expose the surface 538 of the JJ top SC 530 in case of a trilayer JJ, or to expose the surface 538 of the tunnel barrier 528 in case of a bilayer JJ.
  • planarization may be performed using either wet or dry planarization processes.
  • planarization may be performed using chemical mechanical planarization (CMP), which may be understood as a process that utilizes a polishing surface, an abrasive and a slurry to remove the overburden and planarize the surface.
  • CMP chemical mechanical planarization
  • a layer of a top SC wire material 534 is provided on the surface 538 of the stack 535 with the opening 536 filled with the sacrificial material 532 (process 410 of FIG. 4, result of which is illustrated with a structure 510 of FIG. 5E).
  • the top SC wire material 534 may be the same as the material of the base SC wire material 524 or/and as the material JJ base SC 526.
  • the top SC wire material 534 may be the same as the material of the JJ top SC 530 in case of a trilayer JJ.
  • the surface of the stack 535 may be cleaned or treated prior to applying the top SC wire material 534 to reduce surface contamination and minimize interface traps and/or promote adhesion, for example using a chemical or plasma clean, or applying heat in a controlled environment.
  • an adhesion promoter or adhesion layer may be applied prior to application of the top SC wire material 534.
  • the thickness of the top SC wire material 534 may be between 20 and 500 nm including all values and ranges therein, e.g. between 40 and 200 nm, e.g. 50 nm.
  • the method 400 may then proceed with patterning the layer of the top SC wire material 534 to form a structure that will serve as a top SC wire bridge over the opening 536 and will provide at least one etch window (process 412 of FIG. 4, result of which is illustrated with a structure 512 of FIG. 5F).
  • An example of such structure is shown as a rectangular structure 540 shown in FIG. 5F.
  • the top SC wire bridge structure 540 could have any other shapes/geometries suitable for forming a bridge over the opening and one or more windows over the opening, the window(s) configured to allow removal of the sacrificial material under the bridge, all of which shapes/geometries being within the scope of the present disclosure.
  • portion 542 indicated with a dotted line "bridges" the portion of the stack to the left of the opening 536 and the portion of the stack 535 to the right of the opening, while 544-1 and 544-2 indicates two etch windows.
  • the dimension of the structure 540 in the y-direction is to be such as to allow formation of a Josephson Junction on one side of the opening 536 and formation of what may be considered as bulk superconductor on the other side of the opening.
  • Example shown in FIG. 5F illustrates the portion of the stack 535 on the right side of the opening 536 as the portion where a Josephson Junction is to be formed, while the portion on the left side of the opening will serve as a bulk superconductor of an interconnect to be formed.
  • the structure 540 may be between 100 nm and 10 micrometers (micron) in the y-direction, including all values and ranges therein.
  • the dimension of the structure 540 in the x-direction is also to be such as to allow formation of a Josephson Junction on one side of the opening 536 and formation of what may be considered as bulk superconductor on the other side of the opening.
  • the structure 540 may be between 50 nm and 5 micron in the x-direction, including all values and ranges therein.
  • any kind of conventional patterning techniques may be used to form the bridge structure 540 at the desired location on the surface of the stack 535, over the opening 536, such as e.g. patterning techniques employing photoresist or other masks as described above.
  • the method 400 may then proceed with patterning the stack 535 to form a future Josephson Junction 546 and a future interconnect portion 548, the Josephson Junction and the interconnect portion separated from one another by the opening 536 and electrically connected by the bridge 542 (process 414 of FIG. 4, result of which is illustrated with a structure 514 of FIG. 5G).
  • Patterning of the stack 535 may involve patterning the stack so that the shape of the stack in each x-y plane down to the upper surface 550 of the base SC layer 524 is the same as that of the top wire bridge structure 540 patterned from the top SC wire layer in the process 412, as shown in FIG. 5G.
  • patterning techniques as those used to form the opening 536 through the stack may be used, as described above.
  • FIG. 5G illustrates surfaces 550 of the base SC wire layer 524 being exposed as a result of the patterning of the process 414.
  • the boundaries of the future Josephson Junction 546 and the future interconnect portion 548 are indicated in FIG. 5G with dotted lines.
  • the method 400 may then proceed with patterning the stack 535 to electrically isolate the Josephson Junction 546 from the interconnect portion 548 except for the electrical connection by the bridge 542 (process 416 of FIG. 4, result of which is illustrated with a structure 516 of FIG. 5H).
  • conventional patterning techniques such as e.g. those described above, may be used to remove portions of the base SC wire 524 until the Josephson Junction 546 and the interconnect portion 548 are electrically separated except for the electrical connection by the bridge 542.
  • An example of that shown in FIG. 5H illustrates that the stack 535 may be removed down to the layer underlying the base SC wire layer 524, e.g.
  • a portion of the stack 535 on one side of the opening 536 where a Josephson Junction is to be formed (shown as a portion 552 on the right side of the stack in the example of FIG. 5H) is electrically separated from a portion on the other side of the opening that is to serve as a bulk superconductor of the interconnect 548 (shown as a portion 554 on the left side of the stack in the example of FIG. 5H).
  • the method 400 may end with removing the sacrificial material 532 through the window 544 to provide a gap between at least a portion of the Josephson Junction and the interconnect portion (process 418 of FIG. 4, result of which is illustrated with a structure 518 of FIG. 51).
  • removal of the sacrificial material 532 may be carried out by an etching process, such as e.g. an isotropic etch, where the sacrificial material 532 in the opening 536 under the bridge 542 is also etched even though it is not exposed via the window 544 (i.e. at least a portion of the sacrificial material 532 under the bridge 542 is undercut).
  • Isotropic etching etches in multiple directions (both vertically and horizontally), unlike e.g. dry etching which only etches in a single direction, and, therefore, can be used to achieve undercutting of the sacrificial material 532 under the bridge 542, thereby providing a void or a gap between at least a portion of the Josephson Junction 546 and the interconnect portion 548.
  • the gap 536 may comprise vacuum since fabrication and operation of the quantum systems is typically carried out under vacuum.
  • vacuum is an idealized term in that a perfect vacuum (i.e. zero pressure) can never be achieved in practical situations. Therefore, the term “vacuum” is used to cover non-zero pressures as long as they are sufficiently low to be considered nearly vacuum.
  • the gap 536 could contain air or any other gas or a mixture of gasses.
  • an etchant may be e.g. corrosive liquid, such as e.g. hydrofluoric acid (HF) or a chemically active ionized gas (i.e. plasma).
  • HF hydrofluoric acid
  • plasma chemically active ionized gas
  • portions of the stack 535 down to the surface 550 of the base SC wire 524 are provided both on the right side 552 and on the left side 554 of the opening 536.
  • the opening 536 does not show any of the sacrificial material 532 in the example of FIG. 5J because the sacrificial material 536 has been completely etched out, which may be particularly advantageous because the sacrificial material 536 may be prone to having spurious TLS's which are undesirable for quantum circuits.
  • some of the sacrificial material 526 may remain, as long as the Josephson Junction 546 is still electrically isolated from the interconnect portion 548 as described herein.
  • a width of the gap between the Josephson Junction 546 and the interconnect portion 548 may be equal to that of the opening 536.
  • the edges 558 of the tunnel barrier layer 558 portion (indicated in FIG. 5J with a solid thick line) of the Josephson Junction 546 are aligned with edges 556 of the base electrode layer 556 portion (indicated in FIG. 5J with a dotted thick line) of the Josephson Junction 546, both for the bilayer and trilayer junctions.
  • the edges 558 of the tunnel barrier layer portion are further aligned with edges 560 of the top electrode layer 530 portion of the Josephson Junction 546. Therefore, in case the Josephson Junction is a trilayer Junction, the edges 556 of the base electrode layer 556 portion are also aligned with the edges 560 of the top electrode layer 530 portion.
  • the edges 558 of the tunnel barrier layer and the edges 556 of the base electrode layer are exposed to a gas or a vacuum.
  • the edges 558 of the tunnel barrier layer and the edges 556 of the base electrode layer are not surrounded by any solid dielectric material, which is advantageous in that eliminating such dielectric material around the Josephson Junction 546 reduces potential sources of spurious TLS's, as described above.
  • the edges 560 of the top electrode layer 530 portion are also exposed to a gas or a vacuum, i.e. not surrounded by any solid dielectric material.
  • the interconnect portion 548 together with the top SC wire bridge structure 540 formed in the top SC wire layer 534 form an interconnect for providing electrical interconnection between the top electrode layer of the Josephson Junction (which could be the top electrode layer 530 in case of a trilayer JJ or which could be a portion of the top SC wire layer 534 itself in case of a bilayer JJ) and further components of a quantum circuit, such as e.g. a SQUID loop or a capacitor of a
  • the interconnect portion 548 is substantially perpendicular to the substrate 552, both for the bilayer and the trilayer architectures.
  • the interconnect portion 548 is substantially parallel to a stack of a portion 562 of the base electrode layer 526 and a portion 564 of the tunnel barrier layer 528 of the
  • the interconnect portion 548 includes a portion 568 of the base conductive layer 526 in a single plane with the portion 556 of the base electrode layer of the Josephson Junction 546 and a portion 570 of the dielectric tunnel barrier layer 530 in a single plane with the portion 558 of the tunnel barrier layer of the Josephson Junction 546.
  • the top SC wire bridge structure 540 formed in the top SC wire layer 534 may be considered to be a second portion of the interconnect, which portion is provided in a plane substantially parallel to a plane of the substrate 522, and which portion acts as the top electrode of the Josephson Junction 546.
  • the interconnect portion 548 is substantially parallel to a stack of the portion 562 of the base electrode layer 526, the portion 564 of the tunnel barrier layer 528, and a portion 566 of the top electrode layer 530 of the Josephson Junction 546.
  • the interconnect portion 548 includes the portion 568 of the base conductive layer 526 in a single plane with the portion 562 of the base electrode layer of the Josephson Junction 546, the portion 570 of the dielectric tunnel barrier layer 530 in a single plane with the portion 564 of the tunnel barrier layer of the Josephson Junction 546, and a portion 572 of the top conductive layer 530 in a single plane with the portion 566 of the top electrode layer of the Josephson Junction 546.
  • the top SC wire bridge structure 540 formed in the top SC wire layer 534 may be considered to be a second portion of the interconnect, which portion is provided in a plane substantially parallel to a plane of the substrate 522, and which portion is in electrical contact with the top electrode of the Josephson Junction 546.
  • the interconnect portion 548 also includes a stack of layers formed as a junction of the base electrode layer 526, the tunnel barrier layer 528, and the top electrode layer (which could be the layer 530 for the trilayer architecture or the layer 534 for the bilayer architecture), similar to the layers of the Josephson Junction 546.
  • the dimensions of the interconnect portion 548 are of much larger dimensions than the Josephson Junction 546, e.g.
  • the interconnect portion 548 is essentially infinite for the Josephson effect to take place and, therefore, acts as a superconductor rather than a Josephson Junction. That is why the interconnect portion 548 may serve as an interconnect configured to support provision of current to the Josephson Junction 546.
  • This also defines the size of the top SC wire bridge structure 540 formed in the top SC wire layer 534 and explains the asymmetry in the top SC wire bridge structure 540 having a larger part on the side 554 of the interconnect than on the side 552 of the Josephson Junction.
  • FIG. 6 provides a flow chart of an exemplary method 600 for fabricating an hBN Josephson Junction using Damascene fabrication, according to some embodiments of the present disclosure.
  • the exemplary method 600 is referred to as a "Damascene fabrication" approach to reflect the fact that it involves an additive process for creating features, as opposed to subtractive patterning (e.g. as described with reference to FIG. 4 and FIGS. 5A-5J).
  • the Damascene fabrication approach of the method 600 may improve on some other challenges of existing Josephson Junction fabrication approaches described above.
  • the Damascene fabrication process described herein is manufacturable.
  • employing such a fabrication process allows encapsulating some of the defects in areas that are further from Josephson Junctions compared to Junctions fabricated using the double-angle shadow evaporation approach, thus reducing the amount of spurious TLS's in the vicinity of Josephson Junctions.
  • using the Damascene fabrication process as described herein advantageously extends the arsenal of superconducting materials that may be employed as base and top electrodes of Josephson Junctions to include those besides aluminum.
  • FIGS. 7A-7G provide a schematic illustration of fabricating an hBN Josephson Junction according to the exemplary Damascene fabrication method 600 shown in FIG. 6, according to some embodiments of the present disclosure.
  • a legend provided within a dashed box at the bottom of FIGS. 7A-7G illustrates patterns used to indicate different elements shown in FIGS. 7A-7G, so that the FIGs are not cluttered by many reference numerals.
  • FIGS. 7A-7G correspond to and are described with reference to processes shown in the flow chart of the method 600 of FIG. 6. In particular, FIGS.
  • each structure 7XX corresponds to a respective process box 6XX of the method 600, e.g. a structure 702 illustrates an exemplary result of a fabrication process 602, a structure 704 illustrates an exemplary result of a fabrication process 604, a structure 706 illustrates an exemplary result of a fabrication process 606, and so on.
  • FIGS. 7A-7G provides a cross-sectional view with a cross-section of the structures taken along a y-z plane, similar to the cross-sectional views on the left side of each of FIGS. 5A-5I.
  • FIG. 6 and FIGS. 7A-7G covering the Damascene fabrication have some similarities to FIG. 4 and FIGS. 5A-5J covering the partially subtractive fabrication.
  • some similar reference numerals refer to analogous elements, or discussions provided above with reference to trilayer and bilayer Josepshon Junctions of FIG. 4 and FIGS. 5A-5J are also applicable to the Damascene fabrication shown in FIG. 6 and FIGS. 7A-7G, including that FIGS. 7A-7G illustrate examples of a trilayer Josephson Junction while the method 600 is applicable to both the trilayer and the bilayer architectures.
  • FIG. 6 and FIGS. 7A-7G illustrate examples of a trilayer Josephson Junction while the method 600 is applicable to both the trilayer and the bilayer architectures.
  • the method 600 may begin with providing a patterned base SC wire layer 724 over a substrate 722 (process 602 in FIG. 6, result of which is illustrated with a structure 702 of FIG. 7A).
  • reference numerals 736 indicate different portions/patterns of the patterned base SC layer 724. Some portions of the patterned base SC wire layer 724 may later be used for e.g. resonators. Other portions will form one or more base wireup superconductors for providing electrical connectivity to base electrodes of Josephson Junctions.
  • dielectric 725 is deposited over the patterned base SC wire layer (process 604 in FIG. 6, result of which is illustrated with a structure 704 of FIG. 7B). Since this dielectric surrounds the patterns of the base SC wire layer, it is referred to herein as a "surrounding dielectric" in order to differentiate it from the dielectric material hBN which will form the tunnel barrier of the Josephson Junction fabricated by the method 600.
  • etching properties of potential candidate materials are to be considered when selecting a suitable material to be used as the surrounding dielectric 725. Besides appropriate etching characteristics, some other considerations in selecting a suitable material may include e.g. possibilities of smooth film formation, low shrinkage and outgassing, and good dielectric properties (such as e.g. low electrical leakage, suitable value of a dielectric constant, and thermal stability).
  • dielectric materials that may be used as the surrounding dielectric 725 include, but are not limited to, silicon dioxide (S1O2), carbon doped oxide (CDO), silicon nitride, organic polymers such as perfluorocyclobutane or polytetrafluoroethylene, fluorosilicate glass (FSG), and organosilicates such as silsesquioxane, siloxane, or organosilicate glass.
  • S1O2 silicon dioxide
  • CDO carbon doped oxide
  • silicon nitride organic polymers such as perfluorocyclobutane or polytetrafluoroethylene
  • fluorosilicate glass FSG
  • organosilicates such as silsesquioxane, siloxane, or organosilicate glass.
  • the surrounding dielectric 725 may be provided as an oxide deposited over the patterned base SC wire layer 724 using e.g. chemical vapor deposition, spin-on, or atomic layer deposition techniques as known in the art.
  • the surrounding dielectric 725 may include a dielectric material formed by coating techniques involving cross-linking of liquid precursors into solid dielectric materials.
  • the surrounding dielectric 725 is etched to form at least one first via opening 738, defining a location of the future Josephson Junction (process 606 in FIG. 6, result of which is illustrated with a structure 706 of FIG. 7C).
  • a patterning technique such as e.g.
  • the first via opening is to be formed over one portion of the patterned base SC wire layer 724 (in FIG. 7C - over the middle portion out of the three portions 736 of the patterned base SC wire layer 724 shown), with the via opening extending all the way to and exposing the patterned base SC wire layer 724.
  • a first via opening 738 may be formed that is e.g. about 20 nm in the dimensions in the x-y plane shown in FIGS. 7A-7G and has a depth (i.e.
  • the remaining photoresist may then be removed, e.g. using the ashing process as known in the art.
  • a stack of a JJ base SC and a JJ tunnel barrier material is formed within the first via opening (process 608 in FIG. 6, result of which is illustrated with a structure 708 of FIG. 7D).
  • the stack formed within the first via opening 738 includes three layers: a base electrode layer 726 (indicated in FIG. 6 as a "JJ base SC") for forming the base electrode of the Junction, a top superconductor layer 730 (not indicated in FIG. 6 because FIG. 6 is general enough to also be applicable to bilayer JJs) for forming the top electrode of the Junction, and a tunnel barrier layer 728 (indicated in FIG. 6 as a "hBN tunnel barrier”) provided between the base electrode layer 726 and the top electrode layer 730.
  • Discussions provided above with reference to providing the base electrode layer 526, the hBN tunnel barrier 528, and the top electrode layer 530 are applicable to depositing the base electrode layer 726, the hBN tunnel barrier 728, and the top electrode layer 730 into the first via opening 738.
  • employing atomic level growth to form the base electrode layer 726 and the top electrode layer 730 may be particularly advantageous as it could allow providing controlled layers (e.g. with tightly controlled thicknesses) of specific materials that do not intermix.
  • Another advantage of atomic level growth is that it allows forming Josephson Junctions using refractory or noble metals as base and top electrodes 726 and 730.
  • any suitable superconducting materials that may be grown using atomic level growth such as e.g. Nb, NbN, NbTiN, TiN, MoRe, may be used for base and/or top JJ electrodes 726, 730 of the Damascene fabrication of the method 600.
  • One advantage of having an increased arsenal of superconducting materials to choose from for the base and top electrodes of a Josephson Junction is that it give the possibility to form electrodes of Josephson Junctions from the same material as one or more interconnects providing electrical connections to these electrodes. This was not possible before when the double-angle shadow evaporation method of forming Josephson Junctions was used because only aluminum could be deposited using that method.
  • barrier dielectric in this manner provides an improved control over trap states and thus, may reduce the total amount of spurious TLS's present in a Josephson Junction and improve on the problem of qubits' decoherence.
  • the Damascene fabrication process as described above also provides another measure for improving on the problem of qubits' decoherence: the JJ base SC 726 may be grown very thin, less than 5 nm thick, preferably between 2 and 3 nm thick, providing a fresh in-situ surface for the Josephson Junction and encapsulating any defects between the patterned base SC wire layer 724 and the base electrode superconductor. Thickness of the top electrode JJ top SC 730 may be between e.g. 10 and 300 nm, e.g. between 40 and 100 nm.
  • the stack of various layers provided in the first via opening 738 in process 608 would include two of the three layers described above for the trilayer architecture, with the missing layer being the top superconductor layer 730.
  • the stack of layers provided in the first via opening form a Josephson Junction 740, as labeled in FIG. 7D.
  • the method 600 may then proceed with planarizing/polishing the wafer down to the surface of the surrounding dielectric 725 to provide a flat surface (process 610 in FIG. 6, result of which is illustrated with a structure 710 of FIG. 7E).
  • FIG. 7E illustrates that the structure 710 has a flat surface such that a top surface 742 of the top electrode of the Josephson Junction 740 is aligned with a top surface 744 of the surrounding dielectric 725.
  • polishing may be carried out using any of the known planarization techniques as known in the art, e.g. using either wet or dry planarization processes.
  • planarization is performed using chemical mechanical planarization (CMP), which may be understood as a process that utilizes a polishing surface, an abrasive and a slurry to remove the overburden and planarize the surface of the top electrode of the Josephson Junction 740 and the surrounding dielectric 725.
  • CMP chemical mechanical planarization
  • Processes 612 and 614 of the method 600 results of which are illustrated with structures 712 and 714 of FIGS. 7F and 7G, illustrate optional formation of an interconnect configured to provide electrical interconnection between the top electrode of the Josephson Junction 740 and a further component of the quantum circuit.
  • FIG. 7F illustrates that, in the process 612, a via opening 746 may be formed for providing an electrical connection to a certain quantum circuit component, such as e.g. a SQUID loop or a capacitor in case the qubit is a transmon.
  • the via opening 746 may be formed using patterning and etching techniques similar to those described above for the formation of the via opening 738.
  • a top SC wire layer 734 may then be deposited and patterned to the desired shape and form, in the process 614, as shown in FIG. 7G. To that end, deposition and patterning techniques similar to those described above may be used.
  • the top wire layer 734 may be formed from any of the superconducting materials described above.
  • Such a top wire layer 734 forms one of the interconnects of the quantum circuit by providing electrical interconnection between the top electrode and a further component of the quantum circuit. Discussions provided above with reference to the top SC wire material 534 are applicable to depositing the top SC wire material 734.
  • FIGS. 5A-5J and FIGS. 7A-7G show features drawn with precise right angles and straight lines, this is not necessarily how features would look in real life.
  • FIGS. 8A and 8B provide schematic illustrations of cross-sectional structures 800A and 800B comprising, respectively, a Josephson Junction 546 fabricated using the partially subtractive fabrication method described with reference to FIG. 4 and FIGS. 5A-5J and a Josephson Junction 740 fabricated using the Damascene fabrication method described with reference to FIG. 6 and FIGS. 7A- 7G, according to some embodiments of the present disclosure.
  • FIGS. 8A and 8B are drawn to reflect example real world process limitations, in that the features are not drawn with precise right angles and straight lines.
  • FIG. 8A represents a cross-section view similar to that shown in FIG. 5J
  • FIG. 8B represents a cross-section view similar to that shown in FIG.
  • FIG. 8A uses the same reference numerals as those labeled in FIG. 5J to illustrate element analogous to those shown in FIG. 5J and FIG. 8B uses the same reference numerals as those labeled in FIG. 7E to illustrate element analogous to those shown in FIG. 7E.
  • the hBN tunnel barriers of any of the Josephson Junctions described herein can be detected by cross-sectional TEM (as e.g. shown with FIGS. 8A and 8B), possibly in conjunction with Raman spectroscopy.
  • a TEM can be used to determine the number of hBN layers in the tunnel barrier of a Josephson Junction by simply counting the atomic layers between the base and top JJ electrodes, where the different atomic layers of hBN will be clearly distinguishable from the surrounding metal electrodes of the Josephson Junction.
  • Raman spectroscopy can be used to unambiguously determine the presence of hBN, as opposed to some other 2D material. As is well known, Raman spectroscopy refers to
  • hBN Josephson Junctions have been described with reference to conducting or superconducting materials to form base and top electrodes, in other embodiments, hBN Josephson Junctions as described herein may include base and/or top electrodes which include refractory and/or from noble metals, both in their single element form as well as their nitrodes or carbides. Examples of such materials include TiN, NbTiN, ruthenium (Ru), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), iridium (Ir), platinum (Pt), and gold (Au).
  • refractory metal refers to metals that exhibit resistance to changing under high temperatures
  • non metal refers to metals that do not easily oxidize or corrode.
  • Josephson Junctions as described herein could be a part of a superconducting qubit, e.g. a part of a charge qubit, in particular a part of a transmon, or a part of a flux qubit.
  • hBN Josephson Junction 546 may be used in quantum circuits implementing qubits other than superconducting qubits as well as in non-quantum circuit components such as e.g. RSFQ log, low voltage RSFQ, and RQL.
  • FIGS. 9A-9B are top views of a wafer 1100 and dies 1102 that may be formed from the wafer 1100, according to some embodiments of the present disclosure.
  • the dies 1102 may include any of the quantum circuits/devices disclosed herein, e.g., the quantum circuit 100, and may include any of the hBN Josephson Junctions described herein, or any combinations of these Junctions.
  • the wafer 1100 may include semiconductor material and may include one or more dies 1102 having conventional and quantum circuit device elements formed on a surface of the wafer 1100.
  • Each of the dies 1102 may be a repeating unit of a semiconductor product that includes any suitable conventional and/or quantum circuit qubit device.
  • the wafer 1100 may undergo a singulation process in which each of the dies 1102 is separated from one another to provide discrete "chips" of the semiconductor product.
  • a die 1102 may include one or more quantum circuits 100 and/or supporting circuitry to route electrical signals to the quantum circuits 100 (e.g., interconnects connected to the conductive contacts of the quantum circuits described herein, and other conductive vias and lines), as well as any other IC components.
  • the wafer 1100 or the die 1102 may include a memory device (e.g., a static random access memory (SRAM) device), a logic device (e.g., AND, OR, NAND, or NOR gate), or any other suitable circuit element.
  • SRAM static random access memory
  • logic device e.g., AND, OR, NAND, or NOR gate
  • a memory array formed by multiple memory devices may be formed on a same die 1102 as a processing device (e.g., the processing device 2002 of FIG. 11) or other logic that is configured to store information in the memory devices or execute instructions stored in the memory array.
  • a processing device e.g., the processing device 2002 of FIG. 11
  • other logic that is configured to store information in the memory devices or execute instructions stored in the memory array.
  • FIG. 10 is a cross-sectional side view of a device assembly 1300 that may include any of the embodiments of the quantum circuits employing hBN Josephson Junctions disclosed herein.
  • the device assembly 1300 includes a number of components disposed on a circuit board 1302.
  • the device assembly 1300 may include components disposed on a first face 1340 of the circuit board 1302 and an opposing second face 1342 of the circuit board 1302; generally, components may be disposed on one or both faces 1340 and 1342.
  • the circuit board 1302 may be a printed circuit board (PCB) including multiple metal layers separated from one another by layers of dielectric material and interconnected by electrically conductive vias. Any one or more of the metal layers may be formed in a desired circuit pattern to route electrical signals (optionally in conjunction with other metal layers) between the components coupled to the circuit board 1302.
  • the circuit board 1302 may be a package substrate or flexible board.
  • the IC device assembly 1300 illustrated in FIG. 10 includes a package-on-interposer structure 1336 coupled to the first face 1340 of the circuit board 1302 by coupling components 1316.
  • the coupling components 1316 may electrically and mechanically couple the package-on-interposer structure 1336 to the circuit board 1302, and may include solder balls (as shown in FIG. 10), male and female portions of a socket, an adhesive, an underfill material, and/or any other suitable electrical and/or mechanical coupling structure.
  • the package-on-interposer structure 1336 may include a package 1320 coupled to an interposer 1304 by coupling components 1318.
  • the coupling components 1318 may take any suitable form for the application, such as the forms discussed above with reference to the coupling components 1316. Although a single package 1320 is shown in FIG. 10, multiple packages may be coupled to the interposer 1304; indeed, additional interposers may be coupled to the interposer 1304.
  • the interposer 1304 may provide an intervening substrate used to bridge the circuit board 1302 and the package 1320.
  • the package 1320 may be a quantum circuit device package as described herein, e.g.
  • the interposer 1304 may spread a connection to a wider pitch or reroute a connection to a different connection.
  • the interposer 1304 may couple the package 1320 (e.g., a die) to a ball grid array (BGA) of the coupling components 1316 for coupling to the circuit board 1302.
  • BGA ball grid array
  • the package 1320 and the circuit board 1302 are attached to opposing sides of the interposer 1304; in other embodiments, the package 1320 and the circuit board 1302 may be attached to a same side of the interposer 1304.
  • three or more components may be interconnected by way of the interposer 1304.
  • the interposer 1304 may be formed of an epoxy resin, a fiberglass-reinforced epoxy resin, a ceramic material, or a polymer material such as polyimide. In some embodiments, the interposer 1304 may be formed of alternate rigid or flexible materials that may include the same materials described above for use in a semiconductor substrate, such as silicon, germanium, and other group lll-V and group IV materials.
  • the interposer 1304 may include metal interconnects 1308 and vias 1310, including but not limited to through-silicon vias (TSVs) 1306.
  • TSVs through-silicon vias
  • the interposer 1304 may further include embedded devices 1314, including both passive and active devices.
  • Such devices may include, but are not limited to, capacitors, decoupling capacitors, resistors, inductors, fuses, diodes, transformers, sensors, electrostatic discharge (ESD) devices, and memory devices. More complex devices such as radio-frequency (RF) devices, power amplifiers, power management devices, antennas, arrays, sensors, and microelectromechanical systems (MEMS) devices may also be formed on the interposer 1304.
  • RF radio-frequency
  • MEMS microelectromechanical systems
  • the package-on-interposer structure 1336 may take the form of any of the package-on-interposer structures known in the art.
  • the device assembly 1300 may include a package 1324 coupled to the first face 1340 of the circuit board 1302 by coupling components 1322.
  • the coupling components 1322 may take the form of any of the embodiments discussed above with reference to the coupling components 1316
  • the package 1324 may take the form of any of the embodiments discussed above with reference to the package 1320.
  • the package 1324 may be a package including one or more quantum circuits with qubits as described herein or may be a conventional IC package, for example. In some embodiments, the package 1324 may take the form of any of the embodiments of the quantum circuit 100 with any of the hBN Josephson Junctions described herein.
  • the device assembly 1300 illustrated in FIG. 10 includes a package-on-package structure 1334 coupled to the second face 1342 of the circuit board 1302 by coupling components 1328.
  • the package-on-package structure 1334 may include a package 1326 and a package 1332 coupled together by coupling components 1330 such that the package 1326 is disposed between the circuit board 1302 and the package 1332.
  • the coupling components 1328 and 1330 may take the form of any of the embodiments of the coupling components 1316 discussed above, and the packages 1326 and 1332 may take the form of any of the embodiments of the package 1320 discussed above.
  • Each of the packages 1326 and 1332 may be a qubit device package as described herein or may be a conventional IC package, for example.
  • one or both of the packages 1326 and 1332 may take the form of any of the embodiments of the quantum circuit 100 with any of the hBN Josephson Junctions described herein, or a combination thereof.
  • FIG. 11 is a block diagram of an example quantum computing device 2000 that may include any of the quantum circuits with hBN Josephson Junctions disclosed herein.
  • a number of components are illustrated in FIG. 11 as included in the quantum computing device 2000, but any one or more of these components may be omitted or duplicated, as suitable for the application.
  • some or all of the components included in the quantum computing device 2000 may be attached to one or more printed circuit boards (e.g., a motherboard), and may be included in, or include, any of the quantum circuits with hBN Josephson Junctions described herein.
  • various ones of these components may be fabricated onto a single system-on-a-chip (SoC) die.
  • SoC system-on-a-chip
  • the quantum computing device 2000 may not include one or more of the components illustrated in FIG. 11, but the quantum computing device 2000 may include interface circuitry for coupling to the one or more components.
  • the quantum computing device 2000 may not include a display device 2006, but may include display device interface circuitry (e.g., a connector and driver circuitry) to which a display device 2006 may be coupled.
  • the quantum computing device 2000 may not include an audio input device 2024 or an audio output device 2008, but may include audio input or output device interface circuitry (e.g., connectors and supporting circuitry) to which an audio input device 2024 or audio output device 2008 may be coupled.
  • the quantum computing device 2000 may include a processing device 2002 (e.g., one or more processing devices).
  • processing device e.g., one or more processing devices.
  • the term "processing device” or “processor” may refer to any device or portion of a device that processes electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory.
  • the processing device 2002 may include a quantum processing device 2026 (e.g., one or more quantum processing devices), and a non-quantum processing device 2028 (e.g., one or more non-quantum processing devices).
  • the quantum processing device 2026 may include one or more of the quantum circuits 100 with hBN Josephson Junctions disclosed herein, and may perform data processing by performing operations on the qubits that may be generated in the quantum circuits 100, and monitoring the result of those operations. For example, as discussed above, different qubits may be allowed to interact, the quantum states of different qubits may be set or transformed, and the quantum states of different qubits may be read.
  • the quantum processing device 2026 may be a universal quantum processor, or specialized quantum processor configured to run one or more particular quantum algorithms. In some embodiments, the quantum processing device 2026 may execute algorithms that are particularly suitable for quantum computers, such as cryptographic algorithms that utilize prime factorization, encryption/decryption, algorithms to optimize chemical reactions, algorithms to model protein folding, etc.
  • the quantum processing device 2026 may also include support circuitry to support the processing capability of the quantum processing device 2026, such as input/output channels, multiplexers, signal mixers, quantum amplifiers, and analog-to- digital converters.
  • the processing device 2002 may include a non-quantum processing device 2028.
  • the non-quantum processing device 2028 may provide peripheral logic to support the operation of the quantum processing device 2026.
  • the non-quantum processing device 2028 may control the performance of a read operation, control the performance of a write operation, control the clearing of quantum bits, etc.
  • the non-quantum processing device 2028 may also perform conventional computing functions to supplement the computing functions provided by the quantum processing device 2026.
  • the non-quantum processing device 2028 may interface with one or more of the other components of the quantum computing device 2000 (e.g., the communication chip 2012 discussed below, the display device 2006 discussed below, etc.) in a conventional manner, and may serve as an interface between the quantum processing device 2026 and conventional components.
  • the non-quantum processing device 2028 may include one or more digital signal processors (DSPs), application-specific integrated circuits (ASICs), central processing units (CPUs), graphics processing units (GPUs), cryptoprocessors (specialized processors that execute cryptographic algorithms within hardware), server processors, or any other suitable processing devices.
  • DSPs digital signal processors
  • ASICs application-specific integrated circuits
  • CPUs central processing units
  • GPUs graphics processing units
  • cryptoprocessors specialized processors that execute cryptographic algorithms within hardware
  • server processors or any other suitable processing devices.
  • the quantum computing device 2000 may include a memory 2004, which may itself include one or more memory devices such as volatile memory (e.g., dynamic random access memory (DRAM)), nonvolatile memory (e.g., read-only memory (ROM)), flash memory, solid state memory, and/or a hard drive.
  • volatile memory e.g., dynamic random access memory (DRAM)
  • nonvolatile memory e.g., read-only memory (ROM)
  • flash memory solid state memory
  • solid state memory solid state memory
  • hard drive solid state memory
  • the states of qubits in the quantum processing device 2026 may be read and stored in the memory 2004.
  • the memory 2004 may include memory that shares a die with the non-quantum processing device 2028. This memory may be used as cache memory and may include embedded dynamic random access memory (eDRAM) or spin transfer torque magnetic random-access memory (STT-MRAM).
  • eDRAM embedded dynamic random access memory
  • STT-MRAM spin transfer torque magnetic random-access memory
  • the quantum computing device 2000 may include a cooling apparatus 2030.
  • the cooling apparatus 2030 may maintain the quantum processing device 2026, in particular the quantum circuits 100 as described herein, at a predetermined low temperature during operation to avoid qubit decoherence and to reduce the effects of scattering in the quantum processing device 2026.
  • This predetermined low temperature may vary depending on the setting; in some embodiments, the temperature may be 5 degrees Kelvin or less.
  • the non-quantum processing device 2028 (and various other components of the quantum computing device 2000) may not be cooled by the cooling apparatus 2030, and may instead operate at room temperature.
  • the cooling apparatus 2030 may be, for example, a dilution refrigerator, a helium-3 refrigerator, or a liquid helium refrigerator.
  • the quantum computing device 2000 may include a communication chip 2012 (e.g., one or more communication chips).
  • the communication chip 2012 may be configured for managing wireless communications for the transfer of data to and from the quantum computing device 2000.
  • wireless and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels, etc., that may communicate data through the use of modulated electromagnetic radiation through a nonsolid medium. The term does not imply that the associated devices do not contain any wires, although in some embodiments they might not.
  • the communication chip 2012 may implement any of a number of wireless standards or protocols, including but not limited to Institute for Electrical and Electronic Engineers (IEEE) standards including Wi-Fi (IEEE 802.11 family), IEEE 802.16 standards (e.g., IEEE 802.16-2005 Amendment), Long-Term Evolution (LTE) project along with any amendments, updates, and/or revisions (e.g., advanced LTE project, ultramobile broadband (UMB) project (also referred to as "3GPP2”), etc.).
  • IEEE 802.16 compatible Broadband Wireless Access (BWA) networks are generally referred to as WiMAX networks, an acronym that stands for Worldwide Interoperability for
  • Microwave Access which is a certification mark for products that pass conformity
  • the communication chip 2012 may operate in accordance with a Global System for Mobile Communication (GSM), General Packet Radio Service (GPRS), Universal Mobile Telecommunications System (UMTS), High Speed Packet Access (HSPA), Evolved HSPA (E-HSPA), or LTE network.
  • GSM Global System for Mobile Communication
  • GPRS General Packet Radio Service
  • UMTS Universal Mobile Telecommunications System
  • HSPA High Speed Packet Access
  • E-HSPA Evolved HSPA
  • LTE LTE network.
  • the communication chip 2012 may operate in accordance with Enhanced Data for GSM Evolution (EDGE), GSM EDGE Radio Access Network (GERAN), Universal Terrestrial Radio Access Network (UTRAN), or Evolved UTRAN (E-UTRAN).
  • EDGE Enhanced Data for GSM Evolution
  • GERAN GSM EDGE Radio Access Network
  • UTRAN Universal Terrestrial Radio Access Network
  • E-UTRAN Evolved UTRAN
  • the communication chip 2012 may operate in accordance with Code Division Multiple Access (CDMA), Time Division Multiple Access (TDMA), Digital Enhanced Cordless Telecommunications (DECT), Evolution-Data Optimized (EV-DO), and derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond.
  • CDMA Code Division Multiple Access
  • TDMA Time Division Multiple Access
  • DECT Digital Enhanced Cordless Telecommunications
  • EV-DO Evolution-Data Optimized
  • the communication chip 2012 may operate in accordance with other wireless protocols in other embodiments.
  • the quantum computing device 2000 may include an antenna 2022 to facilitate wireless communications and/or to receive other wireless
  • the communication chip 2012 may manage wired communications, such as electrical, optical, or any other suitable communication protocols (e.g., the Ethernet).
  • the communication chip 2012 may include multiple communication chips. For instance, a first communication chip 2012 may be dedicated to shorter-range wireless
  • a second communication chip 2012 may be dedicated to longer-range wireless communications such as GPS, EDGE, GPRS, CDMA, WiMAX, LTE, EV-DO, or others.
  • a first communication chip 2012 may be dedicated to wireless communications, and a second communication chip 2012 may be dedicated to wired communications.
  • the quantum computing device 2000 may include battery/power circuitry 2014.
  • the battery/power circuitry 2014 may include one or more energy storage devices (e.g., batteries or capacitors) and/or circuitry for coupling components of the quantum computing device 2000 to an energy source separate from the quantum computing device 2000 (e.g., AC line power).
  • the quantum computing device 2000 may include a display device 2006 (or corresponding interface circuitry, as discussed above).
  • the display device 2006 may include any visual indicators, such as a heads-up display, a computer monitor, a projector, a touchscreen display, a liquid crystal display (LCD), a light-emitting diode display, or a flat panel display, for example.
  • LCD liquid crystal display
  • the quantum computing device 2000 may include an audio output device 2008 (or corresponding interface circuitry, as discussed above).
  • the audio output device 2008 may include any device that generates an audible indicator, such as speakers, headsets, or earbuds, for example.
  • the quantum computing device 2000 may include an audio input device 2024 (or corresponding interface circuitry, as discussed above).
  • the audio input device 2024 may include any device that generates a signal representative of a sound, such as microphones, microphone arrays, or digital instruments (e.g., instruments having a musical instrument digital interface (MIDI) output).
  • MIDI musical instrument digital interface
  • the quantum computing device 2000 may include a global positioning system (GPS) device 2018 (or corresponding interface circuitry, as discussed above).
  • GPS global positioning system
  • the GPS device 2018 may be in communication with a satellite-based system and may receive a location of the quantum computing device 2000, as known in the art.
  • the quantum computing device 2000 may include an other output device 2010 (or corresponding interface circuitry, as discussed above).
  • Examples of the other output device 2010 may include an audio codec, a video codec, a printer, a wired or wireless transmitter for providing information to other devices, or an additional storage device.
  • the quantum computing device 2000 may include an other input device 2020 (or corresponding interface circuitry, as discussed above).
  • Examples of the other input device 2020 may include an accelerometer, a gyroscope, a compass, an image capture device, a keyboard, a cursor control device such as a mouse, a stylus, a touchpad, a bar code reader, a Quick Response (QR) code reader, any sensor, or a radio frequency identification (RFID) reader.
  • RFID radio frequency identification
  • the quantum computing device 2000 may have any appropriate form factor, such as a hand-held or mobile computing device (e.g., a cell phone, a smart phone, a mobile internet device, a music player, a tablet computer, a laptop computer, a netbook computer, an ultrabook computer, a personal digital assistant (PDA), an ultramobile personal computer, etc.), a desktop computing device, a server or other networked computing component, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a vehicle control unit, a digital camera, a digital video recorder, or a wearable computing device.
  • a hand-held or mobile computing device e.g., a cell phone, a smart phone, a mobile internet device, a music player, a tablet computer, a laptop computer, a netbook computer, an ultrabook computer, a personal digital assistant (PDA), an ultramobile personal computer, etc.
  • PDA personal digital assistant
  • Example 1 provides a qubit device, including a substrate and a plurality of qubits, e.g.
  • Each qubit includes at least one Josephson Junction including a base electrode layer, a top electrode layer, and a tunnel barrier layer provided between the base electrode layer and the top electrode layer, where the tunnel barrier layer includes a hexagonal boron nitride (hBN).
  • hBN hexagonal boron nitride
  • Example 2 provides the qubit device according to Example 1, where a thickness of the hBN is between 0.2 and 5 nanometers.
  • Example 3 provides the qubit device according to Examples 1 or 2, where the at least one Josephson Junction does not include graphene.
  • Example 4 provides the qubit device according to any one of the preceding Examples, where the each qubit includes two Josephson Junctions included within a superconducting quantum interference device (SQUID) loop.
  • SQUID superconducting quantum interference device
  • Example 5 provides the qubit device according to Example 4, further including a flux bias line associated with the SQUID loop.
  • Example 6 provides the qubit device according to any one of the preceding Examples, where each of the base electrode layer and the top electrode layer includes one or more superconductive materials.
  • Example 7 provides the qubit device according to Example 6, where the one or more superconductive materials include one or more of aluminum (Al), niobium (Nb), niobium nitride (NbN), titanium nitride (TiN), or niobium titanium nitride (NbTiN).
  • Al aluminum
  • Nb niobium
  • NbN niobium nitride
  • TiN titanium nitride
  • NbTiN niobium titanium nitride
  • Example 8 provides the qubit device according to any of Examples 1-5, where each of the base electrode layer and the top electrode layer includes one or more refractory and/or noble metals.
  • Example 9 provides the qubit device according to Example 8, where the one or more refractory and/or noble metals include one or more of ruthenium (Ru), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), iridium (Ir), platinum (Pt), gold (Au), copper (Cu), titanium (Ti), Zirconium (Zr), Hafnium (Hf), vanadium (V), niobium (Nb), tantalum (Ta), Chromium (Cr), Molybdenum (Mo), tungsten (W), or/and nitrides and/or carbides of the refractory and/or noble metals.
  • Example 10 provides the qubit device according to any of Examples 1-9, where the plurality of qubits include transmon qubits.
  • Example 11 provides the qubit device according to any of Examples 1-9, where the plurality of qubits include charge qubits.
  • Example 12 provides the qubit device according to any of Examples 1-9, where the plurality of qubits include flux qubits.
  • Example 13 provides the qubit device according to any one of the preceding Examples, where the base electrode layer has a thickness less than 10 nanometers.
  • Example 14 provides the qubit device according to any one of the preceding Examples, where the base electrode layer has a thickness less than 5 nanometers.
  • Example 15 provides the qubit device according to Examples 13 or 14, where the Josephson Junction is in an opening provided over the substrate and the opening is surrounded by a dielectric.
  • Example 16 provides the qubit device according to Example 15, where an upper surface of the dielectric is aligned with an upper surface of the top electrode layer.
  • Example 17 provides the qubit device according to Example 15, where the opening is substantially perpendicular to the substrate.
  • Example 18 provides the qubit device according to any one of Examples 13-17, where the base electrode layer is provided on a patterned superconductor layer provided over the substrate, and where dimensions of the base electrode layer in a plane of the base electrode layer and the patterned superconductor layer are smaller than dimensions of the patterned superconductor layer.
  • Example 19 provides a method of manufacturing a qubit device.
  • the method includes providing a base electrode layer on a substrate; providing a tunnel barrier layer over the base electrode layer, where the tunnel barrier layer includes a hexagonal boron nitride (hBN); providing a top electrode layer over the tunnel barrier layer; and providing a plurality of qubits on the substrate.
  • hBN hexagonal boron nitride
  • Example 20 provides the method according to Example 19, where providing the tunnel barrier layer includes directly growing the hBN on the base electrode layer.
  • Example 21 provides the method according to Example 19, where said substrate is a first substrate and where providing the tunnel barrier layer includes growing the hBN on a second substrate and transferring the hBN from the second substrate to the base electrode layer on the first substrate.
  • Example 22 provides a quantum circuit component including a substrate and a Josephson Junction on the substrate.
  • the Josephson Junction includes a base electrode layer, a top electrode layer, and a tunnel barrier layer between the base electrode layer and the top electrode layer. Edges of the tunnel barrier layer are aligned with edges of the base electrode layer and the tunnel barrier layer includes a hexagonal boron nitride (hBN).
  • hBN hexagonal boron nitride
  • Example 23 provides the quantum circuit component according to Example 22, where the edges of the tunnel barrier layer and the edges of the base electrode layer are exposed to a gas or a vacuum.
  • Example 24 provides the quantum circuit component according to Example 22, further including an interconnect configured to provide electrical interconnection between the top electrode layer and a further component of the quantum circuit.
  • Example 25 provides the quantum circuit component according to Example 24, where the further component of the quantum circuit includes a superconducting quantum interference device (SQUID).
  • SQUID superconducting quantum interference device
  • Example 26 provides the quantum circuit component according to Example 24, where the further component of the quantum circuit includes a capacitor of a qubit.
  • Example 27 provides the quantum circuit component according to any one of Examples 24- 26, where the interconnect includes a first portion substantially perpendicular to the substrate and separated from the Josephson Junction by a gap.
  • Example 28 provides the quantum circuit component according to Example 27, where a width (d) of the gap is between 10 and 500 nanometers.
  • Example 29 provides the quantum circuit component according to Example 27, where the first portion is substantially parallel to a stack of the base electrode layer and the tunnel barrier layer of the Josephson Junction.
  • Example 30 provides the quantum circuit component according to Example 27, where the first portion includes a base conductive layer in a single plane with the base electrode layer of the Josephson Junction and a dielectric layer in a single plane with the tunnel barrier layer of the Josephson Junction.
  • Example 31 provides the quantum circuit component according to any one of Examples 24- 26, where the interconnect includes a second portion in a plane substantially parallel to a plane of the substrate, and where the second portion includes the top electrode of the Josephson Junction.
  • Example 32 provides the quantum circuit component according to any one of Examples 22- 31, where each of the base electrode layer and the top electrode layer includes one or more superconductive materials.
  • Example 33 provides the quantum circuit component according to Example 32, where the one or more superconductive materials include one or more of aluminum (Al), niobium (Nb), niobium nitride (NbN), titanium nitride (TIN), or niobium titanium nitride (NbTiN).
  • the one or more superconductive materials include one or more of aluminum (Al), niobium (Nb), niobium nitride (NbN), titanium nitride (TIN), or niobium titanium nitride (NbTiN).
  • Example 34 provides the quantum circuit component according to any of Examples 22-31, where each of the base electrode layer and the top electrode layer includes one or more refractory and/or noble metals.
  • Example 35 provides the quantum circuit component according to Example 24, where the one or more refractory and/or noble metals include one or more of ruthenium (Ru), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), iridium (Ir), platinum (Pt), gold (Au), copper (Cu), titanium (Ti), Zirconium (Zr), Hafnium (Hf), vanadium (V), niobium (Nb), tantalum (Ta), Chromium (Cr), Molybdenum (Mo), tungsten (W), or/and nitrides and/or carbides of the refractory and/or noble metals.
  • the one or more refractory and/or noble metals include one or more of ruthenium (Ru), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), iridium (Ir), platinum (Pt), gold (
  • Example 36 provides a method for fabricating at least a Josephson Junction of a quantum circuit component.
  • the method includes providing, over a substrate, a stack of a base wire layer, a junction base layer, and a junction tunnel barrier layer, where the junction tunnel barrier layer includes a hexagonal boron nitride (hBN); providing an opening through the stack; filling the opening with a sacrificial material; providing a top wire layer over the stack and the sacrificial material in the opening; patterning the top wire layer to form a bridge over the opening and a window over the opening, the window configured to allow removal of the sacrificial material under the bridge;
  • hBN hexagonal boron nitride
  • Example 37 provides the method according to Example 36, where filling the opening with the sacrificial material includes depositing a layer of the sacrificial material over the stack with the opening and polishing the layer of the sacrificial material until an upper surface of the sacrificial material in the opening is aligned with an upper surface of the stack.
  • Example 38 provides the method according to Example 36, where patterning the stack to form the Josephson Junction includes patterning the junction base layer to form a base electrode layer of the Josephson Junction and patterning the junction tunnel barrier layer to form a tunnel barrier layer of the Josephson Junction.
  • Example 39 provides the method according to any one of Examples 36-38, where the stack further includes a junction top layer, and where patterning the stack to form the Josephson Junction includes patterning the junction top layer to form a top electrode layer of the Josephson Junction.
  • Example 40 provides the method according to any one of Examples 36-39, where removing the sacrificial material includes performing an isotropic etch of the sacrificial material.
  • Example 41 provides the method according to any one of Examples 36-40, where a width of the gap is between 10 and 500 nanometers.
  • Example 42 provides a method for fabricating at least a Josephson Junction of a qubit, the method including providing a patterned superconductor layer over a substrate; providing a layer of surrounding dielectric over the patterned superconductor layer; providing a via opening in the layer of surrounding dielectric over a first portion of the patterned superconductor layer; depositing a first layer of superconductor in the via opening to form a base electrode of the Josephson Junction; providing a layer of barrier dielectric in the via opening, on the first layer of superconductor in the via opening, to form a tunnel barrier layer of the Josephson Junction, where the layer of barrier dielectric includes a hexagonal boron nitride (hBN); and depositing a second layer of superconductor in the via opening, on the layer of barrier dielectric in the via opening, to form a top electrode of the Josephson Junction.
  • hBN hexagonal boron nitride
  • Example 43 provides the method according to Example 42, where a thickness of the first layer of superconductor is less than 5 nm.
  • Example 44 provides the method according to Example 42, further including polishing the second layer of superconductor until an upper surface of the second layer of superconductor is aligned with an upper surface of the layer of surrounding dielectric.
  • Example 45 provides the method according to any one of Examples 42-44, further including providing a further via opening in the layer of surrounding dielectric over a second portion of the patterned superconductor layer, the second portion being electrically disconnected from the first portion; and depositing a wireup superconductor in the further via opening and over the second layer of superconductor in the via opening.
  • Example 46 provides the method according to Example 45, patterning the wireup superconductor to form an interconnect configured to provide electrical interconnection between the top electrode and the second portion of the patterned superconductor layer.
  • Example 47 provides the method according to Example 45, where the further via opening is provided after the top electrode of the Josephson Junction is formed.
  • Example 48 provides the method according to any one of Examples 42-47, where depositing the first layer of superconductor and/or the first layer of superconductor includes deposition by atomic level growth.
  • Example 49 provides a quantum computing device, including a quantum processing device, where the quantum processing device includes the qubit device according to any one of Examples 1- 18 or the quantum circuit component according to any one of Examples 22-35; a non-quantum processing device coupled to the quantum processing device; and a memory device to store data generated by the plurality of qubits during operation of the quantum processing device.
  • Example 50 provides the quantum computing device according to Example 49, further including a cooling apparatus configured to maintain a temperature of the quantum processing device below 5 degrees Kelvin.
  • Example 51 provides the quantum computing device according to Examples 49 or 50, where the memory device is to store instructions for a quantum computing algorithm to be executed by the quantum processing device.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Superconductor Devices And Manufacturing Methods Thereof (AREA)

Abstract

La présente invention concerne des dispositifs à bits quantiques, ayant une ou plusieurs jonctions Josephson qui incluent du nitrure de bore hexagonal (hBN) en tant que couche barrière de tunnel disposé entre une couche d'électrode inférieure et une couche d'électrode supérieure de chaque jonction Josephson, ainsi que des procédés de fabrication de tels dispositifs. Étant donné que le hBN est un matériau bidimensionnel (2D), l'épaisseur de barrière de tunnel peut être contrôlée de manière précise et fiable, ce qui a pour résultat moins de variations entre différentes jonctions Josephson. En raison de la nature 2D du hBN, toutes les liaisons peuvent être dirigées dans le plan de la couche barrière de tunnel et aucune liaison pendante ne peut être laissée pour interagir avec les électrodes inférieures et supérieures voisines et les dégrader. Par ailleurs, le hBN peut servir de pâte de diffusion et est un matériau non réactif, ce qui permet d'augmenter la stabilité de la jonction à un traitement thermique qui dégraderait par ailleurs une jonction typique.
PCT/US2017/020581 2017-03-03 2017-03-03 Dispositif à bits quantiques supraconducteurs avec jonctions josephson de nitrure de bore hexagonal WO2018160187A1 (fr)

Priority Applications (1)

Application Number Priority Date Filing Date Title
PCT/US2017/020581 WO2018160187A1 (fr) 2017-03-03 2017-03-03 Dispositif à bits quantiques supraconducteurs avec jonctions josephson de nitrure de bore hexagonal

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US2017/020581 WO2018160187A1 (fr) 2017-03-03 2017-03-03 Dispositif à bits quantiques supraconducteurs avec jonctions josephson de nitrure de bore hexagonal

Publications (1)

Publication Number Publication Date
WO2018160187A1 true WO2018160187A1 (fr) 2018-09-07

Family

ID=63371242

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2017/020581 WO2018160187A1 (fr) 2017-03-03 2017-03-03 Dispositif à bits quantiques supraconducteurs avec jonctions josephson de nitrure de bore hexagonal

Country Status (1)

Country Link
WO (1) WO2018160187A1 (fr)

Cited By (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10847705B2 (en) 2018-02-15 2020-11-24 Intel Corporation Reducing crosstalk from flux bias lines in qubit devices
US10879446B2 (en) 2018-08-14 2020-12-29 Intel Corporation Vertical flux bias lines coupled to vertical squid loops in superconducting qubits
US10910488B2 (en) 2018-06-26 2021-02-02 Intel Corporation Quantum dot devices with fins and partially wrapped gates
US11011693B2 (en) 2019-06-24 2021-05-18 Intel Corporation Integrated quantum circuit assemblies for cooling apparatus
US11038021B2 (en) 2017-06-24 2021-06-15 Intel Corporation Quantum dot devices
US11063138B2 (en) 2017-06-24 2021-07-13 Intel Corporation Quantum dot devices
US11094873B2 (en) 2019-11-14 2021-08-17 International Business Machines Corporation Transmon qubits with self defined junctions
US11114530B2 (en) 2017-12-17 2021-09-07 Intel Corporation Quantum well stacks for quantum dot devices
US11158731B2 (en) 2017-09-28 2021-10-26 Intel Corporation Quantum well stacks for quantum dot devices
US11177912B2 (en) 2018-03-06 2021-11-16 Intel Corporation Quantum circuit assemblies with on-chip demultiplexers
US11183564B2 (en) 2018-06-21 2021-11-23 Intel Corporation Quantum dot devices with strain control
WO2022031590A1 (fr) * 2020-08-06 2022-02-10 Alibaba Group Holding Limited Jonction josephson, procédé et appareil de préparation de jonction josephson, et circuit supraconducteur
US11322591B2 (en) 2017-06-24 2022-05-03 Intel Corporation Quantum dot devices
US11335778B2 (en) 2018-06-26 2022-05-17 Intel Corporation Quantum dot devices with overlapping gates
WO2022106759A1 (fr) * 2020-11-23 2022-05-27 Iqm Finland Oy Bit quantique supraconducteur tridimensionnel et son procédé de fabrication
US11349059B2 (en) 2020-01-14 2022-05-31 Samsung Electronics Co., Ltd. Josephson junction device and method of manufacturing the same
US11355623B2 (en) 2018-03-19 2022-06-07 Intel Corporation Wafer-scale integration of dopant atoms for donor- or acceptor-based spin qubits
US11387324B1 (en) 2019-12-12 2022-07-12 Intel Corporation Connectivity in quantum dot devices
US11417755B2 (en) 2018-01-08 2022-08-16 Intel Corporation Differentially strained quantum dot devices
US11417765B2 (en) 2018-06-25 2022-08-16 Intel Corporation Quantum dot devices with fine-pitched gates
US11424324B2 (en) 2018-09-27 2022-08-23 Intel Corporation Multi-spacers for quantum dot device gates
US11450765B2 (en) 2018-09-27 2022-09-20 Intel Corporation Quantum dot devices with diodes for electrostatic discharge protection
WO2022197482A1 (fr) * 2021-03-16 2022-09-22 Raytheon BBN Technologies, Corp. Condensateur de van der waals et qubit l'utilisant
US11494682B2 (en) 2017-12-29 2022-11-08 Intel Corporation Quantum computing assemblies
US11557630B2 (en) 2017-09-28 2023-01-17 Intel Corporation Quantum dot devices with selectors
US11616126B2 (en) 2018-09-27 2023-03-28 Intel Corporation Quantum dot devices with passive barrier elements in a quantum well stack between metal gates
US11641785B2 (en) 2020-10-06 2023-05-02 International Business Machines Corporation Ion milling for frequency tuning of superconducting qubits
US11658212B2 (en) 2019-02-13 2023-05-23 Intel Corporation Quantum dot devices with conductive liners
US11682701B2 (en) 2019-03-27 2023-06-20 Intel Corporation Quantum dot devices
US11699747B2 (en) 2019-03-26 2023-07-11 Intel Corporation Quantum dot devices with multiple layers of gate metal
US11749721B2 (en) 2018-09-28 2023-09-05 Intel Corporation Gate walls for quantum dot devices
US11957066B2 (en) 2019-09-04 2024-04-09 Intel Corporation Stackable in-line filter modules for quantum computing

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130119351A1 (en) * 2011-11-11 2013-05-16 Patrick B. Shea Quantum bits and method of forming the same
KR20160062569A (ko) * 2014-11-25 2016-06-02 삼성전자주식회사 멀티 큐빗 커플링 구조
US20160322693A1 (en) * 2015-04-30 2016-11-03 International Business Machines Corporation Superconducting airbridge crossover using superconducting sacrificial material
US20170033273A1 (en) * 2015-04-30 2017-02-02 International Business Machines Corporation Trilayer josephson junction structure with small air bridge and no interlevel dielectric for superconducting qubits

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130119351A1 (en) * 2011-11-11 2013-05-16 Patrick B. Shea Quantum bits and method of forming the same
KR20160062569A (ko) * 2014-11-25 2016-06-02 삼성전자주식회사 멀티 큐빗 커플링 구조
US20160322693A1 (en) * 2015-04-30 2016-11-03 International Business Machines Corporation Superconducting airbridge crossover using superconducting sacrificial material
US20170033273A1 (en) * 2015-04-30 2017-02-02 International Business Machines Corporation Trilayer josephson junction structure with small air bridge and no interlevel dielectric for superconducting qubits

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
V. E. CALADO ET AL.: "Ballistic Josephson junctions in edge-contacted graphene", NATURE NANOTECHNOLOG Y, 27 July 2015 (2015-07-27), pages 1 - 4, XP055555878 *

Cited By (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11322591B2 (en) 2017-06-24 2022-05-03 Intel Corporation Quantum dot devices
US11721723B2 (en) 2017-06-24 2023-08-08 Intel Corporation Quantum dot devices
US11721748B2 (en) 2017-06-24 2023-08-08 Intel Corporation Quantum dot devices
US11038021B2 (en) 2017-06-24 2021-06-15 Intel Corporation Quantum dot devices
US11063138B2 (en) 2017-06-24 2021-07-13 Intel Corporation Quantum dot devices
US11557630B2 (en) 2017-09-28 2023-01-17 Intel Corporation Quantum dot devices with selectors
US11158731B2 (en) 2017-09-28 2021-10-26 Intel Corporation Quantum well stacks for quantum dot devices
US11721724B2 (en) 2017-12-17 2023-08-08 Intel Corporation Quantum well stacks for quantum dot devices
US11114530B2 (en) 2017-12-17 2021-09-07 Intel Corporation Quantum well stacks for quantum dot devices
US11494682B2 (en) 2017-12-29 2022-11-08 Intel Corporation Quantum computing assemblies
US11417755B2 (en) 2018-01-08 2022-08-16 Intel Corporation Differentially strained quantum dot devices
US10847705B2 (en) 2018-02-15 2020-11-24 Intel Corporation Reducing crosstalk from flux bias lines in qubit devices
US11177912B2 (en) 2018-03-06 2021-11-16 Intel Corporation Quantum circuit assemblies with on-chip demultiplexers
US11355623B2 (en) 2018-03-19 2022-06-07 Intel Corporation Wafer-scale integration of dopant atoms for donor- or acceptor-based spin qubits
US11183564B2 (en) 2018-06-21 2021-11-23 Intel Corporation Quantum dot devices with strain control
US11417765B2 (en) 2018-06-25 2022-08-16 Intel Corporation Quantum dot devices with fine-pitched gates
US10910488B2 (en) 2018-06-26 2021-02-02 Intel Corporation Quantum dot devices with fins and partially wrapped gates
US11335778B2 (en) 2018-06-26 2022-05-17 Intel Corporation Quantum dot devices with overlapping gates
US10879446B2 (en) 2018-08-14 2020-12-29 Intel Corporation Vertical flux bias lines coupled to vertical squid loops in superconducting qubits
US11616126B2 (en) 2018-09-27 2023-03-28 Intel Corporation Quantum dot devices with passive barrier elements in a quantum well stack between metal gates
US11424324B2 (en) 2018-09-27 2022-08-23 Intel Corporation Multi-spacers for quantum dot device gates
US11450765B2 (en) 2018-09-27 2022-09-20 Intel Corporation Quantum dot devices with diodes for electrostatic discharge protection
US11749721B2 (en) 2018-09-28 2023-09-05 Intel Corporation Gate walls for quantum dot devices
US11658212B2 (en) 2019-02-13 2023-05-23 Intel Corporation Quantum dot devices with conductive liners
US11699747B2 (en) 2019-03-26 2023-07-11 Intel Corporation Quantum dot devices with multiple layers of gate metal
US11682701B2 (en) 2019-03-27 2023-06-20 Intel Corporation Quantum dot devices
US11011693B2 (en) 2019-06-24 2021-05-18 Intel Corporation Integrated quantum circuit assemblies for cooling apparatus
US11957066B2 (en) 2019-09-04 2024-04-09 Intel Corporation Stackable in-line filter modules for quantum computing
US11094873B2 (en) 2019-11-14 2021-08-17 International Business Machines Corporation Transmon qubits with self defined junctions
US11387324B1 (en) 2019-12-12 2022-07-12 Intel Corporation Connectivity in quantum dot devices
US11349059B2 (en) 2020-01-14 2022-05-31 Samsung Electronics Co., Ltd. Josephson junction device and method of manufacturing the same
WO2022031590A1 (fr) * 2020-08-06 2022-02-10 Alibaba Group Holding Limited Jonction josephson, procédé et appareil de préparation de jonction josephson, et circuit supraconducteur
US11910730B2 (en) 2020-08-06 2024-02-20 Alibaba Group Holding Limited Josephson junction, Josephson junction preparation method and apparatus, and superconducting circuit
US11641785B2 (en) 2020-10-06 2023-05-02 International Business Machines Corporation Ion milling for frequency tuning of superconducting qubits
US11907805B2 (en) 2020-11-23 2024-02-20 Iqm Finland Oy Three-dimensional superconducting qubit and a method for manufacturing the same
WO2022106759A1 (fr) * 2020-11-23 2022-05-27 Iqm Finland Oy Bit quantique supraconducteur tridimensionnel et son procédé de fabrication
WO2022197482A1 (fr) * 2021-03-16 2022-09-22 Raytheon BBN Technologies, Corp. Condensateur de van der waals et qubit l'utilisant
AU2022239291B2 (en) * 2021-03-16 2023-11-23 Columbia University Van der waals capacitor and qubit using same

Similar Documents

Publication Publication Date Title
WO2018160187A1 (fr) Dispositif à bits quantiques supraconducteurs avec jonctions josephson de nitrure de bore hexagonal
US10803396B2 (en) Quantum circuit assemblies with Josephson junctions utilizing resistive switching materials
WO2018030977A1 (fr) Jonctions josephson formées par fabrication partiellement soustractive
US10763420B2 (en) Josephson Junction damascene fabrication
US20190363239A1 (en) Josephson junctions made from refractory and noble metals
US10748961B2 (en) Interconnects below qubit plane by substrate bonding
US10665769B2 (en) Quantum circuit assemblies with vertically-stacked parallel-plate capacitors
US11177912B2 (en) Quantum circuit assemblies with on-chip demultiplexers
WO2018106215A1 (fr) Composants de circuit quantique à jonctions josephson planes
US10686007B2 (en) Quantum circuit assemblies with at least partially buried transmission lines and capacitors
US10748960B2 (en) Interconnects below qubit plane by substrate doping
WO2019117883A1 (fr) Dispositifs à bits quantiques à jonctions josephson fabriquées à l'aide d'un pont aérien ou d'un porte-à-faux
AU2018282484B2 (en) Wafer-scale integration of dopant atoms for donor- or acceptor-based spin qubits
WO2018236374A1 (fr) Dispositifs à qubit comprenant des matériaux supraconducteurs coiffés de couches de matériau 2d
US20190267692A1 (en) Stripline and microstrip transmission lines for qubits
WO2019032115A1 (fr) Dispositifs à bits quantiques à jonctions josephson connectées en dessous de circuits de support
US20190288176A1 (en) Suspended josephson junctions
US10361353B2 (en) Sidewall metal spacers for forming metal gates in quantum devices
US20190131511A1 (en) Superconductor-silicon interface control
WO2018160185A1 (fr) Structures de ligne de transmission de guide d'ondes coplanaire à blindage flottant pour bits quantiques
WO2018160184A1 (fr) Structures de lignes de transmission de guides d'ondes coplanaires mises à la masse pour bits quantiques
WO2018182571A1 (fr) Lignes de polarisation de flux de courant commandé dans des dispositifs à bits quantiques
WO2019117929A1 (fr) Fabrication à l'échelle de tranche de jonctions josephson pour bits quantiques
WO2019117975A1 (fr) Intégration de trou d'interconnexion traversant le silicium pour circuits quantiques
WO2018182584A1 (fr) Dispositifs à bits quantiques avec résonateurs à ondes lentes

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 17898485

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 17898485

Country of ref document: EP

Kind code of ref document: A1