WO2017214897A1 - 一种存储器的电磁干扰保护电路及车载电子设备 - Google Patents

一种存储器的电磁干扰保护电路及车载电子设备 Download PDF

Info

Publication number
WO2017214897A1
WO2017214897A1 PCT/CN2016/085898 CN2016085898W WO2017214897A1 WO 2017214897 A1 WO2017214897 A1 WO 2017214897A1 CN 2016085898 W CN2016085898 W CN 2016085898W WO 2017214897 A1 WO2017214897 A1 WO 2017214897A1
Authority
WO
WIPO (PCT)
Prior art keywords
memory
terminal
chip
resistor
control
Prior art date
Application number
PCT/CN2016/085898
Other languages
English (en)
French (fr)
Inventor
蒋建兵
Original Assignee
深圳市锐明技术股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 深圳市锐明技术股份有限公司 filed Critical 深圳市锐明技术股份有限公司
Priority to CN201680000496.XA priority Critical patent/CN106463157A/zh
Priority to PCT/CN2016/085898 priority patent/WO2017214897A1/zh
Publication of WO2017214897A1 publication Critical patent/WO2017214897A1/zh

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B33/00Constructional parts, details or accessories not provided for in the other groups of this subclass
    • G11B33/14Reducing influence of physical parameters, e.g. temperature change, moisture, dust
    • G11B33/1493Electro-Magnetic Interference [EMI] or Radio Frequency Interference [RFI] shielding; grounding of static charges
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/24Memory cell safety or protection circuits, e.g. arrangements for preventing inadvertent reading or writing; Status cells; Test cells

Definitions

  • the invention relates to a memory electromagnetic interference protection circuit and an in-vehicle electronic device
  • the present invention belongs to the technical field of electromagnetic interference protection circuits, and in particular, to an electromagnetic interference protection circuit and an in-vehicle electronic device of a memory.
  • In-vehicle electronic devices are electronic systems and products used in automobiles to increase the functionality of automobiles.
  • In-vehicle electronic equipment includes car audio systems, navigation systems, automotive information systems, and automotive home appliances.
  • the external configuration of the integrated circuit in the in-vehicle electronic device is very easy to cause confusion in this environment, which causes the in-vehicle electronic device to fail and affect the operation of the in-vehicle electronic device.
  • An object of the embodiments of the present invention is to provide an electromagnetic interference protection circuit and an in-vehicle electronic device for a memory, which are intended to solve the problem that the firmware content of the current in-vehicle electronic device is disordered in an electromagnetic interference environment, thereby causing the in-vehicle electronic device to fail. The problem.
  • a memory electromagnetic interference protection circuit and the electromagnetic interference protection circuit of the memory includes:
  • the output switching signal controls whether the memory is in a write-protected state, and the protection unit that prevents the memory content from being overwritten by electromagnetic interference.
  • the protection unit includes:
  • control chip Ul debounce processing chip U2, AND gate U3, control switch Jl, resistor Rl, resistor R2 and resistor R3;
  • the control switch J1 is connected to the input terminal NRST of the debounce processing chip U2 through the resistor R1, and the output terminal PA12 of the debounce processing chip U2 is connected to the AND gate U3 through the resistor R2.
  • the control output terminal GPIOA of the control chip U1 is connected to the second input end of the AND gate U3 through the resistor R3, the clock terminal SCK, the data input terminal SDI, the data output terminal SDO and the chip select terminal of the control chip U1.
  • the C SN is connected to the memory, and the output of the AND gate U3 is connected to the memory.
  • the memory uses a memory chip U4, and the clock terminal SCK, the data output terminal SDO, the data input terminal SDI, and the chip select terminal CSN of the memory chip U4 are respectively connected to the clock of the control chip U1.
  • the SCK, the data input terminal SDI, the data output terminal SDO and the chip select terminal CS, the write protection terminal WP of the memory chip U4 is connected to the output end of the AND gate U3, and the write protection terminal WP of the memory chip U4 is also passed.
  • Resistor R4 is grounded.
  • Another object of the embodiments of the present invention is to provide an in-vehicle electronic device, where the in-vehicle electronic device includes an electromagnetic interference protection circuit of the memory, and the electromagnetic interference protection circuit of the memory includes:
  • the output switching signal controls whether the memory is in a write-protected state, and the protection unit that prevents the memory content from being overwritten by electromagnetic interference.
  • the protection unit includes:
  • control chip Ul debounce processing chip U2, AND gate U3, control switch Jl, resistor Rl, resistor R2 and resistor R3;
  • the control switch J1 is connected to the input terminal NRST of the debounce processing chip U2 through the resistor R1, and the output terminal PA12 of the debounce processing chip U2 is connected to the AND gate U3 through the resistor R2.
  • a first input end, the control output terminal GPIOA of the control chip U1 is connected to the second input end of the AND gate U3 through the resistor R3, the clock terminal SCK of the control chip U1, the data input terminal SDI, and the data output
  • the terminal SDO and the chip select terminal C SN are respectively connected to the memory, and the output terminal of the AND gate U3 is connected to the memory.
  • the memory uses a memory chip U4, and the clock terminal SCK, the data output terminal SDO, the data input terminal SDI, and the chip select terminal CSN of the memory chip U4 are respectively connected to the clock of the control chip U1.
  • the SCK, the data input terminal SDI, the data output terminal SDO and the chip select terminal CS, the write protection terminal WP of the memory chip U4 is connected to the output end of the AND gate U3, and the write protection terminal WP of the memory chip U4 is also passed.
  • Resistor R4 is grounded.
  • the protection unit output signal control memory is in a write protection state, and when the memory content needs to be updated online, the protection unit outputs a signal to control the memory to be in a non-write protection state, thereby avoiding The severe electromagnetic interference environment causes the contents of the memory to be rewritten, causing confusion in the memory contents.
  • FIG. 1 is a circuit structural diagram of an electromagnetic interference protection circuit of a memory according to an embodiment of the present invention.
  • FIG. 1 shows the structure of an electromagnetic interference protection circuit of a memory provided by an embodiment of the present invention. For convenience of description, only parts related to the embodiment of the present invention are shown.
  • a memory electromagnetic interference protection circuit includes: [0024] memory 1;
  • the output switching signal controls whether the memory 1 is in a write-protected state, and the protection unit 2 that prevents the memory content from being overwritten by electromagnetic interference.
  • the protection unit 2 includes:
  • control chip Ul debounce processing chip U2, AND gate U3, control switch Jl, resistor Rl, resistor R2 and resistor R3;
  • the control switch J1 is connected to the input terminal NRST of the debounce processing chip U2 through the resistor R1, and the output terminal PA12 of the debounce processing chip U2 is connected to the AND gate U3 through the resistor R2.
  • a first input end, the control output terminal GPIOA of the control chip U1 is connected to the second input end of the AND gate U3 through the resistor R3, the clock terminal SCK of the control chip U1, the data input terminal SDI, and the data output
  • the terminal SDO and the chip select terminal C SN are respectively connected to the memory 1, and the output terminal of the AND gate U3 is connected to the memory 1.
  • the debounce processing chip U2 is implemented by using the STM32F030 chip. Other models may be used, and details are not described herein.
  • the memory 1 uses a memory chip U4, and the clock terminal SCK, the data output terminal SDO, the data input terminal SDI, and the chip select terminal CSN of the memory chip U4 are respectively connected to the control chip.
  • the clock terminal SCK of the Ul, the data input terminal SDI, the data output terminal SDO and the chip select terminal CS, the write protection terminal WP of the memory chip U 4 is connected to the output terminal of the AND gate U3, and the memory chip U4 is written.
  • the protection terminal WP is also grounded via a resistor R4.
  • An embodiment of the present invention further provides an in-vehicle electronic device, where the in-vehicle electronic device includes an electromagnetic interference protection circuit of the memory, and the electromagnetic interference protection circuit of the memory includes:
  • the output switching signal controls whether the memory 1 is in a write-protected state, and the protection unit 2 that prevents the memory content from being overwritten by electromagnetic interference.
  • the protection unit 2 includes:
  • control chip Ul debounce processing chip U2, AND gate U3, control gate Jl, resistor Rl, resistor R2 and resistor R3;
  • the control switch J1 is connected to the input terminal NRST of the debounce processing chip U2 through the resistor R1, and the output terminal PA12 of the debounce processing chip U2 is connected to the AND gate U3 through the resistor R2.
  • a first input end, the control output terminal GPIOA of the control chip U1 is connected to the second input end of the AND gate U3 through the resistor R3, the clock terminal SCK of the control chip U1, the data input terminal SDI, and the data output
  • the terminal SDO and the chip select terminal C SN are respectively connected to the memory 1, and the output terminal of the AND gate U3 is connected to the memory 1.
  • the memory 1 uses a memory chip U4, and the clock terminal SCK, the data output terminal SDO, the data input terminal SDI, and the chip select terminal CSN of the memory chip U4 are respectively connected to the control chip.
  • the clock terminal SCK of the Ul, the data input terminal SDI, the data output terminal SDO and the chip select terminal CS, the write protection terminal WP of the memory chip U 4 is connected to the output terminal of the AND gate U3, and the memory chip U4 is written.
  • the protection terminal WP is also grounded via a resistor R4.
  • the protection unit 2 In the daily work, the protection unit 2 outputs the off signal control memory 1 in the write protection state. Avoiding serious electromagnetic interference environments causes the memory 1 content to be overwritten, causing memory 1 content to be confusing.
  • the protection unit 2 When the content of the memory 1 needs to be updated online, the protection unit 2 outputs the switching signal to control the memory 1 to be in a non-write protection state, and the integrated circuit can write to the memory 1 to update the corresponding firmware storage online. Content.
  • the debounce processing chip U2 is used to perform debounce processing on the control signal outputted by the control J1, that is, the off signal is in an active state for at least 10 seconds, and the debounce processing chip U2 actually processes the wide voltage off signal. In order to avoid the interference caused by the severe electromagnetic interference environment to the signal, the write protection of the memory 1 content is caused to be mishandled.
  • the protection unit output signal control memory is in a write protection state, and when the memory content needs to be updated online, the protection unit outputs a signal to control the memory to be in a non-write protection state, thereby avoiding
  • the content of the memory is rewritten by the severe electromagnetic interference environment, which causes the memory content to be confusing, and the debounce processing chip U2 is used to debounce the signal of the control J1 output to avoid the serious electromagnetic interference environment causing the signal to the gate.
  • the interference causes the write protection of the memory contents to be mishandled.

Landscapes

  • Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Storage Device Security (AREA)

Abstract

一种存储器的电磁干扰保护电路及车载电子设备,日常工作时,保护单元(2)输出开关信号控制存储器(1)处于写保护状态,当存储器(1)内容需要在线更新时,保护单元(2)输出开关信号控制存储器(1)处于非写保护状态,避免严重电磁干扰环境造成存储器(1)的内容被改写,从而造成存储器(1)内容混乱。

Description

说明书 发明名称:一种存储器的电磁干扰保护电路及车载电子设备 技术领域
[0001] 本发明属于电磁干扰保护电路技术领域, 尤其涉及一种存储器的电磁干扰保护 电路及车载电子设备。
背景技术
[0002] 车载电子设备是汽车上用于增加汽车功能性的电子系统和产品。 车载电子设备 包括车载音响系统、 导航系统、 汽车信息系统和车载家电产品等。
[0003] 在车载电子设备日益普及的今天, 车载电子设备的电磁工作环境越来越恶劣。
车载电子设备中集成电路的外接配置固件存储器内容很容易在这种环境中出现 混乱现象, 从而导致车载电子设备失效, 影响车载电子设备工作。
技术问题
[0004] 本发明实施例的目的在于提供一种存储器的电磁干扰保护电路及车载电子设备 , 旨在解决现在的车载电子设备的固件存储器内容在电磁干扰环境中出现混乱 现象, 导致车载电子设备失效的问题。
问题的解决方案
技术解决方案
[0005] 本发明实施例是这样实现的, 一种存储器的电磁干扰保护电路, 所述存储器的 电磁干扰保护电路包括:
[0006] 存储器;
[0007] 与所述存储器连接, 输出幵关信号控制所述存储器是否处于写保护状态, 防止 所述存储器内容被电磁干扰改写的保护单元。
[0008] 上述结构中, 所述保护单元包括:
[0009] 控制芯片 Ul、 消抖处理芯片 U2、 与门 U3、 控制幵关 Jl、 电阻 Rl、 电阻 R2和电 阻 R3;
[0010] 所述控制幵关 J1通过所述电阻 R1接所述消抖处理芯片 U2的输入端 NRST, 所述 消抖处理芯片 U2的输出端 PA12通过所述电阻 R2接所述与门 U3的第一输入端, 所 述控制芯片 Ul的控制输出端 GPIOA通过所述电阻 R3接所述与门 U3的第二输入端 , 所述控制芯片 U1的吋钟端 SCK、 数据输入端 SDI、 数据输出端 SDO和片选端 C SN分别接所述存储器, 所述与门 U3的输出端接所述存储器。
[0011] 上述结构中, 所述存储器采用存储芯片 U4, 所述存储芯片 U4的吋钟端 SCK、 数据输出端 SDO、 数据输入端 SDI和片选端 CSN分别接所述控制芯片 Ul的吋钟端 SCK、 数据输入端 SDI、 数据输出端 SDO和片选端 CS, 所述存储芯片 U4的写保 护端 WP接所述与门 U3的输出端, 所述存储芯片 U4的写保护端 WP还通过电阻 R4 接地。
[0012] 本发明实施例的另一目的在于提供一种车载电子设备, 所述车载电子设备包括 存储器的电磁干扰保护电路, 所述存储器的电磁干扰保护电路包括:
[0013] 存储器;
[0014] 与所述存储器连接, 输出幵关信号控制所述存储器是否处于写保护状态, 防止 所述存储器内容被电磁干扰改写的保护单元。
[0015] 上述结构中, 所述保护单元包括:
[0016] 控制芯片 Ul、 消抖处理芯片 U2、 与门 U3、 控制幵关 Jl、 电阻 Rl、 电阻 R2和电 阻 R3;
[0017] 所述控制幵关 J1通过所述电阻 R1接所述消抖处理芯片 U2的输入端 NRST, 所述 消抖处理芯片 U2的输出端 PA12通过所述电阻 R2接所述与门 U3的第一输入端, 所 述控制芯片 U1的控制输出端 GPIOA通过所述电阻 R3接所述与门 U3的第二输入端 , 所述控制芯片 U1的吋钟端 SCK、 数据输入端 SDI、 数据输出端 SDO和片选端 C SN分别接所述存储器, 所述与门 U3的输出端接所述存储器。
[0018] 上述结构中, 所述存储器采用存储芯片 U4, 所述存储芯片 U4的吋钟端 SCK、 数据输出端 SDO、 数据输入端 SDI和片选端 CSN分别接所述控制芯片 Ul的吋钟端 SCK、 数据输入端 SDI、 数据输出端 SDO和片选端 CS, 所述存储芯片 U4的写保 护端 WP接所述与门 U3的输出端, 所述存储芯片 U4的写保护端 WP还通过电阻 R4 接地。
发明的有益效果
有益效果 [0019] 在本发明实施例中, 日常工作吋, 保护单元输出幵关信号控制存储器处于写保 护状态, 当存储器内容需要在线更新吋, 保护单元输出幵关信号控制存储器处 于非写保护状态, 避免严重电磁干扰环境造成存储器的内容被改写, 从而造成 存储器内容混乱。
对附图的简要说明
附图说明
[0020] 图 1是本发明实施例提供的存储器的电磁干扰保护电路的电路结构图。
本发明的实施方式
[0021] 为了使本发明的目的、 技术方案及优点更加清楚明白, 以下结合附图及实施例 , 对本发明进行进一步详细说明。 应当理解, 此处所描述的具体实施例仅仅用 以解释本发明, 并不用于限定本发明。
[0022] 图 1示出了本发明实施例提供的存储器的电磁干扰保护电路的结构, 为了便于 说明, 仅示出了与本发明实施例相关的部分。
[0023] 一种存储器的电磁干扰保护电路, 所述存储器的电磁干扰保护电路包括: [0024] 存储器 1 ;
[0025] 与所述存储器 1连接, 输出幵关信号控制所述存储器 1是否处于写保护状态, 防 止所述存储器内容被电磁干扰改写的保护单元 2。
[0026] 作为本发明一实施例, 所述保护单元 2包括:
[0027] 控制芯片 Ul、 消抖处理芯片 U2、 与门 U3、 控制幵关 Jl、 电阻 Rl、 电阻 R2和电 阻 R3;
[0028] 所述控制幵关 J1通过所述电阻 R1接所述消抖处理芯片 U2的输入端 NRST, 所述 消抖处理芯片 U2的输出端 PA12通过所述电阻 R2接所述与门 U3的第一输入端, 所 述控制芯片 U1的控制输出端 GPIOA通过所述电阻 R3接所述与门 U3的第二输入端 , 所述控制芯片 U1的吋钟端 SCK、 数据输入端 SDI、 数据输出端 SDO和片选端 C SN分别接所述存储器 1, 所述与门 U3的输出端接所述存储器 1。
[0029] 作为本发明一实施例, 消抖处理芯片 U2采用型号为 STM32F030芯片实现, 当 然也可以采用其他型号, 这里不再赘述。 [0030] 作为本发明一实施例, 所述存储器 1采用存储芯片 U4, 所述存储芯片 U4的吋钟 端 SCK、 数据输出端 SDO、 数据输入端 SDI和片选端 CSN分别接所述控制芯片 Ul 的吋钟端 SCK、 数据输入端 SDI、 数据输出端 SDO和片选端 CS, 所述存储芯片 U 4的写保护端 WP接所述与门 U3的输出端, 所述存储芯片 U4的写保护端 WP还通过 电阻 R4接地。
[0031] 本发明实施例还提供一种车载电子设备, 所述车载电子设备包括存储器的电磁 干扰保护电路, 所述存储器的电磁干扰保护电路包括:
[0032] 存储器 1 ;
[0033] 与所述存储器 1连接, 输出幵关信号控制所述存储器 1是否处于写保护状态, 防 止所述存储器内容被电磁干扰改写的保护单元 2。
[0034] 作为本发明一实施例, 所述保护单元 2包括:
[0035] 控制芯片 Ul、 消抖处理芯片 U2、 与门 U3、 控制幵关 Jl、 电阻 Rl、 电阻 R2和电 阻 R3;
[0036] 所述控制幵关 J1通过所述电阻 R1接所述消抖处理芯片 U2的输入端 NRST, 所述 消抖处理芯片 U2的输出端 PA12通过所述电阻 R2接所述与门 U3的第一输入端, 所 述控制芯片 U1的控制输出端 GPIOA通过所述电阻 R3接所述与门 U3的第二输入端 , 所述控制芯片 U1的吋钟端 SCK、 数据输入端 SDI、 数据输出端 SDO和片选端 C SN分别接所述存储器 1, 所述与门 U3的输出端接所述存储器 1。
[0037] 作为本发明一实施例, 所述存储器 1采用存储芯片 U4, 所述存储芯片 U4的吋钟 端 SCK、 数据输出端 SDO、 数据输入端 SDI和片选端 CSN分别接所述控制芯片 Ul 的吋钟端 SCK、 数据输入端 SDI、 数据输出端 SDO和片选端 CS, 所述存储芯片 U 4的写保护端 WP接所述与门 U3的输出端, 所述存储芯片 U4的写保护端 WP还通过 电阻 R4接地。
[0038] 存储器的电磁干扰保护电路的工作原理为:
[0039] 日常工作吋, 保护单元 2输出幵关信号控制存储器 1处于写保护状态。 避免严重 电磁干扰环境造成存储器 1内容被改写, 从而造成存储器 1内容混乱。
[0040] 当存储器 1内容需要在线更新吋, 保护单元 2输出幵关信号控制存储器 1处于非 写保护状态, 集成电路可以对存储器 1进行写操作, 从而在线更新对应固件存储 器内容。
[0041] 使用消抖处理芯片 U2对控制幵关 Jl输出的幵关信号进行消抖处理, 即幵关信号 处于有效状态至少 10秒, 消抖处理芯片 U2才真正处理该宽电压幵关信号。 以避 免严重电磁干扰环境对幵关信号造成的干扰, 从而引起存储器 1内容的写保护被 误操作。
[0042] 在本发明实施例中, 日常工作吋, 保护单元输出幵关信号控制存储器处于写保 护状态, 当存储器内容需要在线更新吋, 保护单元输出幵关信号控制存储器处 于非写保护状态, 避免严重电磁干扰环境造成存储器的内容被改写, 从而造成 存储器内容混乱, 并且采用消抖处理芯片 U2对控制幵关 J1输出的幵关信号进行 消抖处理, 以避免严重电磁干扰环境对幵关信号造成的干扰, 从而引起存储器 内容的写保护被误操作。
[0043] 以上所述仅为本发明的较佳实施例而已, 并不用以限制本发明, 凡在本发明的 精神和原则之内所作的任何修改、 等同替换和改进等, 均应包含在本发明的保 护范围之内。

Claims

权利要求书
[权利要求 1] 一种存储器的电磁干扰保护电路, 其特征在于, 所述存储器的电磁干 扰保护电路包括:
存储器;
与所述存储器连接, 输出幵关信号控制所述存储器是否处于写保护状 态, 防止所述存储器内容被电磁干扰改写的保护单元。
[权利要求 2] 如权利要求 1所述的存储器的电磁干扰保护电路, 其特征在于, 所述 保护单元包括:
控制芯片 Ul、 消抖处理芯片 U2、 与门 U3、 控制幵关 Jl、 电阻 Rl、 电 阻 R2和电阻 R3;
所述控制幵关 J1通过所述电阻 R1接所述消抖处理芯片 U2的输入端 NR ST, 所述消抖处理芯片 U2的输出端 PA12通过所述电阻 R2接所述与门 U3的第一输入端, 所述控制芯片 U1的控制输出端 GPIOA通过所述电 阻 R3接所述与门 U3的第二输入端, 所述控制芯片 U1的吋钟端 SCK、 数据输入端 SDI、 数据输出端 SDO和片选端 CSN分别接所述存储器, 所述与门 U3的输出端接所述存储器。
[权利要求 3] 如权利要求 2所述的存储器的电磁干扰保护电路, 其特征在于, 所述 存储器采用存储芯片 U4, 所述存储芯片 U4的吋钟端 SCK、 数据输出 端 SDO、 数据输入端 SDI和片选端 CSN分别接所述控制芯片 U1的吋钟 端 SCK、 数据输入端 SDI、 数据输出端 SDO和片选端 CS, 所述存储芯 片 U4的写保护端 WP接所述与门 U3的输出端, 所述存储芯片 U4的写 保护端 WP还通过电阻 R4接地。
[权利要求 4] 一种车载电子设备, 所述车载电子设备包括存储器的电磁干扰保护电 路, 其特征在于, 所述存储器的电磁干扰保护电路包括:
存储器;
与所述存储器连接, 输出幵关信号控制所述存储器是否处于写保护状 态, 防止所述存储器内容被电磁干扰改写的保护单元。
[权利要求 5] 如权利要求 4所述的车载电子设备, 其特征在于, 所述保护单元包括 控制芯片 Ul、 消抖处理芯片 U2、 与门 U3、 控制幵关 Jl、 电阻 Rl、 电 阻 R2和电阻 R3;
所述控制幵关 J1通过所述电阻 R1接所述消抖处理芯片 U2的输入端 NR ST, 所述消抖处理芯片 U2的输出端 PA12通过所述电阻 R2接所述与门 U3的第一输入端, 所述控制芯片 U1的控制输出端 GPIOA通过所述电 阻 R3接所述与门 U3的第二输入端, 所述控制芯片 U1的吋钟端 SCK、 数据输入端 SDI、 数据输出端 SDO和片选端 CSN分别接所述存储器, 所述与门 U3的输出端接所述存储器。
[权利要求 6] 如权利要求 5所述的车载电子设备, 其特征在于, 所述存储器采用存 储芯片 U4, 所述存储芯片 U4的吋钟端 SCK、 数据输出端 SDO、 数据 输入端 SDI和片选端 CSN分别接所述控制芯片 U1的吋钟端 SCK、 数据 输入端 SDI、 数据输出端 SDO和片选端 CS, 所述存储芯片 U4的写保护 端 WP接所述与门 U3的输出端, 所述存储芯片 U4的写保护端 WP还通 过电阻 R4接地。
PCT/CN2016/085898 2016-06-15 2016-06-15 一种存储器的电磁干扰保护电路及车载电子设备 WO2017214897A1 (zh)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN201680000496.XA CN106463157A (zh) 2016-06-15 2016-06-15 一种存储器的电磁干扰保护电路及车载电子设备
PCT/CN2016/085898 WO2017214897A1 (zh) 2016-06-15 2016-06-15 一种存储器的电磁干扰保护电路及车载电子设备

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/CN2016/085898 WO2017214897A1 (zh) 2016-06-15 2016-06-15 一种存储器的电磁干扰保护电路及车载电子设备

Publications (1)

Publication Number Publication Date
WO2017214897A1 true WO2017214897A1 (zh) 2017-12-21

Family

ID=58215683

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2016/085898 WO2017214897A1 (zh) 2016-06-15 2016-06-15 一种存储器的电磁干扰保护电路及车载电子设备

Country Status (2)

Country Link
CN (1) CN106463157A (zh)
WO (1) WO2017214897A1 (zh)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107394288B (zh) * 2017-07-19 2020-05-08 Oppo广东移动通信有限公司 充电方法、移动终端及计算机可读存储介质
CN107302116B (zh) * 2017-07-19 2020-06-23 Oppo广东移动通信有限公司 充电方法、移动终端及计算机可读存储介质
CN109192237B (zh) 2018-09-14 2021-06-04 惠科股份有限公司 存储器写保护电路及显示装置

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN2783655Y (zh) * 2005-01-18 2006-05-24 深圳市彪骐数码科技有限公司 具有写保护功能的数字视频接收机顶盒存储器电路
CN101178661A (zh) * 2007-12-14 2008-05-14 华为技术有限公司 Flash集成bootrom的实现方法和装置
CN201117293Y (zh) * 2007-11-16 2008-09-17 青岛海信电器股份有限公司 存储器写保护电路及具有所述电路的电视机
CN104424044A (zh) * 2013-09-06 2015-03-18 鸿富锦精密工业(深圳)有限公司 伺服器系统
CN105429835A (zh) * 2015-11-11 2016-03-23 南车株洲电力机车研究所有限公司 一种基于fpga的本地总线电路

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6393059A (ja) * 1986-10-08 1988-04-23 Toshiba Corp メモリカ−ド
CN201607723U (zh) * 2009-12-25 2010-10-13 康佳集团股份有限公司 存储器写保护电路
CN103366814B (zh) * 2012-03-31 2016-09-28 京信通信系统(中国)有限公司 一种Flash数据安全保护电路和方法
CN103901886A (zh) * 2012-12-28 2014-07-02 中国科学院沈阳自动化研究所 分布式农机导航控制系统通用can节点
CN104102153A (zh) * 2014-06-23 2014-10-15 苏州塔可盛电子科技有限公司 一种基于msp430f5系列单片机的可调消抖开关

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN2783655Y (zh) * 2005-01-18 2006-05-24 深圳市彪骐数码科技有限公司 具有写保护功能的数字视频接收机顶盒存储器电路
CN201117293Y (zh) * 2007-11-16 2008-09-17 青岛海信电器股份有限公司 存储器写保护电路及具有所述电路的电视机
CN101178661A (zh) * 2007-12-14 2008-05-14 华为技术有限公司 Flash集成bootrom的实现方法和装置
CN104424044A (zh) * 2013-09-06 2015-03-18 鸿富锦精密工业(深圳)有限公司 伺服器系统
CN105429835A (zh) * 2015-11-11 2016-03-23 南车株洲电力机车研究所有限公司 一种基于fpga的本地总线电路

Also Published As

Publication number Publication date
CN106463157A (zh) 2017-02-22

Similar Documents

Publication Publication Date Title
US8982520B2 (en) USB port overvoltage protection
WO2017214897A1 (zh) 一种存储器的电磁干扰保护电路及车载电子设备
US20100265785A1 (en) Protection Circuit and Power Supply System for Flash Memory
US20070255924A1 (en) Processor and method for altering address translation
US7990124B2 (en) Power supply circuit
US20110234531A1 (en) Automatic detection and recovery touch system and reset apparatus thereof
WO2012056823A1 (ja) 車両用電源回路
US20130173831A1 (en) Protecting circuit for basic input output system chip
US20220260627A1 (en) High-side gate over-voltage stress testing
US8804293B2 (en) Protection circuit for memory control chip
JP2012256407A5 (zh)
CN109192237B (zh) 存储器写保护电路及显示装置
US20150046759A1 (en) Semiconductor integrated circuit device
US8520350B2 (en) Protection circuit for digital integrated chip
US20210146797A1 (en) Input Circuit Capable of Reducing Dark Current
WO2016206263A1 (zh) 一种防止spi flash开关机时数据破坏的系统及方法
KR20120071246A (ko) Fpga의 스위치 장치
US20150138878A1 (en) Electronic apparatus
KR20150019618A (ko) 반도체 회로
JPWO2007138711A1 (ja) 多電源集積回路を有する電子機器システム
US20110252253A1 (en) Energy saving circuit of motherboard
CN202150272U (zh) 板载固态硬盘防瞬间掉电造成固件丢失的电路
US20110210754A1 (en) Capacitance sensing module and electronic apparatus
CN216290860U (zh) 一种复位电路和imax8芯片的应用电路
US11799470B2 (en) Multi-purpose output circuitry

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 16905014

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 16905014

Country of ref document: EP

Kind code of ref document: A1