WO2013128300A1 - Fir/iir filter predistorter for power amplifiers exhibiting short-term and/or long-term memory effects - Google Patents

Fir/iir filter predistorter for power amplifiers exhibiting short-term and/or long-term memory effects Download PDF

Info

Publication number
WO2013128300A1
WO2013128300A1 PCT/IB2013/050279 IB2013050279W WO2013128300A1 WO 2013128300 A1 WO2013128300 A1 WO 2013128300A1 IB 2013050279 W IB2013050279 W IB 2013050279W WO 2013128300 A1 WO2013128300 A1 WO 2013128300A1
Authority
WO
WIPO (PCT)
Prior art keywords
impulse response
power amplifier
response filter
memory effects
predistortion
Prior art date
Application number
PCT/IB2013/050279
Other languages
English (en)
French (fr)
Inventor
Sai Mohan KILAMBI
Yuxing Zhang
Chunlong Bai
Original Assignee
Telefonaktiebolaget L M Ericsson (Publ)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Telefonaktiebolaget L M Ericsson (Publ) filed Critical Telefonaktiebolaget L M Ericsson (Publ)
Priority to EP13707916.6A priority Critical patent/EP2820762B1/en
Priority to IN1727KON2014 priority patent/IN2014KN01727A/en
Publication of WO2013128300A1 publication Critical patent/WO2013128300A1/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/02Transmitters
    • H04B1/04Circuits
    • H04B1/0475Circuits with means for limiting noise, interference or distortion
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/32Modifications of amplifiers to reduce non-linear distortion
    • H03F1/3241Modifications of amplifiers to reduce non-linear distortion using predistortion circuits
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/02Transmitters
    • H04B1/04Circuits
    • H04B2001/0408Circuits with power amplifiers
    • H04B2001/0425Circuits with power amplifiers with linearisation using predistortion

Definitions

  • FIR/IIR FILTER PREDISTORTER FOR POWER AMPLIFIERS EXHIBITING SHORT-TERM AND/OR LONG-TERM MEMORY EFFECTS
  • the present disclosure relates to predistortion to compensate for power amplifier non-linearity and more particularly relates to predistortion to compensate for both power amplifier non-linearity and memory effects.
  • power amplifiers are non-linear devices.
  • the non-linearity of a power amplifier manifests itself in the form of inter-modulation distortion products, which lie very close to the transmitted signal in the frequency domain. These products cannot be removed by simple filtering.
  • alternative techniques such as predistortion, have emerged to compensate for the non- linearity of power amplifiers.
  • phase distortion caused by power amplifiers is phase distortion resulting from memory effects of the power amplifier.
  • Memory effects are defined as effects that occur when an output sample of the power amplifier is not only a function of a current input sample of the power amplifier but also past input samples of the power amplifier.
  • the result of the phase distortion caused by the memory effects is generally seen as an asymmetric response in the inter-modulation products in frequency bands adjacent to the desired frequency band.
  • Memory effects are generally classified as short-term memory effects and long-term memory effects.
  • Short-term memory effects are generally due to mismatches in the biasing network of the power amplifier, electro-thermal distortions, etc. These effects are generally in the order of 10 to 50
  • the present disclosure generally relates to predistortion that
  • a transmitter includes a power amplifier that amplifies a power amplifier input signal to provide a power amplifier output signal, a predistortion sub-system that effects predistortion of the power amplifier input signal to compensate for non-linearity of the power amplifier and memory effects of the power amplifier, and an adaptation sub-system that adaptively configures the predistortion sub-system.
  • the predistortion sub-system includes a memory-less predistortion component that compensates for the non-linearity of the power amplifier, a Finite Impulse
  • FIR Frequency Response
  • MR Infinite Impulse Response
  • Figure 1 illustrates a transmitter that includes a predistortion subsystem that compensates for non-linearity of a power amplifier in the transmitter as well as memory effects of the power amplifier according to one embodiment of the present disclosure
  • Figure 2 is a block diagram of the predistortion sub-system of Figure 1 wherein the predistortion sub-system includes an Infinite Impulse Response (MR) filter that compensates for long-term memory effects and a Finite Impulse
  • MR Infinite Impulse Response
  • FIR Fast-term Memory Effect
  • Figure 3 illustrates one exemplary embodiment of the MR filter of Figure 2;
  • Figure 4 illustrates one exemplary embodiment of the FIR filter of Figure 2.
  • Figure 5 is a block diagram of the predistortion sub-system of Figure 1 , wherein the predistortion sub-system includes an MR filter that compensates for long-term memory effects and a FIR filter that compensates for short-term memory effects according to another embodiment of the present disclosure.
  • Figure 1 illustrates a wireless transmitter 10 that provides predistortion to compensate for both power amplifier non-linearity and memory effects according to one embodiment of the present disclosure. It should be noted that the wireless transmitter 10 is exemplary and is not intended to limit the scope of the present disclosure. Further, while the wireless transmitter 10 is a wireless transmitter, the concepts disclosed herein are also applicable to wired
  • the wireless transmitter 10 includes a transmit path that includes a baseband signal source 12, a predistortion subsystem 14, a modulation and upconversion sub-system 16, a power amplifier (PA) 18, and a filter 20 connected as shown.
  • the baseband signal source 12 generates and outputs a baseband input signal to the predistortion sub-system 14.
  • the predistortion sub-system 14 predistorts the baseband input signal to compensate for both non-linearity of the power amplifier 18 and long-term and short-term memory effects of the power amplifier 18 to thereby output a predistorted baseband signal.
  • the modulation and upconversion sub-system 16 modulates and upconverts the predistorted baseband signal to provide a power amplifier input signal.
  • the power amplifier 18 amplifies the power amplifier input signal to provide a power amplifier output signal, which is then filtered by the filter 20 to provide an output signal that is transmitted by the wireless transmitter 10.
  • the wireless transmitter 10 also includes a feedback path for adaptively configuring the predistortion sub-system 14.
  • the feedback path includes an attenuator 22, a downconversion and demodulation sub-system 24, and an adaptation sub-system 26 connected as shown.
  • the attenuator 22 receives the power amplifier output signal from the output of the power amplifier 18 via a coupler 28 and attenuates the power amplifier output signal by a factor 1/G, where G is a gain of the power amplifier 18, to provide an attenuated feedback signal.
  • the attenuated feedback signal is then demodulated and downconverted by the downconversion and demodulation sub-system 24 to provide a baseband feedback signal.
  • the adaptation sub-system 26 adaptively configures the predistortion sub-system 14 based on a comparison of the baseband feedback signal and the baseband input signal from the baseband signal source 12.
  • the adaptation sub-system 26 includes a difference function 30 and an adaptor 32 configured as shown.
  • the difference function 30 generates an error signal that is indicative of a difference between the baseband input signal and the baseband feedback signal.
  • the adaptor 32 Based on the error signal and, in this embodiment, the baseband input signal and the baseband feedback signal, the adaptor 32 configures predistortion parameters (e.g., coefficients) of the predistortion sub-system 14 in such a manner as to minimize the error signal.
  • FIG. 2 is a block diagram of the predistortion sub-system 14 of Figure 1 according to one embodiment of the present disclosure.
  • the predistortion sub-system 14 includes a memory-less predistortion component 34, an Infinite Impulse Response (M R) filter 36, and a Finite Impulse Response (FI R) filter 38 connected in series as shown.
  • the memory-less predistortion component 34 compensates for the non-linearity of the power amplifier 18 ( Figure 1 ) using a memory-less model of the non-linearity of the power amplifier 18.
  • the M R filter 36 compensates for long-term memory effects of the power amplifier 18, whereas the FI R filter 38 compensates for short-term memory effects of the power amplifier 1 8.
  • the impulse response of the M R filter 36 is very long relative to that of the FI R filter 38, the M R filter 36 is not well suited to compensate for short-term memory effects.
  • the MR filter 36 has stability issues at high adaptation rates.
  • the FIR filter 38 is not well suited to compensate for long-term memory effects because the complexity of the FI R filter 38 for long-term memory effects becomes prohibitive. Rather, because the impulse response of the FIR filter 38 is very short relative to that of the M R filter 36, the FIR filter 38 is well suited to compensate for short-term memory effects. In addition, because the FI R filter 38 does not include a feedback path, the FI R filter 38 does not suffer from stability issues at high adaptation rates.
  • the predistortion sub-system 14 utilizes the MR filter 36 and the FI R filter 38 such that the MR filter 36
  • the memory-less predistortion component 34 is adaptively configured by the adaptation sub-system 26 ( Figure 1 ) to compensate for the non-linearity of the power amplifier 18 using a memory-less model of the non-linearity of the power amplifier 1 8, which is denoted as F(.).
  • F(.) is preferably a polynomial and may be implemented as, for example, a Volterra series which includes power terms as well as cross terms between different taps or an interpolating look-up table.
  • the memory-less model of the non-linearity of the power amplifier 18 is defined by memory-less model parameters received from the adaptation sub-system 26.
  • the adaptation sub-system 26 may configure the memory-less model parameters and thus the memory-less predistortion component 34 using any suitable technique.
  • the memory-less model parameters may be adaptively configured by minimizing an error metric such as, for example, a square of an error between a baseband input signal and a baseband feedback signal.
  • the MR filter 36 generally operates to compensate for long-term memory effects of the power amplifier 18.
  • the adaptation sub-system 26 adaptively configures the MR filter 36 to model the long-term memory effects of the power amplifier 18 via a number of long-term memory effects parameters.
  • the long-term memory effects parameters include coefficients that define the MR filter 36, and the adaptation sub-system 26 calculates or otherwise determines the coefficients for the MR filter 36 using a minimization algorithm such as, for example, least mean square or recursive least squares.
  • the adaptation sub-system 26 updates the long-term memory effects parameters of the MR filter 36 at a desired adaptation rate. Again, due to the long impulse response of the MR filter 36, the MR filter 36 models the long-term memory effects of the power amplifier 18. Note that if there are no long-term memory effects, the adaptation sub-system 26 may configure the long-term memory effects parameters such that the MR filter 36 is deactivated, or in other words operates in a pass-through mode of operation. Because the MR filter 36 includes both feedforward and feedback paths, the MR filter 36 will become unstable at high adaptation rates. Therefore, the adaptation rate of the MR filter 36 is preferably set to a relatively low adaptation rate at which the MR filter 36 is known to be stable. For example, a threshold adaptation rate above which the MR filter 36 becomes unstable may be experimentally or otherwise determined. The adaptation rate for the MR filter 36 may then be set to a rate below the threshold adaptation rate.
  • the FIR filter 38 generally operates to compensate for the short-term memory effects of the power amplifier 18 that are not compensated for by the MR filter 36.
  • the adaptation sub-system 26 adaptively configures the FIR filter 38 to model the short-term memory effects of the power amplifier 18 via a number of short-term memory effects parameters.
  • the short-term memory effects parameters include coefficients that define the FIR filter 38, and the adaptation sub-system 26 calculates or otherwise determines the coefficients for the FIR filter 38 using a minimization algorithm such as, for example, least mean square or recursive least squares.
  • the adaptation sub-system 26 updates the short-term memory effects parameters at a relatively high adaptation rate that is sufficient for the FIR filter 38 to model the short-term memory effects of the power amplifier 18.
  • the adaptation rate for the FIR filter 38 is greater than the adaptation rate for the MR filter 36.
  • the adaptation subsystem 26 configures the MR filter 36 and the FIR filter 38 separately.
  • the memory effects that classify as "long-term” memory effects and the memory effects that classify as “short-term” memory effects will typically vary depending on the particular implementation.
  • the long-term memory effects may be those on the order of microseconds, milliseconds, or greater whereas the short-term memory effects may be those on the order of 10 to 50 nanoseconds.
  • the exact values for the adaptation rates of the MR filter 36 and the FIR filter 38 will vary depending on the particular implementation. However, in general, the adaptation rate for the FIR filter 38 will be greater than the adaptation rate for the MR filter 36.
  • the memory-less predistortion component 34 receives the baseband input signal, which is denoted as x[n], from the baseband signal source 12.
  • the memory-less predistortion component 34 predistorts the baseband input signal x[n] based on the memory-less model (F(.)) of the non- linearity of the power amplifier 18 to thereby output a predistorted baseband signal yML.[n], which is also referred to herein as an initial predistorted baseband signal.
  • the predistorted baseband signal yM_.[n] is provided as a baseband input signal xnR[n] to the MR filter 36.
  • the MR filter 36 further predistorts the baseband input signal xnR[n] input to the MR filter 36 to compensate for the long-term memory effects of the power amplifier 18 to thereby output a predistorted baseband signal ynR[n], which is also referred to herein as an intermediate predistorted baseband signal.
  • the predistorted baseband signal ynR[n] is provided as a baseband input signal XFIR[I"I] to the FIR filter 38.
  • the FIR filter 38 further predistorts the baseband input signal XFIR[I"I] input to the FIR filter 38 to compensate for the short-term memory effects of the power amplifier 18 to thereby output the predistorted baseband signal, denoted as y[n], to the modulation and upconversion sub-system 16 ( Figure 1 ).
  • FIG. 3 is a block diagram of an exemplary embodiment of the MR filter 36.
  • the MR filter 36 includes a number of delays, or taps, 40-1 through 40-M, multipliers 42-1 through 42-M, adders 44-1 through 44-M, multipliers 46-1 through 46-N, and adders 48-1 through 48-N connected as shown.
  • the multipliers 42-1 through 42-M and the adders 44-1 through 44-M form corresponding feedback paths of the MR filter 36.
  • the multipliers 46-1 through 46-N and the adders 48-1 through 48-N form corresponding feedforward paths of the MR filter 36.
  • Coefficients ai through aM and bi through bN are the long-term memory parameters adaptively configured by the
  • the MR filter 36 implements the following mathematical representation of the MR filter 36:
  • FIG. 4 is a block diagram of an exemplary embodiment of the FIR filter 38.
  • the FIR filter 38 includes a number of delays, or taps, 50- 1 through 50-N, multipliers 52-1 through 52-N, and adders 54-1 through 54-N-1 connected as shown.
  • Coefficients through WN are the short-term memory parameters adaptively configured by the predistortion sub-system 14 ( Figures 1 and 2) to compensate for the short-term memory effects of the power amplifier 18.
  • the FIR filter 38 implements the following mathematical representation of the FIR filter 38:
  • Figure 5 is a block diagram of the predistortion sub-system 14 of Figure 1 according to another embodiment of the present disclosure.
  • the predistortion sub-system 14 of Figure 5 is substantially the same as that of Figure 2. However, in this embodiment, the ordering of the MR filter 36 and the FIR filter 38 is reversed. Otherwise, the predistortion sub-system 14 is the same as that described above. It should be noted that Figure 5 illustrates that the ordering of the MR filter 36 and the FIR filter 38 is not critical. Also, while the memory-less predistortion component 34 is shown in both the embodiment of Figure 2 and the embodiment of Figure 5 as being before the MR filter 36 and the FIR filter 38, the predistortion sub-system 14 is not limited thereto. For instance, the memory-less predistortion component 34 may alternatively follow the MR filter 36 and the FIR filter 38.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Power Engineering (AREA)
  • Amplifiers (AREA)
PCT/IB2013/050279 2012-02-28 2013-01-11 Fir/iir filter predistorter for power amplifiers exhibiting short-term and/or long-term memory effects WO2013128300A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
EP13707916.6A EP2820762B1 (en) 2012-02-28 2013-01-11 Fir/iir filter predistorter for power amplifiers exhibiting short-term and/or long-term memory effects
IN1727KON2014 IN2014KN01727A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 2012-02-28 2013-01-11

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US13/407,205 US8798559B2 (en) 2012-02-28 2012-02-28 FIR/IIR filter predistorter for power amplifiers exhibiting short-term and/or long-term memory effects
US13/407,205 2012-02-28

Publications (1)

Publication Number Publication Date
WO2013128300A1 true WO2013128300A1 (en) 2013-09-06

Family

ID=47833315

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB2013/050279 WO2013128300A1 (en) 2012-02-28 2013-01-11 Fir/iir filter predistorter for power amplifiers exhibiting short-term and/or long-term memory effects

Country Status (4)

Country Link
US (1) US8798559B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
EP (1) EP2820762B1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
IN (1) IN2014KN01727A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
WO (1) WO2013128300A1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11356065B2 (en) 2018-04-25 2022-06-07 Wupatec System and method of baseband linearization for a class G radiofrequency power amplifier

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9831898B2 (en) 2013-03-13 2017-11-28 Analog Devices Global Radio frequency transmitter noise cancellation
US10243678B2 (en) * 2013-10-28 2019-03-26 National Instruments Corporation Linearization of radio frequency transceivers and test systems through dynamic extraction of complex nonlinear models thereof
WO2015123668A1 (en) 2014-02-14 2015-08-20 University Of Southern California Hybrid-based cancellation in presence of antenna mismatch
US9912358B2 (en) * 2015-03-20 2018-03-06 Analog Devices Global Method of and apparatus for transmit noise reduction at a receiver
US9912326B2 (en) 2015-09-08 2018-03-06 Abtum Inc. Method for tuning feed-forward canceller
US9866201B2 (en) 2015-09-08 2018-01-09 Abtum Inc. All-acoustic duplexers using directional couplers
US10581650B2 (en) 2015-09-08 2020-03-03 Qorvo Us, Inc. Enhancing isolation in radio frequency multiplexers
US9762416B2 (en) * 2015-09-08 2017-09-12 Abtum Inc. Reflection coefficient reader
US9755668B2 (en) 2015-09-30 2017-09-05 Abtum Inc. Radio frequency complex reflection coefficient reader
US10038458B2 (en) 2015-10-06 2018-07-31 Abtum Inc. Reflection-based radio-frequency multiplexers
KR102527018B1 (ko) 2015-10-12 2023-04-27 압툼 인크. 하이브리드 커플러 기반 무선 주파수 멀티플렉서
JP6720697B2 (ja) * 2016-05-27 2020-07-08 日本電気株式会社 歪補償回路、歪補償方法及び送信装置
KR102419926B1 (ko) 2016-09-21 2022-07-11 코르보 유에스, 인크. 하이브리드 기반 무선 주파수 듀플렉서 및 멀티플렉서의 향상된 아이솔레이션
US10148296B2 (en) * 2016-12-02 2018-12-04 Mediatek, Inc. Transmitter, communication unit and methods for limiting spectral re-growth
GB2563092A (en) * 2017-06-02 2018-12-05 Cirrus Logic Int Semiconductor Ltd Audio amplifiers
GB2563094A (en) * 2017-06-02 2018-12-05 Cirrus Logic Int Semiconductor Ltd Audio amplifiers
CN112567628B (zh) * 2018-08-29 2024-12-17 住友电气工业株式会社 失真补偿设备、无线通信器和预失真器
US11387790B2 (en) 2019-01-24 2022-07-12 Analog Devices International Unlimited Company Power semiconductor device with charge trapping compensation
US10985951B2 (en) 2019-03-15 2021-04-20 The Research Foundation for the State University Integrating Volterra series model and deep neural networks to equalize nonlinear power amplifiers
US11533070B2 (en) 2019-12-23 2022-12-20 Analog Devices International Unlimited Company Systems and methods of compensating for narrowband distortion in power semiconductor devices
CN113037224B (zh) * 2019-12-25 2024-06-25 珠海全志科技股份有限公司 跳频数字预失真训练装置、方法和跳频数字预失真装置
US11563409B2 (en) 2020-10-26 2023-01-24 Analog Devices International Unlimited Company Configurable non-linear filter for digital pre-distortion
JP7188653B1 (ja) * 2021-02-25 2022-12-13 三菱電機株式会社 データ処理装置およびレーダ装置
US11539331B2 (en) 2021-04-12 2022-12-27 Cirrus Logic, Inc. Signal amplitude-selected signal predistortion in an amplifier

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050195919A1 (en) * 2004-03-03 2005-09-08 Armando Cova Digital predistortion system and method for high efficiency transmitters
US20100048149A1 (en) * 2008-08-21 2010-02-25 Tang Clive K Techniques for Adaptive Predistortion Direct Current Offset Correction in a Transmitter
EP2244380A1 (en) * 2008-01-15 2010-10-27 Mitsubishi Electric Corporation Predistorter

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7071777B2 (en) * 2003-12-02 2006-07-04 Motorola, Inc. Digital memory-based predistortion technique
US7366252B2 (en) * 2004-01-21 2008-04-29 Powerwave Technologies, Inc. Wideband enhanced digital injection predistortion system and method
US7577211B2 (en) * 2004-03-01 2009-08-18 Powerwave Technologies, Inc. Digital predistortion system and method for linearizing an RF power amplifier with nonlinear gain characteristics and memory effects
KR20100014339A (ko) * 2006-12-26 2010-02-10 달리 시스템즈 씨오. 엘티디. 다중 채널 광대역 통신 시스템에서의 기저 대역 전치 왜곡 선형화를 위한 방법 및 시스템

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050195919A1 (en) * 2004-03-03 2005-09-08 Armando Cova Digital predistortion system and method for high efficiency transmitters
EP2244380A1 (en) * 2008-01-15 2010-10-27 Mitsubishi Electric Corporation Predistorter
US20100048149A1 (en) * 2008-08-21 2010-02-25 Tang Clive K Techniques for Adaptive Predistortion Direct Current Offset Correction in a Transmitter

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11356065B2 (en) 2018-04-25 2022-06-07 Wupatec System and method of baseband linearization for a class G radiofrequency power amplifier

Also Published As

Publication number Publication date
IN2014KN01727A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 2015-10-23
EP2820762B1 (en) 2016-09-21
US20130222059A1 (en) 2013-08-29
US8798559B2 (en) 2014-08-05
EP2820762A1 (en) 2015-01-07

Similar Documents

Publication Publication Date Title
EP2820762B1 (en) Fir/iir filter predistorter for power amplifiers exhibiting short-term and/or long-term memory effects
US10985951B2 (en) Integrating Volterra series model and deep neural networks to equalize nonlinear power amplifiers
CN106031027B (zh) 用于开关模式功率放大器的数字预失真的方法及设备
KR100480278B1 (ko) 광대역 전력 증폭기를 위한 디지털 전치보상기 및 그적응화 방법
US7899416B2 (en) RF transmitter with heat compensation and method therefor
US8649745B2 (en) Adaptive predistortion for a non-linear subsystem based on a model as a concatenation of a non-linear model followed by a linear model
US9374044B2 (en) Architecture of nonlinear RF filter-based transmitter
US8736365B2 (en) Broadband linearization module and method
EP2826142B1 (en) Architecture and the training method of a pa dpd system with space mapping applied in the predistorter
JP2019135876A (ja) 基底帯域デジタル前置歪アーキテクチャ
US9088472B1 (en) System for compensating for I/Q impairments in wireless communication system
US20130243117A1 (en) Apparatus and method for a flexible digital predistortion architecture for coarse-to-fine compensation
CN104115408B (zh) 用于非线性rf组件的低带宽预失真子系统的体系结构
US10075310B2 (en) Adaptive linearizer
KR101470817B1 (ko) 복수의 비선형 증폭기에 대하여 단일 피드백 회로를 사용하는 전치보상 장치 및 방법
Mahil et al. Rational function based predistorter for traveling wave tube amplifiers
EP3061185B1 (en) Pre-distortion based power control
Taringou et al. Polynomial-based pre-distortion for wideband RF transmitters using single frequency signal

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 13707916

Country of ref document: EP

Kind code of ref document: A1

DPE1 Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101)
REEP Request for entry into the european phase

Ref document number: 2013707916

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2013707916

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: DE