WO2012073477A1 - Dispositif d'écran à plasma, et procédé d'excitation de celui-ci - Google Patents

Dispositif d'écran à plasma, et procédé d'excitation de celui-ci Download PDF

Info

Publication number
WO2012073477A1
WO2012073477A1 PCT/JP2011/006625 JP2011006625W WO2012073477A1 WO 2012073477 A1 WO2012073477 A1 WO 2012073477A1 JP 2011006625 W JP2011006625 W JP 2011006625W WO 2012073477 A1 WO2012073477 A1 WO 2012073477A1
Authority
WO
WIPO (PCT)
Prior art keywords
voltage
data electrode
data
voltage side
electrode
Prior art date
Application number
PCT/JP2011/006625
Other languages
English (en)
Japanese (ja)
Inventor
岩見 隆
Original Assignee
パナソニック株式会社
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by パナソニック株式会社 filed Critical パナソニック株式会社
Publication of WO2012073477A1 publication Critical patent/WO2012073477A1/fr

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/22Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
    • G09G3/28Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
    • G09G3/288Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
    • G09G3/291Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes
    • G09G3/294Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes for lighting or sustain discharge
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/22Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
    • G09G3/28Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
    • G09G3/288Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
    • G09G3/296Driving circuits for producing the waveforms applied to the driving electrodes
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/06Details of flat display driving waveforms
    • G09G2310/066Waveforms comprising a gently increasing or decreasing portion, e.g. ramp

Definitions

  • the present invention relates to a plasma display device which is an image display device using an AC surface discharge type plasma display panel and a driving method of the plasma display device.
  • a typical AC surface discharge type panel as a plasma display panel (hereinafter abbreviated as “panel”) has a large number of discharge cells formed between a front substrate and a rear substrate that are arranged to face each other.
  • a plurality of pairs of display electrodes composed of a pair of scan electrodes and sustain electrodes are formed on the front glass substrate in parallel with each other.
  • a dielectric layer and a protective layer are formed so as to cover the display electrode pairs.
  • the back substrate has a plurality of parallel data electrodes formed on the glass substrate on the back side, a dielectric layer is formed so as to cover the data electrodes, and a plurality of barrier ribs are formed thereon in parallel with the data electrodes. ing. And the fluorescent substance layer is formed in the surface of a dielectric material layer, and the side surface of a partition.
  • the front substrate and the rear substrate are arranged opposite to each other and sealed so that the display electrode pair and the data electrode are three-dimensionally crossed.
  • a discharge gas containing xenon at a partial pressure ratio of 5% is sealed, and a discharge cell is formed in a portion where the display electrode pair and the data electrode face each other.
  • ultraviolet rays are generated by gas discharge in each discharge cell, and the phosphors of each color of red (R), green (G) and blue (B) are excited and emitted by the ultraviolet rays. Display an image.
  • the subfield method is generally used as a method for driving the panel.
  • one field is divided into a plurality of subfields, and gradation display is performed by causing each discharge cell to emit light or not emit light in each subfield.
  • Each subfield has an initialization period, an address period, and a sustain period.
  • an initialization waveform is applied to each scan electrode, and an initialization operation is performed to generate an initialization discharge in each discharge cell.
  • wall charges necessary for the subsequent address operation are formed, and priming particles (excited particles for generating the discharge) for generating the address discharge stably are generated.
  • the scan pulse is sequentially applied to the scan electrodes, and the address pulse is selectively applied to the data electrodes based on the image signal to be displayed.
  • an address discharge is generated between the scan electrode and the data electrode of the discharge cell to emit light, and a wall charge is formed in the discharge cell (hereinafter, these operations are also collectively referred to as “address”). ).
  • the number of sustain pulses based on the luminance weight determined for each subfield is alternately applied to the display electrode pairs composed of the scan electrodes and the sustain electrodes.
  • a sustain discharge is generated in the discharge cell that has generated the address discharge, and the phosphor layer of the discharge cell emits light (hereinafter referred to as “lighting” that the discharge cell emits light by the sustain discharge, and “non-emitting”). Also written as “lit”.)
  • each discharge cell is made to emit light with the luminance according to the luminance weight.
  • each discharge cell of the panel is caused to emit light with a luminance corresponding to the gradation value of the image signal, and an image is displayed in the image display area of the panel.
  • the plasma display device has a scan electrode drive circuit, a sustain electrode drive circuit, and a data electrode drive circuit in order to generate a drive voltage waveform necessary for image display.
  • the drive voltage waveform generated in the scan electrode drive circuit is applied to the scan electrode
  • the drive voltage waveform generated in the sustain electrode drive circuit is applied to the sustain electrode
  • the drive voltage waveform generated in the data electrode drive circuit is applied to the data electrode.
  • the data electrode When viewed from the data electrode drive circuit, the data electrode is a capacitive load (load capacity).
  • a plasma display device is disclosed in which a power recovery unit is added to a power source that supplies power to a data electrode driving circuit (see, for example, Patent Document 1).
  • this power supply reduces power consumption by resonating the load capacitance and the recovery coil and supplying power to the data electrode driving circuit.
  • the image data is data generated based on an image signal in order to display an image on the panel.
  • Patent Document 2 A plasma display device that improves this point is also disclosed (see, for example, Patent Document 2).
  • the output amplitude of the power recovery unit added to the power supply is controlled according to the image data.
  • the power consumption in the plasma display device can be reduced by adding the power recovery unit to the power source that supplies power to the data electrode driving circuit.
  • the power recovery unit if a power recovery unit is added to the power supply, the voltage supplied to the data electrode drive circuit tends to be unstable, and the address discharge may become unstable. When the address discharge becomes unstable, the image display quality in the plasma display device is degraded.
  • the present invention includes a panel having a plurality of display electrode pairs and a plurality of data electrodes, and a data electrode driving circuit for applying a writing pulse to the data electrodes, the data electrode driving circuit having a writing pulse for each writing cycle in a writing period.
  • the high voltage side voltage or the low voltage side voltage of the write pulse is applied to each data electrode.
  • the data electrode driving circuit includes an output buffer having a high-voltage side switch that outputs a high-voltage side voltage and a low-voltage side switch that outputs a low-voltage side voltage for each of the data electrodes.
  • the output buffer turns off the low-voltage side switch and turns on the high-voltage side switch during the first transition period provided in the write cycle when the voltage of the write pulse changes from the low-voltage side voltage to the high-voltage side voltage. To high voltage.
  • the high-voltage side switch is turned off and the low-voltage side switch is turned on during the second transition period provided in the write cycle. To. Then, the second transition period and the first transition period immediately after the second transition period are separated in time.
  • the data electrode driving circuit calculates a substantial load capacity between adjacent data electrodes, and the data electrode having a relatively large substantial load capacity is substantially
  • the high voltage side switch and the low voltage side switch may be controlled for each output buffer so that the start time of the first transition period or the second transition period is earlier than the data electrode having a relatively small load capacity.
  • the data electrode driving circuit is constituted by using a plurality of integrated circuits in which a plurality of output buffers are integrated.
  • the substantial load capacitance generated for each data electrode is determined.
  • the high-voltage side switch and the low-voltage side switch are integrated so that the start time of the first transition period or the second transition period is earlier than that of the integrated circuit with a small maximum value. You may control for every circuit.
  • the present invention also includes a panel having a plurality of display electrode pairs and a plurality of data electrodes, and a data electrode driving circuit for applying an address pulse to the data electrodes, and the data electrode driving circuit is provided for each address period in the address period.
  • a high voltage side voltage of an address pulse or a low voltage side voltage of an address pulse is applied to each data electrode.
  • the data electrode driving circuit includes an output buffer having a high-voltage side switch that outputs a high-voltage side voltage and a low-voltage side switch that outputs a low-voltage side voltage for each of the data electrodes.
  • the output buffer turns off the low-voltage side switch and turns on the high-voltage side switch during the first transition period provided in the write cycle when the voltage of the write pulse changes from the low-voltage side voltage to the high-voltage side voltage. To high voltage.
  • the high-voltage side switch is turned off and the low-voltage side switch is turned on during the second transition period provided in the write cycle.
  • the second transition period and the first transition period immediately after the second transition period are temporally separated.
  • one field includes a plurality of subfields each having an address period and a sustain period, and in the address period, a write cycle is applied to a data electrode of a panel having a plurality of display electrode pairs and a plurality of data electrodes.
  • This is a driving method of a plasma display device in which an address pulse is applied every time.
  • the voltage of the write pulse is changed from the low voltage side voltage to the high voltage side voltage in the first transition period provided in the write cycle, and the voltage of the write pulse is changed in the second transition period provided in the write cycle. Transition from high voltage to low voltage. Then, the second transition period and the first transition period immediately after the second transition period are separated in time.
  • FIG. 1 is an exploded perspective view showing a structure of a panel used in the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 2 is an electrode array diagram of the panel used in the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 3 is a diagram schematically showing the interelectrode capacitance of the panel used in the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 4 is a diagram schematically showing drive voltage waveforms applied to each electrode of the panel used in the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 5 is a diagram schematically showing an example of a circuit block constituting the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 1 is an exploded perspective view showing a structure of a panel used in the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 2 is an electrode array diagram of the panel used in the plasma display
  • FIG. 6 is a circuit diagram schematically showing a configuration of an output buffer included in the data electrode driving circuit of the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 7 is a timing chart schematically showing an example of the operation of the data electrode driving circuit of the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 8A is a circuit diagram schematically showing a configuration of an output buffer provided in the data electrode driving circuit of the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 8B is a diagram schematically showing an example of the operating state of the output buffer provided in the data electrode driving circuit of the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 8C is a diagram schematically showing another example of the operating state of the output buffer provided in the data electrode driving circuit of the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 8D is a diagram schematically showing another example of the operating state of the output buffer provided in the data electrode driving circuit of the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 8E is a diagram schematically showing another example of the operating state of the output buffer provided in the data electrode driving circuit of the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 9 is a circuit diagram schematically showing a configuration of a data electrode driving circuit of the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 10 is a diagram schematically showing an example of a circuit block constituting the plasma display device in accordance with the second exemplary embodiment of the present invention.
  • FIG. 11 is a circuit diagram schematically showing a configuration of a data electrode driving circuit of the plasma display device in accordance with the second exemplary embodiment of the present invention.
  • FIG. 12 is a timing chart schematically showing an example of the operation of the data electrode driving circuit of the plasma display device in accordance with the second exemplary embodiment of the present invention.
  • FIG. 13 is a circuit diagram schematically showing a configuration of a data electrode driving circuit of the plasma display device in accordance with the third exemplary embodiment of the present invention.
  • FIG. 11 is a circuit diagram schematically showing a configuration of a data electrode driving circuit of the plasma display device in accordance with the second exemplary embodiment of the present invention.
  • FIG. 12 is a timing chart schematically showing an example of the operation of the data electrode driving circuit of the plasma display device in accordance with the second exemplary embodiment of the present invention.
  • FIG. 13
  • FIG. 14 is a timing chart schematically showing an example of the operation of the data electrode driving circuit of the plasma display device in accordance with the third exemplary embodiment of the present invention.
  • FIG. 15 is a circuit diagram schematically showing a configuration of a data electrode driving circuit of the plasma display device in accordance with the fourth exemplary embodiment of the present invention.
  • FIG. 16 is a timing chart schematically showing an example of the operation of the data electrode driving circuit of the plasma display device in accordance with the fourth exemplary embodiment of the present invention.
  • FIG. 1 is an exploded perspective view showing the structure of panel 10 used in the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • a plurality of display electrode pairs 14 each including a scanning electrode 12 and a sustaining electrode 13 are formed on a glass front substrate 11.
  • a dielectric layer 15 is formed so as to cover the scan electrode 12 and the sustain electrode 13, and a protective layer 16 is formed on the dielectric layer 15.
  • This protective layer 16 has been used as a panel material in order to lower the discharge start voltage in the discharge cell, and has a large secondary electron emission coefficient and durability when neon (Ne) and xenon (Xe) gas is sealed. It is made of a material mainly composed of magnesium oxide (MgO).
  • a plurality of data electrodes 22 are formed on the rear substrate 21, a dielectric layer 23 is formed so as to cover the data electrodes 22, and a grid-like partition wall 24 is further formed thereon.
  • a phosphor layer 25R that emits red (R)
  • a phosphor layer 25G that emits green (G)
  • a phosphor layer 25B that emits blue (B).
  • the phosphor layer 25R, the phosphor layer 25G, and the phosphor layer 25B are collectively referred to as a phosphor layer 25.
  • the front substrate 11 and the rear substrate 21 are arranged to face each other so that the display electrode pair 14 and the data electrode 22 intersect each other with a minute space therebetween, and a discharge space is provided in the gap between the front substrate 11 and the rear substrate 21.
  • the outer peripheral part is sealed with sealing materials, such as glass frit. Then, for example, a mixed gas of neon and xenon is sealed in the discharge space inside as a discharge gas.
  • the discharge space is divided into a plurality of sections by the partition walls 24, and discharge cells are formed at the intersections between the display electrode pairs 14 and the data electrodes 22.
  • one pixel is composed of three consecutive discharge cells arranged in the direction in which the display electrode pair 14 extends.
  • the three discharge cells are a discharge cell having a phosphor layer 25R and emitting red (R) (red discharge cell), and a discharge cell having a phosphor layer 25G and emitting green (G) (green). And a discharge cell having a phosphor layer 25B and emitting blue (B) light (blue discharge cell).
  • the structure of the panel 10 is not limited to the above-described structure, and may be, for example, provided with a stripe-shaped partition wall.
  • FIG. 2 is an electrode array diagram of panel 10 used in the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • the panel 10 includes n scan electrodes SC (1) to scan electrodes SC (n) (scan electrodes 12 in FIG. 1) and n sustain electrodes SU (1) to (horizontal direction (row direction)).
  • Sustain electrodes SU (n) (sustain electrodes 13 in FIG. 1) are arranged and m data electrodes D (1) to D (m) (data electrodes in FIG. 1) extended in the vertical direction (column direction). 22) are arranged.
  • a cell is formed.
  • m discharge cells are formed on one pair of display electrodes 14 and m / 3 pixels are formed.
  • the interelectrode capacitance exists between the electrodes of the electrodes arranged in this way.
  • FIG. 3 is a diagram schematically showing the interelectrode capacitance of panel 10 used in the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 3 as an example, five scan electrodes SC (i ⁇ 2) to scan electrode SC (i + 2), five sustain electrodes SU (i ⁇ 2) to sustain electrode SU (i + 2), Data electrodes D (j ⁇ 2) to data electrode D (j + 3) are shown, and the interelectrode capacitance related to the data electrode 22 is shown.
  • a display electrode pair composed of scan electrode SC (i) and sustain electrode SU (i) is indicated by one thick horizontal line.
  • capacitor Cs exists in each of the regions where the display electrode pair 14 and the data electrode 22 intersect. Further, “capacitance Cc” exists between the data electrodes 22 adjacent to each other.
  • One data electrode D (j) intersects n scan electrodes SC (1) to scan electrode SC (n) and n sustain electrodes SU (1) to sustain electrode SU (n). That is, one data electrode D (j) intersects n display electrode pairs 14. Therefore, in the panel 10, a capacitance (n ⁇ Cs) exists between one data electrode D (j) and the display electrode pair 14.
  • the capacity (n ⁇ Cs) is expressed as “capacity Cg”.
  • one data electrode D (j) has a capacitance Cc between the data electrode D (j + 1) adjacent to the right side and a capacitance between the data electrode D (j ⁇ 1) adjacent to the left side. Cc exists.
  • the capacitance Cg, the capacitance Cc, and the capacitance Cc exist in one data electrode D (j)
  • the total load capacitance in one data electrode D (j) is the capacitance (Cg + 2Cc). . Therefore, in the panel 10, a capacitance (Cg + 2Cc) exists in each of the data electrodes 22.
  • the plasma display device in the present embodiment drives the panel 10 by the subfield method.
  • the subfield method one field of an image signal is divided into a plurality of subfields on the time axis, and a luminance weight is set for each subfield. Therefore, each field has a plurality of subfields having different luminance weights.
  • Each subfield has an initialization period, an address period, and a sustain period. Based on the image signal, light emission / non-light emission of each discharge cell is controlled for each subfield. That is, a plurality of gradations based on the image signal are displayed on the panel 10 by combining the light-emitting subfield and the non-light-emitting subfield based on the image signal.
  • an initializing operation is performed in which initializing discharge is generated in the discharge cells and wall charges necessary for the address discharge in the subsequent address period are formed on each electrode.
  • a scan pulse is applied to the scan electrode 12 and an address pulse is selectively applied to the data electrode 22 to selectively generate an address discharge in the discharge cells to emit light. Then, an address operation is performed to form wall charges in the discharge cells for generating a sustain discharge in the subsequent sustain period.
  • the sustain pulses of the number obtained by multiplying the luminance weight set in each subfield by a predetermined proportional constant are alternately applied to the scan electrode 12 and the sustain electrode 13 to generate the address discharge in the immediately preceding address period.
  • a sustain discharge is generated in the discharge cell, and a sustain operation for emitting light from the discharge cell is performed.
  • This proportionality constant is a luminance multiple. For example, when the luminance multiple is twice, the sustain pulse is applied four times to each of the scan electrode 12 and the sustain electrode 13 in the sustain period of the subfield having the luminance weight “2”. Therefore, the number of sustain pulses generated in the sustain period is 8.
  • the luminance weight represents a ratio of the luminance magnitudes displayed in each subfield, and the number of sustain pulses corresponding to the luminance weight is generated in the sustain period in each subfield. Therefore, for example, the subfield with the luminance weight “8” emits light with a luminance about eight times that of the subfield with the luminance weight “1”, and emits light with about four times the luminance of the subfield with the luminance weight “2”.
  • one field is composed of eight subfields (subfield SF1, subfield SF2, subfield SF3, subfield SF4, subfield SF5, subfield SF6, subfield SF7, subfield SF8). If luminance weights of (1, 2, 4, 8, 16, 32, 64, 128) are set in each subfield of SF1 to subfield SF8, each discharge cell has a gradation value of “0”. The 256 gradation values up to the value “255” can be displayed.
  • each subfield is selectively emitted to emit each discharge cell with various gradation values, An image can be displayed on the panel 10.
  • the number of subfields constituting one field, the luminance weight of each subfield, and the like are not limited to the above-described numerical values.
  • the initializing operation includes all-cell initializing operation that generates initializing discharge in the discharge cells regardless of the operation of the immediately preceding subfield, and the address discharge is generated in the immediately preceding subfield addressing period and is maintained in the sustaining period.
  • an ascending rising waveform voltage and a descending falling waveform voltage are applied to the scan electrode 12 to generate an initializing discharge in all the discharge cells in the image display region. Then, among all the subfields, the all-cell initialization operation is performed in the initialization period of one subfield, and the selective initialization operation is performed in the initialization period of the other subfield.
  • the initialization period for performing the all-cell initialization operation is referred to as “all-cell initialization period”, and the subfield having the all-cell initialization period is referred to as “all-cell initialization subfield”.
  • An initialization period for performing the selective initialization operation is referred to as “selective initialization period”, and a subfield having the selective initialization period is referred to as “selective initialization subfield”.
  • the first subfield (subfield SF1) of each field is an all-cell initializing subfield, and the other subfields are selective initializing subfields.
  • the initializing discharge is generated in all the discharge cells at least once in one field, the addressing operation after the initializing operation for all the cells can be stabilized. Further, light emission not related to image display is only light emission due to discharge in the all-cell initializing operation in the subfield SF1. Therefore, the black luminance that is the luminance of the black display region where no sustain discharge occurs is only weak light emission in the all-cell initialization operation, and an image with high contrast can be displayed on the panel 10.
  • the number of subfields constituting one field and the luminance weight of each subfield are not limited to the above-described numerical values.
  • the structure which switches a subfield structure based on an image signal etc. may be sufficient.
  • FIG. 4 is a diagram schematically showing drive voltage waveforms applied to the respective electrodes of panel 10 used in the plasma display device in accordance with the first exemplary embodiment of the present invention.
  • FIG. 4 shows scan electrode SC (1) that performs the address operation first in the address period, scan electrode SC (n) that performs the address operation last in the address period (for example, scan electrode SC (1080)), and sustain electrode SU.
  • scan electrode SC (1) that performs the address operation first in the address period
  • scan electrode SC (n) that performs the address operation last in the address period
  • sustain electrode SU for example, scan electrode SC (1080)
  • sustain electrode SU for example, scan electrode SC (1080)
  • sustain electrode SU drive voltage waveforms applied to sustain electrode SU (n) and data electrode D (1) to data electrode D (m) are shown.
  • scan electrode SC (i), sustain electrode SU (i), and data electrode D (k) in the following are selected from each electrode based on image data (data indicating light emission / non-light emission for each subfield). Represents an electrode.
  • FIG. 4 shows driving voltage waveforms of two subfields, subfield SF1 and subfield SF2.
  • the subfield SF1 is a subfield for performing an all-cell initialization operation
  • the subfield SF2 is a subfield for performing a selective initialization operation. Therefore, the waveform shape of the drive voltage applied to the scan electrode 12 in the initialization period differs between the subfield SF1 and the subfield SF2.
  • the drive voltage waveform in the other subfield is substantially the same as the drive voltage waveform in subfield SF2 except that the number of sustain pulses generated in the sustain period is different.
  • the number of subfields constituting one field and the luminance weight of each subfield are not limited to the above values.
  • subfield SF1 which is an all-cell initialization subfield
  • the data electrode D (1) to the data electrode D (m) and the sustain electrode SU (1) to the sustain electrode SU (n) A voltage of 0 (V) is applied.
  • a voltage Vi1 is applied to scan electrode SC (1) to scan electrode SC (n) after voltage 0 (V) is applied, and an upward ramp waveform voltage (ramp voltage) gradually rising from voltage Vi1 to voltage Vi2. ) Is applied.
  • Voltage Vi1 is set to a voltage lower than the discharge start voltage with respect to sustain electrode SU (1) to sustain electrode SU (n), and voltage Vi2 is set to a voltage exceeding the discharge start voltage.
  • positive voltage Ve is applied to sustain electrode SU (1) to sustain electrode SU (n), and data electrode D (1) to data electrode D (m) are applied to data electrode D (1) to data electrode D (m).
  • a voltage of 0 (V) is applied.
  • Scan electrode SC (1) to scan electrode SC (n) are applied with a downward ramp waveform voltage (ramp voltage) that gently falls from voltage Vi3 toward negative voltage Vi4.
  • Voltage Vi3 is set to a voltage lower than the discharge start voltage with respect to sustain electrode SU (1) to sustain electrode SU (n), and voltage Vi4 is set to a voltage exceeding the discharge start voltage.
  • While this ramp voltage is applied to scan electrode SC (1) -scan electrode SC (n), scan electrode SC (1) -scan electrode SC (n) and sustain electrode SU (1) -sustain electrode of each discharge cell.
  • a weak initializing discharge occurs between SU (n) and between scan electrode SC (1) -scan electrode SC (n) and data electrode D (1) -data electrode D (m). .
  • negative wall voltage on scan electrode SC (1) to scan electrode SC (n) positive wall voltage on sustain electrode SU (1) to sustain electrode SU (n), and data electrode D (1)
  • the positive wall voltage on the data electrode D (m) is adjusted to a value suitable for the write operation.
  • a device for reducing power consumption is applied to the waveform shape of the address pulse applied to the data electrode D (1) to the data electrode D (m) in the subsequent address period. Details of this will be described later. Hereinafter, an outline of the write operation in the write period will be described.
  • a negative scan pulse with a negative voltage Va is applied to the scan electrode SC (1) of the first line (first row).
  • a positive address pulse having a positive voltage Vd is applied to the data electrode D (k) of the discharge cell that should emit light in the first line among the data electrodes D (1) to D (m).
  • a scan pulse of voltage Va is applied to the scan electrode SC (2) of the second line (second row), and the data electrode corresponding to the discharge cell that should emit light on the second line.
  • An address pulse of voltage Vd is applied to D (k).
  • address discharge occurs in the discharge cells of the second line to which the scan pulse and address pulse are simultaneously applied.
  • an address operation is performed in the discharge cell of the second line.
  • a scan pulse of voltage Va is applied to the scan electrode SC (i) of the i-th line in the i-th write cycle, and the data electrode D (k) corresponding to the discharge cell to emit light on the i-th line is applied.
  • An address pulse of voltage Vd is applied.
  • the same address operation is sequentially performed until the discharge cell on the n-th line, and the address period of the subfield SF1 ends.
  • voltage Ve applied to sustain electrode SU (1) to sustain electrode SU (n) in the latter half of the initialization period and voltage Ve applied to sustain electrode SU (1) to sustain electrode SU (n) in the address period may be used.
  • V voltage 0
  • Vs sustain pulse of positive voltage
  • the voltage difference between the scan electrode SC (i) and the sustain electrode SU (i) exceeds the discharge start voltage, and the sustain discharge is generated. And the fluorescent substance layer 25 light-emits with the ultraviolet-ray which generate
  • scan electrodes SC (1) to scan electrode SC (n) and sustain electrodes SU (1) to sustain electrode SU (n) are alternately supplied with the number of sustain pulses obtained by multiplying the brightness weight by a predetermined brightness multiple. Apply to.
  • the discharge cells that have generated the address discharge in the address period emit light with a luminance corresponding to the luminance weight.
  • subfield SF2 which is a selective initialization subfield
  • voltage Ve is applied to sustain electrode SU (1) to sustain electrode SU (n), and voltage 0 (V) is applied to data electrode D (1) to data electrode D (m).
  • Scan electrode SC (1) to scan electrode SC (n) have a ramp waveform voltage (ramp voltage) that gently falls from a voltage (for example, voltage 0 (V)) that is less than the discharge start voltage toward negative voltage Vi4.
  • Voltage Vi4 is set to a voltage exceeding the discharge start voltage with respect to sustain electrode SU (1) to sustain electrode SU (n).
  • the initializing operation in the subfield SF2 is a selective initializing operation in which the initializing discharge is selectively generated in the discharge cells that have performed the addressing operation in the address period of the immediately preceding subfield.
  • a drive voltage waveform similar to that in the address period of the subfield SF1 is applied to each electrode, and an address operation for accumulating wall voltage on each electrode of the discharge cell to emit light is performed.
  • the number of sustain pulses corresponding to the luminance weight is applied to scan electrode SC (1) to scan electrode SC (n) and sustain electrode SU (1) to sustain electrode SU ( n) alternately, and sustain discharge is generated in the discharge cells that have generated address discharge in the address period.
  • each subfield after subfield SF3 In the initialization period and address period of each subfield after subfield SF3, the same drive voltage waveform as that in the initialization period and address period of subfield SF2 is applied to each electrode. In the sustain period of each subfield after subfield SF3, the drive voltage waveform similar to that of subfield SF2 is applied to each electrode except for the number of sustain pulses generated in the sustain period.
  • FIG. 5 is a diagram schematically showing an example of a circuit block constituting the plasma display device 30 according to the first embodiment of the present invention.
  • the plasma display device 30 shown in the present embodiment includes a panel 10 and a drive circuit that drives the panel 10.
  • the drive circuit includes an image signal processing circuit 31, a data electrode drive circuit 32, a scan electrode drive circuit 33, a sustain electrode drive circuit 34, a timing generation circuit 35, and a power supply circuit (not shown) that supplies necessary power to each circuit block. It has.
  • the image signals input to the image signal processing circuit 31 are a red image signal, a green image signal, and a blue image signal.
  • the image signal processing circuit 31 sets each gradation value of red, green, and blue in each discharge cell based on the red image signal, the green image signal, and the blue image signal.
  • the input image signal includes a luminance signal (Y signal) and a saturation signal (C signal, or RY signal and BY signal, or u signal and v signal, etc.).
  • a red image signal, a green image signal, and a blue image signal are calculated based on the luminance signal and the saturation signal, and then each of the red, green, and blue tone values (represented by one field) is stored in each discharge cell. Tone value).
  • the red, green, and blue gradation values set in each discharge cell are associated with image data indicating lighting / non-lighting for each subfield (light emission / non-light emission corresponds to digital signals “1” and “0”). Data). That is, the image signal processing circuit 31 converts the red image signal, the green image signal, and the blue image signal into red image data, green image data, and blue image data and outputs the converted image data.
  • the timing generation circuit 35 generates various timing signals for controlling the operation of each circuit block based on the horizontal synchronization signal and the vertical synchronization signal.
  • the generated timing signal is supplied to each circuit block (data electrode drive circuit 32, scan electrode drive circuit 33, sustain electrode drive circuit 34, image signal processing circuit 31, etc.).
  • Scan electrode drive circuit 33 includes an initialization waveform generation circuit, a sustain pulse generation circuit, and a scan pulse generation circuit (not shown in FIG. 5), and generates a drive voltage waveform based on a timing signal supplied from timing generation circuit 35. It is prepared and applied to each of scan electrode SC (1) to scan electrode SC (n).
  • the initialization waveform generation circuit generates an initialization waveform to be applied to scan electrode SC (1) to scan electrode SC (n) during the initialization period based on the timing signal.
  • the sustain pulse generation circuit generates a sustain pulse to be applied to scan electrode SC (1) to scan electrode SC (n) during the sustain period based on the timing signal.
  • the scan pulse generation circuit includes a plurality of scan electrode drive ICs (scan ICs), and generates scan pulses to be applied to scan electrode SC (1) to scan electrode SC (n) during an address period based on a timing signal.
  • Sustain electrode drive circuit 34 includes a sustain pulse generation circuit and a circuit (not shown in FIG. 5) for generating voltage Ve, creates a drive voltage waveform based on the timing signal supplied from timing generation circuit 35, The voltage is applied to each of sustain electrode SU (1) to sustain electrode SU (n). In the sustain period, a sustain pulse is generated based on the timing signal and applied to sustain electrode SU (1) to sustain electrode SU (n).
  • the data electrode drive circuit 32 corresponds to each data electrode D (1) to data electrode D (m) based on the image data of each color output from the image signal processing circuit 31 and the timing signal supplied from the timing generation circuit 35. A write pulse is generated. Then, the data electrode drive circuit 32 applies the address pulse to the data electrodes D (1) to D (m) during the address period.
  • the data electrode driving circuit 32 has an output buffer provided for each of the data electrode D (1) to the data electrode D (m). This output buffer will be described with reference to FIG.
  • FIG. 6 is a circuit diagram schematically showing a configuration of an output buffer included in data electrode drive circuit 32 of plasma display device 30 according to the first exemplary embodiment of the present invention.
  • FIG. 6 shows only circuit blocks that constitute the output buffer, and other circuit blocks are omitted.
  • the data electrode drive circuit 32 has m output buffers provided for each of the data electrodes D (1) to D (m).
  • One output buffer has one high-voltage side switch QH that outputs the high-voltage side voltage Vd of the write pulse, and one low-voltage side switch QL that outputs the low-voltage side voltage 0 (V) of the write pulse. Therefore, the data electrode drive circuit 32 has m high-voltage side switches QH (1) to high-voltage side switches QH (m) and m low-voltage side switches QL (1) to low-voltage side switches QL (m). .
  • the data electrode driving circuit 32 turns on the low voltage side switch QL (j) corresponding to the data electrode D (j), thereby applying the low voltage side voltage 0 (V) of the write pulse to the data electrode D (j). Apply.
  • the data electrode driving circuit 32 applies the high-voltage side voltage Vd of the write pulse to the data electrode D (j) by turning on the high-voltage side switch QH (j) corresponding to the data electrode D (j).
  • the data electrode driving circuit 32 applies the high voltage side voltage Vd of the write pulse or the low voltage side voltage 0 (V) of the write pulse to the data electrode D (1) to the data electrode D (m) for each write cycle of the write period to be described later. ).
  • FIG. 1 Details of the address pulse applied to the data electrode D (1) to the data electrode D (m) will be described together with the operation of the data electrode drive circuit 32.
  • a first transition period Ta is provided at the beginning of each write cycle, and a second transition period Tb is provided at the end of each write cycle.
  • This write cycle is a period from the start to the end of one write operation, for example, a cycle from the start of generation of one scan pulse to the end of generation.
  • the voltage applied to the data electrode 22 is changed from the low voltage side voltage 0 (V) to the high voltage side voltage Vd during the first transition period Ta. It is during the second transition period Tb that the voltage applied to is shifted from the high voltage Vd to the low voltage 0 (V).
  • FIG. 7 is a timing chart schematically showing an example of the operation of the data electrode driving circuit 32 of the plasma display device 30 in the first exemplary embodiment of the present invention.
  • FIG. 7 shows three address periods (address period T (i ⁇ 1), address period T (i), address period T (i + 1)) in the address period as an example, and scan electrode SC (i ⁇ 1) ) To scanning electrode SC (i + 1) and data electrode D (j ⁇ 2) to driving electrode waveform applied to data electrode D (j + 3) by way of example.
  • FIG. 7 also shows that data electrode D (j-2), data electrode D (j-1), data electrode D (j) and data electrode D (j + 2) are written in address cycle T (i-1). A pulse is applied, no address pulse is applied to the data electrode D (j + 1) and the data electrode D (j + 3), and an address is written to the data electrode D (j + 1) and the data electrode D (j + 3) in the address period T (i).
  • a pulse is applied, an address pulse is not applied to the data electrode D (j-2), the data electrode D (j-1), the data electrode D (j), and the data electrode D (j + 2), and the address period T (i + 1 ), An address pulse is applied to data electrode D (j ⁇ 1), data electrode D (j) and data electrode D (j + 3), and data electrode D (j ⁇ 2), data electrode D (j + 1) and data electrode are applied.
  • D (j + 2) An example applying no pulse.
  • a negative polarity scan pulse of voltage Va is applied to the scan electrode SC (i-1) of the (i-1) th line.
  • an address pulse is applied to the data electrode D (j-2), the data electrode D (j-1), the data electrode D (j), and the data electrode D (j + 2).
  • the high-voltage side switch QH (j) and the high-voltage side switch QH (j + 2) are turned on, and the data electrode D (j-2), the data electrode D (j-1), the data electrode D (j), and the data electrode D
  • the high voltage Vd is applied to (j + 2), and the voltage of the data electrodes 22 is changed from the low voltage 0 (V) to the high voltage Vd.
  • an address pulse of voltage Vd is applied to data electrode D (j-2), data electrode D (j-1), data electrode D (j), and data electrode D (j + 2).
  • the address discharge is generated in the discharge cell on the (i-1) th line to which the scan pulse and the address pulse are simultaneously applied.
  • the high voltage side switch QH (j-2), the high voltage side switch QH (j-1), the high voltage side switch QH (j) and the high voltage side switch QH (j + 2) Turn off.
  • the voltage of the data electrode D (j ⁇ 2), the data electrode D (j ⁇ 1), the data electrode D (j), and the data electrode D (j + 2) is decreased from the high-voltage side voltage Vd.
  • the side voltage is changed to 0 (V).
  • the start time of the second transition period Tb is set to a different time for each of the data electrodes 22.
  • the start time of the second transition period Tb is set to one of the earliest start time t21, the next start time t22, and the latest start time t23 for each of the data electrodes 22.
  • the start time t21 is the start time of the second transition period Tb in the data electrode D (j + 2), and the second transition period Tb in the data electrode D (j-2) and the data electrode D (j)
  • the start time is the start time t22, and the start time of the second transition period Tb in the data electrode D (j ⁇ 1) is the start time t23.
  • the second transition period Tb starting from the start time t21 is referred to as “second transition period Tb1”
  • the second transition period Tb starting from the start time t22 is referred to as “second transition period”.
  • the second transition period Tb starting from the start time t23 is referred to as“ second transition period Tb3 ”.
  • the low voltage side switch QL (j + 2) of the output buffer is turned on, and the voltage of the data electrode D (j + 2) is changed from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the low voltage side switch QL (j-2) and the low voltage side switch QL (j) of the output buffer are turned on, and the data electrode D (j-2) and the data electrode D ( The voltage j) is transitioned from the high voltage Vd to the low voltage 0 (V).
  • the low voltage side switch QL (j-1) of the output buffer is turned on, and the voltage of the data electrode D (j-1) is changed from the high voltage side voltage Vd to the low voltage side voltage 0 ( Transition to V).
  • write pulses are applied to the data electrodes D (1) to D (m) from the output buffers corresponding to the data electrodes 22 at different timings.
  • a negative scan pulse of voltage Va is applied to the scan electrode SC (i) on the (i) line.
  • the high-voltage side switch QH (j + 1) and the high-voltage side switch QH (j + 3) of the output buffer included in the data electrode driving circuit 32 are turned on.
  • the high voltage side voltage Vd is applied to the data electrode D (j + 1) and the data electrode D (j + 3), and the voltage of the data electrode 22 is changed from the low voltage side voltage 0 (V) to the high voltage side voltage Vd.
  • an address pulse of voltage Vd is applied to the data electrode D (j + 1) and the data electrode D (j + 3).
  • the address discharge is generated in the discharge cell on the (i) line to which the scan pulse and the address pulse are simultaneously applied.
  • the high-voltage side switch QH (j + 1) is turned off between the occurrence of the address discharge and the time t41. Note that, in the subsequent address period T (i + 1), the address pulse is applied to the data electrode D (j + 3), so that the high voltage side switch QH (j + 3) is kept on.
  • the voltage of the data electrode D (j + 1) is changed from the high-voltage side voltage Vd to the low-voltage side voltage. Transition to 0 (V).
  • the low-voltage side switch QL (j + 1) of the output buffer is turned on, and the voltage of the data electrode D (j + 1) is changed from the high-voltage side voltage Vd to the low-voltage side. Transition to voltage 0 (V).
  • a negative scan pulse of voltage Va is applied to the scan electrode SC (i + 1) of the (i + 1) -th line.
  • an address pulse is applied to the data electrode D (j ⁇ 1), the data electrode D (j), and the data electrode D (j + 3).
  • the high voltage side switch QH (j ⁇ 1) and the high voltage side switch QH (j) of the output buffer included in the data electrode driving circuit 32 are turned on.
  • the high voltage side voltage Vd is applied to the data electrode D (j ⁇ 1) and the data electrode D (j), and the voltage of the data electrode 22 is changed from the low voltage side voltage 0 (V) to the high voltage side voltage Vd.
  • the high-voltage side switch QH (j + 3) is kept on from the second transition period Tb1 of the write cycle T (i), the data electrode D is output during the first transition period Ta of the write cycle T (i + 1).
  • the voltage (j + 3) remains the high voltage Vd.
  • the high-voltage side switch QH (j ⁇ 1) and the high-voltage side switch QH (j + 3) are turned off after the address discharge occurs until time t61. Note that, in the subsequent address period T (i + 2), the address pulse is applied to the data electrode D (j), so that the high-voltage side switch QH (j) remains on.
  • the voltage of the data electrode D (j ⁇ 1) and the data electrode D (j + 3) is transitioned from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the start time of the second transition period Tb is set to a relatively early start time t61 with respect to the data electrode D (j ⁇ 1), and the data electrode D (j + 3) Is set to a relatively late start time t62.
  • second transition period Tb1 the second transition period starting from the start time t61
  • second transition period Tb2 the second transition period starting from the start time t62
  • the low-voltage side switch QL (j-1) of the output buffer is turned on, and the voltage of the data electrode D (j-1) is changed from the high-voltage side voltage Vd to the low-voltage side voltage 0 ( Transition to V). Further, at the start time t62 of the second transition period Tb2, the low-voltage side switch QL (j + 3) of the output buffer is turned on, and the voltage of the data electrode D (j + 3) is changed from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V).
  • the first transition period Ta and the second transition period Tb do not overlap in time, and the first transition period Ta and the second transition period Tb are separated in time. .
  • the second transition period Tb in the write cycle T (i-2) and the first transition period Ta in the write cycle T (i-1) do not overlap in time, and in the write cycle T (i-1).
  • the second transition period Tb and the first transition period Ta in the write period T (i) do not overlap in time, and the second transition period Tb in the write period T (i) and the first in the write period T (i + 1).
  • the transition period Ta does not overlap in time
  • the second transition period Tb in the write cycle T (i + 1) and the first transition period Ta in the write cycle T (i + 2) do not overlap in time.
  • the output buffer of the data electrode driving circuit 32 in the present embodiment turns on the high-voltage side switch QH in the first transition period Ta provided in each of the write cycles, and the output voltage is reduced to the low-voltage side voltage. Transition from 0 (V) to the high voltage Vd.
  • the output buffer is provided in each of the write cycles and turns on the low-voltage side switch QL in the second transition period Tb that does not overlap with the first transition period Ta in time, and the output voltage is lowered from the high-voltage side voltage Vd.
  • the side voltage is changed to 0 (V).
  • FIG. 8A is a circuit diagram schematically showing a configuration of an output buffer provided in data electrode drive circuit 32 of plasma display device 30 in accordance with the first exemplary embodiment of the present invention.
  • FIG. 8B is a diagram schematically showing an example of the operation state of the output buffer provided in the data electrode drive circuit 32 of the plasma display device 30 in accordance with the first exemplary embodiment of the present invention.
  • FIG. 8C is a diagram schematically showing another example of the operation state of the output buffer provided in the data electrode driving circuit 32 of the plasma display device 30 in accordance with the first exemplary embodiment of the present invention.
  • FIG. 8D is a diagram schematically showing another example of the operation state of the output buffer provided in the data electrode driving circuit 32 of the plasma display device 30 according to the first exemplary embodiment of the present invention.
  • FIG. 8E is a diagram schematically showing another example of the operating state of the output buffer provided in the data electrode driving circuit 32 of the plasma display device 30 in accordance with the first exemplary embodiment of the present invention.
  • FIG. 8A shows an output buffer that drives the data electrode D (j) and an output buffer that drives the data electrode D (j + 1)
  • FIGS. 8A schematically shows a current flowing through each output buffer shown in FIG. 8A. 8A to 8E, the interelectrode capacitance generated between the data electrode D (j) and the data electrode D (j + 1) is represented by a capacitor Cc.
  • the data electrode D (j) transitions from a state where no address pulse is applied to a state where an address pulse is applied, and the data electrode D (j + 1) transitions from a state where the address pulse is applied to the address pulse.
  • the data electrode D (j + 1) transitions from a state where the address pulse is applied to the address pulse.
  • the terminal voltage on the data electrode D (j) side of the capacitor Cc is the low voltage 0 (V) of the write pulse, and the data electrode D (j + 1) side Is a high-voltage side voltage Vd of the write pulse.
  • the high-voltage side switch QH (j) connected to the data electrode D (j) and the low-voltage side switch QL (j + 1) connected to the data electrode D (j + 1) are simultaneously Turn on. Therefore, the current Ic flows from the power source of the voltage Vd to the high voltage side switch QH (j), the capacitor Cc, the low voltage side switch QL (j + 1), and the ground potential. As a result, the capacitor Cc is charged, the one terminal voltage of the capacitor Cc (that is, the voltage on the data electrode D (j) side) becomes the high voltage Vd, and the other terminal voltage of the capacitor Cc (that is, the data electrode D). (Voltage on the side of (j + 1)) is the low voltage 0 (V).
  • the first transition period Ta and the second transition period Tb are temporally separated. Therefore, first, from the initial state shown in FIG. 8B, the low-voltage side switch QL (j + 1) is turned on in the second transition period Tb. As a result, as shown in FIG. 8D, a current Id flows from the ground potential to the parasitic diode of the low-voltage side switch QL (j), the capacitor Cc, the low-voltage side switch QL (j + 1), and the ground potential. As a result, the capacitor Cc is discharged, and the two terminal voltages of the capacitor Cc (that is, the voltages of the data electrode D (j) and the data electrode D (j + 1)) are both set to the low voltage 0 (V).
  • the high-voltage side switch QH (j) is turned on in the first transition period Ta.
  • a current Ie flows from the power source of the voltage Vd to the high-voltage side switch QH (j), the capacitor Cc, the low-voltage side switch QL (j + 1), and the ground potential.
  • the capacitor Cc is charged.
  • the capacitor Cc is charged, the one terminal voltage of the capacitor Cc (that is, the voltage on the data electrode D (j) side) becomes the high voltage Vd, and the other terminal voltage of the capacitor Cc (that is, the data electrode D).
  • Voltage on the side of (j + 1) is the low voltage 0 (V).
  • the voltages of the two adjacent data electrodes 22 transition to voltages having opposite phases to each other (that is, the voltage of one data electrode 22 changes from the low voltage 0 (V) to the high voltage Vd.
  • the voltage of the other data electrode 22 transits from the high voltage Vd to the low voltage 0 (V)
  • the first transition period Ta and the second transition period Tb are separated in time.
  • the power required for charging / discharging the interelectrode capacitance Cc can be reduced to approximately half.
  • the load capacitance of the data electrode 22 includes the capacitance Cg generated between the display electrode pair 14 and the data electrode 22 (for example, the data electrode D ( j + 1)) and the capacitance Cc generated between the data electrode 22 adjacent to the left side (for example, the data electrode D (j ⁇ 1)) (Cg + 2Cc).
  • the capacitance Cc between the data electrode D (j ⁇ 2) whose voltage transitions in the same direction and The capacitance Cc between the data electrode D (j) can be ignored. Therefore, the substantial load capacitance of the data electrode D (j ⁇ 1) in the second transition period Tb of the write cycle T (i ⁇ 1) is the capacitance Cg.
  • the voltage applied to the data electrode D (j) transitions from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the voltage applied to the data electrode D (j ⁇ 1) adjacent to the data electrode D (j) also changes from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the voltage applied to the data electrode D (j + 1) adjacent to the data electrode D (j) remains unchanged at the low voltage 0 (V).
  • the capacitance Cc between the data electrode D (j ⁇ 1) whose voltage transitions in the same direction is ignored. be able to.
  • the capacitance Cc between the data electrode D (j + 1) cannot be ignored. Therefore, the substantial load capacitance of the data electrode D (j) in the second transition period Tb of the write cycle T (i ⁇ 1) is the capacitance (Cg + Cc).
  • the time required to transition the voltage of the data electrode D (j) from the high voltage side voltage Vd to the low voltage side voltage 0 (V) is It becomes longer than the time required for the voltage of D (j ⁇ 1) to transition from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V).
  • the voltage applied to the data electrode D (j + 2) transitions from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the voltage applied to the data electrode D (j + 1) and the data electrode D (j + 3) adjacent to the data electrode D (j + 2) remains the low voltage 0 (V).
  • the capacitance Cc between the data electrode D (j + 1) and the capacitance between the data electrode D (j + 3) Both Cc cannot be ignored. Therefore, the substantial load capacitance of the data electrode D (j + 2) in the second transition period Tb of the write cycle T (i ⁇ 1) is the capacitance (Cg + 2Cc).
  • the time required for the voltage of the data electrode D (j + 2) to transition from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) is It becomes longer than the time required for the voltage of D (j) to transition from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V).
  • the substantial load capacity that affects the transition of the voltage applied to the data electrode 22 varies according to the image data. That is, when the voltage applied to the data electrode 22 of interest and the voltage applied to the two data electrodes 22 adjacent to the data electrode 22 of interest transition in the same way, the substantial load capacitance at the data electrode 22 of interest is The capacity is Cg. In addition, when only the voltage applied to the data electrode 22 of interest and the voltage applied to one data electrode 22 adjacent to the data electrode 22 of interest change in the same manner, the substantial load capacitance at the data electrode 22 of interest is Capacity (Cg + Cc).
  • the substantial load capacitance at the data electrode 22 of interest is Capacity (Cg + 2Cc).
  • the start time of the second transition period is set for each of the output buffers according to the substantial load capacity generated in the data electrode 22.
  • one of the two adjacent data electrodes 22 (for example, the data electrode D (j ⁇ 1) and the data electrode D (j + 1)) (for example, the data electrode D ( In the output buffer corresponding to the data electrode 22 (for example, the data electrode D (j)) in which only the voltage applied to j-1)) transits from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V),
  • the data electrode 22 (for example, the data electrode 22 (for example, the data electrode D (j-2) and the data electrode D (j)) of which the voltage applied to the data electrode 22 (for example, the data electrode D (j-2) and the data electrode D (j)) transitions from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the start time of the second transition period is set earlier than the output buffer corresponding to the data electrode D (j ⁇ 1)).
  • the data electrode 22 (for example, the data electrode D) in which the voltage applied to the two adjacent data electrodes 22 (for example, the data electrode D (j + 1) and the data electrode D (j + 3)) does not transition together.
  • the output buffer corresponding to (j + 2) one of the two adjacent data electrodes 22 (for example, the data electrode D (j ⁇ 1) and the data electrode D (j + 1)) (for example, the data electrode 22 Than the output buffer corresponding to the data electrode 22 (for example, the data electrode D (j)) in which only the voltage applied to the electrode D (j-1)) transitions from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V).
  • the start time of the second transition period is set to an early time.
  • the time required for the voltage applied to the data electrode 22 to transition from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) is relatively long.
  • the start time of the second transition period is set relatively early.
  • the end time of the second transition period in each data electrode 22 can be made substantially the same time (for example, time t3) regardless of the substantial load capacitance. Therefore, it is possible to effectively use the time required for the write operation in the write period.
  • the time for applying the high-voltage side voltage Vd of the write pulse can be made relatively long.
  • FIG. 9 is a circuit diagram schematically showing the configuration of the data electrode driving circuit 32 of the plasma display device 30 according to the first embodiment of the present invention. In FIG. 9, only a part of the circuit blocks constituting the data electrode drive circuit 32 is shown, and other circuit blocks having the same configuration are omitted.
  • the data electrode drive circuit 32 includes a shift register unit 41, a self load calculation unit 42, an adjacent load calculation unit 44, and an output buffer unit 48.
  • the shift register unit 41 is a shift register.
  • Each latch 141 is connected in series, and the input signal is forwarded (shifted) to the subsequent latch 141 in synchronization with the clock signal (clock Dck). Then, serial data transmitted from a data converter (not shown) is converted into parallel data.
  • Serial data is data expressed in the form of a plurality of bit signals that are temporally continuous so that a plurality of bit signals constituting one data can be transmitted by one signal line. For example, if the data is composed of 8 bits, it becomes 8 bit signals continuous in time.
  • Parallel data refers to data expressed in a format that can be transmitted through the same number of signal lines as bit signals so that a plurality of bit signals constituting one data can be transmitted at the same timing in synchronization with one clock signal. It is. For example, if the data is composed of 8 bits, it becomes 8 parallel bit signals that change at the same timing according to the change of the data, and can be transmitted in parallel by 8 signal lines.
  • the data conversion unit is provided between the image signal processing circuit 31 and the data electrode driving circuit 32, and receives image data (images assigned to each discharge) transmitted from the image signal processing circuit 31. Data) is converted into data for each subfield. This conversion will be described.
  • the image data is 8-bit data.
  • Each bit data of the image data represents light emission / non-light emission in each subfield of subfield SF1 to subfield SF8. Since the panel 10 is driven by the subfield method, each discharge cell of the panel 10 needs to be controlled to emit or not emit light for each subfield. Therefore, if the image data is used as it is, the light emission / non-light emission of each discharge cell cannot be controlled for each subfield.
  • the data conversion unit extracts only the bit data corresponding to the subfield from the image data assigned to each discharge cell and performs conversion into one data.
  • the data is transmitted as serial data to the shift register unit 41.
  • the shift register unit 41 converts a plurality of bits of serial data corresponding to the subfield transmitted from the data conversion unit into parallel data.
  • the bit image data corresponding to the subfield SFQ is referred to as “image data Q”. That is, the shift register unit 41 receives N-bit serial image data Q corresponding to each of the N data electrodes 22 transmitted from the data conversion unit, and N-bit parallel image data corresponding to each of the N data electrodes 22. Is converted into image data Q and output.
  • the configuration and operation of the data electrode driving circuit 32 will be described by taking as an example the case of calculating the substantial load capacity in the data electrode D (j). Therefore, the configuration and operation of data electrode driving circuit 32 described below are the configuration and operation for data electrode D (j), but the configuration and operation for other data electrode 22 are also the configuration and operation for data electrode D (j). It is the same.
  • the data electrode 22 adjacent to the data electrode D (j) is the data electrode D (j ⁇ 1) and the data electrode D (j + 1).
  • the 1-line delay 142 (j) delays the image data Q (j) corresponding to the data electrode D (j) by 1 line (1 horizontal synchronization period) and outputs the image data DQ (j).
  • the logic gate 43 (j) is an AND gate with two inputs and one output (a logic circuit that performs an AND operation).
  • the small circles at the input terminals of the logic gates are inverters (logic circuits that perform logic inversion). Therefore, a signal obtained by inverting the image data Q (j) is input to the logic gate 43 (j).
  • the logic gate 43 (j) detects a change in the voltage applied to the data electrode D (j) based on the image data DQ (j) and the image data Q (j).
  • the output of the logic gate 43 (j) is “L”.
  • the image data Q (j) maintains the “L” state or the “H” state, and the voltage applied to the data electrode D (j) is also the low-voltage side voltage 0 (V) (“L”). Or the high voltage side voltage Vd (“H”).
  • the adjacent load calculation unit 44 has a logic circuit provided corresponding to each of the data electrodes 22.
  • Each circuit includes a logic gate 144, a logic gate 45, a logic gate 46, and a logic gate 47.
  • the logic gate 144, the logic gate 45, and the logic gate 46 are AND gates having two inputs and one output, and the logic gate 47 is an OR gate having two inputs and one output (a logic circuit that performs an OR operation).
  • a logic circuit including the logic gate 144 (j), the logic gate 45 (j), the logic gate 46 (j), and the logic gate 47 (j) illustrated in FIG. 9 includes a data electrode D (j) and a data electrode D.
  • This is a circuit for detecting a change in image data corresponding to the data electrode D (j ⁇ 1) and the data electrode D (j + 1) adjacent to (j).
  • the substantial load capacitance of the data electrode D (j) is calculated based on the detection result.
  • each output buffer 148 includes a circuit combining one high-voltage side switch QH and one low-voltage side switch QL, and one HL timing control unit 49. Have.
  • the high voltage side switch QH outputs the voltage Vd on the high voltage side of the write pulse
  • the low voltage side switch QL outputs the voltage 0 (V) on the low voltage side of the write pulse.
  • the HL timing control unit 49 controls the high-voltage side switch QH and the low-voltage side switch QL based on the signals output from the adjacent load calculation unit 44 (the output signal of the logic gate 46 and the output signal of the logic gate 47). That is, the HL timing control unit 49 controls the timing at which the voltage applied to the data electrode 22 transitions from the high voltage side voltage Vd to the low voltage side voltage 0 (V) based on the signal output from the adjacent load calculation unit 44.
  • the HL timing control unit 49 (j) reduces the voltage applied to the data electrode D (j) from the high-voltage side voltage Vd to the low voltage side.
  • the second transition period starts at the earliest timing (for example, time t21) so that the time length of the second transition period becomes the longest.
  • the HL timing control unit 49 (j) reduces the voltage applied to the data electrode D (j) from the high-voltage side voltage Vd to the low voltage side.
  • the second transition period is started at the second earliest timing (for example, time t22) so that the time length of the second transition period becomes the second longest.
  • the HL timing control unit 49 (j) applies the data electrode D (j) to the data electrode D (j) in the second transition period if both the output of the logic gate 46 (j) and the output of the logic gate 47 (j) are “L”.
  • the second transition period is at the latest timing (for example, time t23) so that the time length of the second transition period becomes the shortest. To start.
  • the plasma display device 30 in the present embodiment calculates the substantial load capacity between the adjacent data electrodes 22 in the second transition period. Then, the start time when the voltage applied to the data electrode 22 is changed from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) according to the substantial load capacitance between the adjacent data electrodes 22. That is, the start time of the second transition period is controlled.
  • the data electrode drive circuit 32 finishes transition of all voltages applied to the data electrodes 22 of the data electrode D (1) to the data electrode D (m) from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the subsequent first transition period starts and the voltage applied to the data electrode 22 transitions from the low voltage side voltage 0 (V) to the high voltage side voltage Vd.
  • the start time of the second transition period can be set for each of the integrated circuits.
  • this configuration will be described.
  • FIG. 10 is a diagram schematically showing an example of a circuit block constituting the plasma display device 60 according to the second embodiment of the present invention.
  • the plasma display device 60 shown in the present embodiment includes a panel 10 and a drive circuit that drives the panel 10.
  • the drive circuit includes an image signal processing circuit 31, a data electrode drive circuit 62, a scan electrode drive circuit 33, a sustain electrode drive circuit 34, a timing generation circuit 35, and a power supply circuit (not shown) that supplies necessary power to each circuit block. It has.
  • the plasma display device 60 shown in the present embodiment is different from the plasma display device 30 shown in FIG. 5 in the first embodiment in the configuration of the data electrode driving circuit 62, but the other circuit blocks are the same as the plasma display device 30. It has the same configuration and performs the same operation. Therefore, the same reference numerals as those shown in FIG. 5 are given to the circuit blocks having the same configuration and operation as those of the circuit block shown in FIG.
  • the data electrode drive circuit 62 is based on the image data of each color output from the image signal processing circuit 31 and the timing signal supplied from the timing generation circuit 35. -An address pulse corresponding to the data electrode D (m) is generated. Then, the data electrode drive circuit 32 applies the address pulse to the data electrodes D (1) to D (m) during the address period.
  • the data electrode driving circuit 62 has a plurality of integrated circuits. Each integrated circuit generates an address pulse that is applied to a predetermined number of data electrodes 22. This integrated circuit is hereinafter referred to as a “data driver”.
  • the data driver 80 is configured as a monolithic IC, for example. Each data driver 80 generates an address pulse to be applied to, for example, 384 data electrodes 22.
  • FIG. 11 is a circuit diagram schematically showing a configuration of data electrode drive circuit 62 of plasma display device 60 in accordance with the second exemplary embodiment of the present invention.
  • FIG. 11 only a part of the circuit blocks constituting the data electrode driving circuit 62 is shown, and other circuit blocks having the same configuration are omitted.
  • the data electrode drive circuit 62 includes fifteen data drivers 80 (data driver 80 (1) to data driver 80 (15)), a maximum load calculation unit 72 provided corresponding to each of the data drivers 80, data And a timing pulse selector 74 provided corresponding to each of the drivers 80.
  • the data drivers 80 (1) to 80 (15) are collectively referred to as “data driver 80 (p)”, and the maximum load calculation unit 72 corresponding to the data driver 80 (p) is referred to as the maximum load calculation unit 72. (P), and the timing pulse selector 74 corresponding to the data driver 80 (p) is referred to as a timing pulse selector 74 (p).
  • p is a numerical value from 1 to 15.
  • the maximum load calculation unit 72 (p) calculates a substantial load capacity in each of the plurality of data electrodes 22 (for example, 384 data electrodes 22) driven by the data driver 80 (p), and calculates the calculated load capacity. The maximum value of is calculated.
  • the timing pulse selection unit 74 (p) has three timing signals LLP (a timing signal LLP1, a timing signal LLP2, and a timing signal LLP3) based on the substantial maximum value of the load capacity calculated by the maximum load calculation unit 72 (p). One of the timing signals LLP is selected. Then, the selected timing signal LLP is output as the write timing signal LP (p).
  • timing signal LLP1 the timing signal LLP2, and the timing signal LLP3 will be described.
  • FIG. 12 is a timing chart schematically showing an example of the operation of the data electrode drive circuit 62 of the plasma display device 60 in the second exemplary embodiment of the present invention.
  • timing signal LLP1 the timing signal LLP2, the timing signal LLP3, the write timing signal LP (p) output from the timing pulse selector 74 (p), and the write output from the timing pulse selector 74 (p + 1) are shown.
  • the timing of rising of each timing signal LLP of the timing signal LLP1, the timing signal LLP2, and the timing signal LLP3 is the same.
  • the timing of the fall of each timing signal LLP is the earliest timing signal LLP1, the next timing signal LLP2, and the latest timing signal LLP3.
  • the time when each timing signal LLP falls represents the start time of the second transition period
  • the time when each timing signal LLP rises represents the start time of the first transition period
  • the timing pulse selection unit 74 selects the timing signal LLP1 as the write timing signal LP, the time length of the second transition period becomes the longest.
  • the timing pulse selector 74 selects the timing signal LLP2 as the write timing signal LP, the time length of the second transition period becomes the second longest.
  • the timing pulse selector 74 selects the timing signal LLP3 as the write timing signal LP, the time length of the second transition period becomes the shortest.
  • the timing pulse selection unit 74 (p) generates a write timing signal LP based on the maximum value of the substantial load capacity of the plurality of data electrodes 22 (for example, 384 data electrodes 22) driven by the data driver 80 (p). Select.
  • the timing pulse selection unit 74 (p) selects the timing signal LLP1 as the write timing signal LP (p) if the substantial maximum value of the load capacity in the second transition period is the capacity (Cg + 2Cc). To do. If the maximum value of the substantial load capacity in the second transition period is the capacity (Cg + Cc), the timing pulse selection unit 74 (p) selects the timing signal LLP2 as the write timing signal LP (p). Then, the timing pulse selection unit 74 (p) selects the timing signal LLP3 as the write timing signal LP (p) if the substantial maximum value of the load capacity in the second transition period is the capacity Cg.
  • Each of the data driver 80 (1) to the data driver 80 includes a shift register unit 81, a data latch unit 83, and an output buffer unit 85.
  • the shift register unit 81 is a shift register.
  • Each latch 82 is connected in series, and the input signal is forwarded (shifted) to the subsequent latch 82 in synchronization with the clock signal (clock Dck).
  • clock Dck clock signal
  • the shift register unit 81 outputs N pieces of N-bit serial image data Q corresponding to each of the N data electrodes 22 transmitted from the data conversion unit for each subfield. Are converted into N-bit parallel image data Q corresponding to each of the data electrodes 22 and output.
  • Each latch 84 latches the image data Q corresponding to each data electrode 22 with the write timing signal LP and outputs the latched data to the output buffer unit 85.
  • each output buffer 86 includes a circuit combining one high-voltage side switch QH and one low-voltage side switch QL, and one HL timing control unit 89. Have.
  • the high voltage side switch QH outputs the high voltage side voltage Vd of the write pulse
  • the low voltage side switch QL outputs the low voltage side voltage 0 (V) of the write pulse.
  • the HL timing control unit 89 controls the high voltage side switch QH and the low voltage side switch QL based on the signal output from the latch 84 and the write timing signal LP. That is, the HL timing control unit 89 controls the timing at which the voltage applied to the data electrode 22 transitions from the high voltage side voltage Vd to the low voltage side voltage 0 (V) based on the write timing signal LP. As a result, each output buffer 86 generates a write pulse at a timing based on the write timing signal LP.
  • the timing pulse selector 74 (p) corresponding to the data driver 80 (p) selects the timing signal LLP3 in the write cycle T (i-1), and selects the timing signal LLP1 in the write cycle T (i).
  • the write cycle T (i + 1) if the timing signal LLP2 is selected and output as the write timing signal LP (p), as shown in FIG. 12, the buffer unit 85 (p) of the data driver 80 (p) is selected.
  • a write pulse is generated so that the second transition period starts at time t62 in the write cycle T (i + 1).
  • the timing pulse selector 74 (p + 1) corresponding to the data driver 80 (p + 1) selects the timing signal LLP1 in the write cycle T (i ⁇ 1) and selects the timing signal LLP2 in the write cycle T (i).
  • the buffer unit 85 (p + 1) of the data driver 80 (p + 1) Generates a write pulse so that the second transition period starts at time t21 in the write period T (i-1), and starts the second transition period at time t42 in the write period T (i). Is written so that the second transition period starts at time t63 in the write cycle T (i + 1). It generates a write pulse to pulse to generation.
  • the plasma display device 60 has the second transition period start time based on the substantial maximum value of the load capacity generated in each of the plurality of data electrodes 22 driven by the data driver 80. Is set for each of the data drivers 80.
  • the timing pulse selection unit 74 (p) selects the timing signal LLP1 as the write timing signal LP (p) if the substantial maximum value of the load capacity in the second transition period is the capacity (Cg + 2Cc). If the maximum value of the substantial load capacity in the second transition period is the capacity (Cg + Cc), the timing pulse selection unit 74 (p) selects the timing signal LLP2 as the write timing signal LP (p). Then, the timing pulse selection unit 74 (p) selects the timing signal LLP3 as the write timing signal LP (p) if the substantial maximum value of the load capacity in the second transition period is the capacity Cg.
  • the voltage applied to at least one data electrode 22 of the two data electrodes 22 adjacent to each of both sides is low voltage 0 (V) in the second transition period.
  • the data driver 80 for example, the data driver 80 (p) in the write cycle T (i + 1)
  • the data driver 80 for example, writing
  • the data driver 80 in which the voltage applied to all the data electrodes 22 driven by the data driver 80 transitions from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) in the second transition period.
  • Time (for example, time t63) is set at an earlier time than.
  • the voltage applied to all the data electrodes 22 driven by the data driver 80 does not change at the low voltage 0 (V) in the second transition period, or does not change at the high voltage Vd.
  • the start time (for example, time t41) of the second transition period in the data driver 80 that does not perform (for example, the data driver 80 (p) in the write cycle T (i)) is the two data electrodes 22 adjacent to both sides.
  • the data driver 80 (for example, writing) in which the data electrode 22 in which the applied voltage to at least one of the data electrodes 22 does not change as the low voltage side voltage 0 (V) or does not change as the high voltage side voltage Vd exists in the second transition period.
  • Start time of second transition period in data driver 80 (p + 1) in period T (i) (example) If, time t42) is set at an earlier time than.
  • the data having the data electrode 22 having a relatively large substantial load capacity and a relatively long time length for transition from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V).
  • the substantial load capacity of the data electrode 22 is relatively small, and the time length required for the transition from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) is relatively short compared to the data driver 80.
  • the start time of the two transition periods can be advanced. Therefore, the end times of the second transition periods can be made uniform among the data drivers 80.
  • the data electrode drive circuit 62 finishes the transition of all voltages applied to the data electrodes 22 of the data electrodes D (1) to D (m) from the high voltage side voltage Vd to the low voltage side voltage 0 (V). After the second transition period ends, the subsequent first transition period starts and the voltage applied to the data electrode 22 transitions from the low voltage side voltage 0 (V) to the high voltage side voltage Vd.
  • the start times of the second transition periods are set to the same time in the respective data drivers 80 regardless of the substantial difference in load capacity
  • the data drivers are displayed at the end times of the second transition periods. Differences between 80 are likely to occur.
  • the second transition period and the first transition period that occurs immediately after the second transition period are temporally mutually different. It becomes easy to set the first transition period and the second transition period so as not to overlap. Therefore, it is possible to drive the panel 10 while effectively using the time required for the writing operation in the writing period.
  • the present invention is not limited to this configuration.
  • the start time of the first transition period may be set for each data electrode 22 or for each data driver 80.
  • the start time of the first transition period and the start time of the second transition period may be set for each data electrode 22 or for each data driver 80.
  • FIG. 13 is a circuit diagram schematically showing a configuration of data electrode driving circuit 132 of the plasma display device in accordance with the third exemplary embodiment of the present invention.
  • FIG. 13 shows only a part of the circuit blocks constituting the data electrode driving circuit 132, and other circuit blocks having the same configuration are omitted.
  • the plasma display device in the present embodiment is different from the plasma display device 30 shown in FIG. 5 in the first embodiment in the configuration of the data electrode driving circuit 132.
  • the other circuit blocks have the same configuration as the plasma display device 30 and perform the same operation. Therefore, only the data electrode driving circuit 132 will be described below.
  • the data electrode driving circuit 132 includes a shift register unit 41, a self load calculation unit 42, an adjacent load calculation unit 44, a self load calculation unit 50, an adjacent load calculation unit 54, and an output buffer unit 57.
  • the self-load calculation unit 42 is referred to as a “first self-load calculation unit 42”
  • the self-load calculation unit 50 is referred to as a “second self-load calculation unit 50”
  • the adjacent load calculation unit 44 is referred to as a “first self-load calculation unit 42”.
  • the adjacent load calculator 54 is referred to as a “first adjacent load calculator 44”
  • the adjacent load calculator 54 is referred to as a “second adjacent load calculator 54”.
  • the shift register unit 41 in the present embodiment has the same configuration and operation as the shift register unit 41 described in the first embodiment.
  • the first self-load calculation unit 42 has the same configuration and operation as the self-load calculation unit 42 described in the first embodiment.
  • the first adjacent load calculation unit 44 has the same configuration and operation as the adjacent load calculation unit 44 described in the first embodiment. Therefore, description of these circuit blocks is omitted in this embodiment.
  • the configuration and operation of the data electrode driving circuit 132 will be described by taking as an example the case where an address pulse is applied to the data electrode D (j). Therefore, the configuration and operation of data electrode drive circuit 132 described below are the configuration and operation for data electrode D (j), but the configuration and operation for other data electrode 22 are also the configuration and operation for data electrode D (j). It is the same.
  • the data electrode 22 adjacent to the data electrode D (j) is the data electrode D (j ⁇ 1) and the data electrode D (j + 1).
  • the one-line delay 51 (j) in the second self-load calculating unit 50 is the image data Q (j) corresponding to the data electrode D (j), similarly to the one-line delay 142 (j) shown in the first embodiment. Is delayed by one line (one horizontal synchronization period) to output image data DQ (j).
  • the logic gate 52 (j) and the logic gate 53 (j) are 2-input 1-output AND gates (logic circuits that perform a logical product operation).
  • small circles at the input terminals of the logic gates are inverters (logic circuits that perform logic inversion). Therefore, a signal obtained by inverting the image data Q (j) is input to the logic gate 52 (j), and a signal obtained by inverting the image data DQ (j) is input to the logic gate 53 (j).
  • the logic gate 52 (j) and the logic gate 53 (j) detect a change in the voltage applied to the data electrode D (j) based on the image data DQ (j) and the image data Q (j).
  • the output of the logic gate 53 (j) is “H”. Therefore, if the output of the logic gate 53 (j) is “H”, the image data Q (j) changes from “L” to “H”, and the voltage applied to the data electrode D (j) is the low voltage side voltage. It can be determined that the voltage changes from 0 (V) to the high-voltage side voltage Vd (from “L” to “H”).
  • the output of the logic gate 52 (j) and the output of the logic gate 53 (j) are both “L”.
  • the image data Q (j) maintains the “L” state or the “H” state, and the voltage applied to the data electrode D (j) is also the low-voltage side voltage 0 (V) (“L”). Or the high voltage side voltage Vd (“H”).
  • the second adjacent load calculation unit 54 has a logic circuit provided corresponding to each of the data electrodes 22.
  • Each of the logic circuits includes a logic gate 154, a logic gate 55, and a logic gate 56.
  • the logic gate 154 and the logic gate 55 are AND gates having two inputs and one output, and the logic gate 56 is an OR gate having two inputs and one output (a logic circuit that performs an OR operation).
  • the logic circuit including the logic gate 154 (j), the logic gate 55 (j), and the logic gate 56 (j) shown in FIG. 13 has image data Q (j ⁇ 1) corresponding to the data electrode D (j ⁇ 1). ), A circuit for detecting changes in the image data Q (j) corresponding to the data electrode D (j) and the image data Q (j + 1) corresponding to the data electrode D (j + 1).
  • At least one of the image data Q (j ⁇ 1) of the data electrode D (j ⁇ 1) and the image data Q (j + 1) of the data electrode D (j + 1) changes from “H” to “L”, and
  • the output of the logic gate 56 (j) becomes “H”.
  • the voltage applied to the data electrode D (j) transits from the low voltage side voltage 0 (V) to the high voltage side voltage Vd, and the voltage and data applied to the data electrode D (j ⁇ 1). This represents that at least one of the voltages applied to the electrode D (j + 1) transits from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the output of the logic gate 56 (j) is “L”.
  • each output buffer 157 includes a circuit combining one high-voltage side switch QH and one low-voltage side switch QL, and one LH timing control unit 58 and 1.
  • the high voltage side switch QH outputs the voltage Vd on the high voltage side of the write pulse
  • the low voltage side switch QL outputs the voltage 0 (V) on the low voltage side of the write pulse.
  • the HL timing control unit 59 outputs signals from the first adjacent load calculation unit 44 (the output signal of the logic gate 46 and the output signal of the logic gate 47). Based on this, the high voltage side switch QH and the low voltage side switch QL are controlled, and the timing at which the voltage applied to the data electrode 22 transitions from the high voltage side voltage Vd to the low voltage side voltage 0 (V) is controlled.
  • the HL timing control unit 59 (j) reduces the voltage applied to the data electrode D (j) from the high-voltage side voltage Vd to the low voltage side.
  • the second transition period starts at the earliest timing so that the time length of the second transition period becomes the longest.
  • the HL timing control unit 59 (j) reduces the voltage applied to the data electrode D (j) from the high-voltage side voltage Vd to the low voltage side.
  • the second transition period is started at the second earliest timing so that the time length of the second transition period is the second longest.
  • the HL timing control unit 59 (j) applies the data electrode D (j) to the data electrode D (j) in the second transition period if both the output of the logic gate 46 (j) and the output of the logic gate 47 (j) are “L”.
  • the second transition period is started at the latest timing so that the time length of the second transition period becomes the shortest.
  • the LH timing control unit 58 controls the high-voltage side switch QH and the low-voltage side switch QL based on the signal output from the second adjacent load calculation unit 54 (the output signal of the logic gate 56), and determines the voltage to be applied to the data electrode 22. The timing of transition from the low-voltage side voltage 0 (V) to the high-voltage side voltage Vd is controlled.
  • the LH timing control unit 58 (j) when the output of the logic gate 56 (j) is “H”, the LH timing control unit 58 (j), as in the first embodiment, the data electrodes D (1) to D (m). After all the voltages applied to each data electrode 22 have transitioned from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) and the second transition period has ended, the subsequent first transition period is started and the data electrode 22 The applied voltage transits from the low-voltage side voltage 0 (V) to the high-voltage side voltage Vd.
  • the LH timing control unit 58 (j) performs the first transition at an earlier timing than when the output of the logic gate 56 (j) is “H”. Start the period. That is, if the output of the logic gate 56 (j) is “L”, the LH timing control unit 58 (j) starts the first transition period that follows before the end of the second transition period and applies the data electrode 22 to the data electrode 22.
  • the applied voltage transits from the low-voltage side voltage 0 (V) to the high-voltage side voltage Vd.
  • FIG. 14 is a timing chart schematically showing an example of the operation of the data electrode drive circuit 132 of the plasma display device in accordance with the third exemplary embodiment of the present invention.
  • FIG. 14 shows four write cycles (write cycle T (i ⁇ 1), write cycle T (i), write cycle T (i + 1), and write cycle T (i + 2)) in the write period as examples.
  • the drive voltage waveforms applied to scan electrode SC (i ⁇ 1) to scan electrode SC (i + 1) and data electrode D (j ⁇ 2) to data electrode D (j + 3) will be described as an example.
  • a write pulse is applied to the data electrode D (j ⁇ 2) and the data electrode D (j + 3), and the data electrode D (j ⁇ 1), the data electrode No write pulse is applied to D (j), data electrode D (j + 1) and data electrode D (j + 2), and data electrode D (j ⁇ 1), data electrode D (j), An address pulse is applied to the data electrode D (j + 1) and the data electrode D (j + 2), no address pulse is applied to the data electrode D (j-2) and the data electrode D (j + 3), and an address period T (i + 1) ), An address pulse is applied to the data electrode D (j-2) and the data electrode D (j + 3), and the data electrode D (j-1), the data electrode D (j), the data electrode D (j + 1), and the data electrode D (j + 2) In the write cycle T (i + 2), no write pulse is applied to the data electrode D (j-2), the data electrode D (j-1), the data electrode D (j + 1), and the data electrode D (j + 2) In the write cycle T (i +
  • the voltage applied to the data electrode D (j ⁇ 2) and the data electrode D (j + 3) is changed from the high voltage side voltage Vd to the low voltage side voltage 0 (V). Transition.
  • the voltage applied to the data electrode D (j ⁇ 1), the data electrode D (j), the data electrode D (j + 1), and the data electrode D (j + 2) is the low-voltage side voltage. Transition from 0 (V) to the high voltage Vd.
  • the outputs of the logic gate 52 (j ⁇ 2) and the logic gate 52 (j + 3) of the second self-load calculating unit 50 are “H”, and the logic gate 53 (j ⁇ 1) and the logic gate 53 (j ), The outputs of the logic gate 53 (j + 1) and the logic gate 53 (j + 2) are “H”.
  • the LH timing control unit 58 (j ⁇ 1) and the LH timing control unit 58 (j + 2) In the transition period (here, the second transition period of the write cycle T (i-1)), all the voltages applied to the data electrode 22 to which the voltage should be transitioned from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) At timing t33 after the transition from the side voltage Vd to the low voltage side voltage 0 (V), the voltage applied to the data electrode D (j-1) and the data electrode D (j + 2) is changed from the low voltage side voltage 0 (V). Transition to the high voltage Vd.
  • the data electrode D (j) Since the outputs of the logic gate 56 (j) and the logic gate 56 (j + 1) are “L” in the LH timing control unit 58 (j) and the LH timing control unit 58 (j + 1), the data electrode D (j) The voltage applied to the data electrode D (j + 1) starts to transition from the low-voltage side voltage 0 (V) to the high-voltage side voltage Vd at a timing t31 earlier than the timing t33.
  • the LH timing control unit 58 (j) and the LH timing control unit 58 (j + 1) have a voltage applied to the data electrode D (j-2) and the data electrode D (j + 3) from the high voltage side voltage Vd to the low voltage side voltage 0.
  • the operation of transitioning the voltage applied to the data electrode D (j) and the data electrode D (j + 1) from the low voltage side voltage 0 (V) to the high voltage side voltage Vd is started.
  • the outputs of the logic gate 52 (j ⁇ 1), the logic gate 52 (j), the logic gate 52 (j + 1), and the logic gate 52 (j + 2) of the second self-load calculation unit 50 are “H”.
  • the outputs of logic gate 53 (j ⁇ 2) and logic gate 53 (j + 3) are “H”.
  • the LH timing control unit 58 (j ⁇ 2) and the LH timing control unit 58 (j + 3) In the transition period (here, the second transition period of the write cycle T (i)), all the voltages applied to the data electrode 22 to which the voltage should be transitioned from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) At the timing t53 after the transition from Vd to the low-voltage side voltage 0 (V), the voltage applied to the data electrode D (j-2) and the data electrode D (j + 3) is changed from the low-voltage side voltage 0 (V) to the high-voltage side. Transition to voltage Vd.
  • the voltage applied to the data electrode D (j + 3) transits from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the voltage applied to the data electrode D (j ⁇ 1), the data electrode D (j + 1), and the data electrode D (j + 2) is from the low voltage side voltage 0 (V) to the high voltage side. Transition to voltage Vd.
  • the output of the logic gate 52 (j + 3) of the second self-load calculation unit 50 is “H”, and the logic gate 53 (j ⁇ 1), the logic gate 53 (j + 1), and the logic gate 53 (j + 2) The output is “H”.
  • the LH timing control unit 58 (j + 2) Since the output of the logic gate 56 (j + 2) is “H”, the LH timing control unit 58 (j + 2) has a high voltage in the immediately preceding second transition period (here, the second transition period of the write cycle T (i + 1)).
  • the timing t73 After all the voltages applied to the data electrode 22 to which the voltage is to be changed from the side voltage Vd to the low voltage 0 (V) have been changed from the high voltage Vd to the low voltage 0 (V), The voltage applied to the data electrode D (j + 2) transits from the low voltage side voltage 0 (V) to the high voltage side voltage Vd.
  • the LH timing controller 58 (j ⁇ 1) and the LH timing controller 58 (j + 1) are “L”, the LH timing controller 58 (j ⁇ 1) and the LH timing controller 58 (j + 1)
  • the voltage applied to D (j ⁇ 1) and the data electrode D (j + 1) starts to transition from the low voltage side voltage 0 (V) to the high voltage side voltage Vd at a timing t71 earlier than the timing t73.
  • the LH timing control unit 58 (j ⁇ 1) and the LH timing control unit 58 (j + 1) finish the transition of the voltage applied to the data electrode D (j + 3) from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the voltage applied to the data electrode D (j ⁇ 1) and the data electrode D (j + 1) is changed from the low voltage side voltage 0 (V) to the high voltage side voltage Vd.
  • the address pulse when the address pulse is applied to the data electrode 22 in the address period, two data adjacent to both sides in the immediately preceding second transition period.
  • the data electrode D (j + 2)) at which the first transition period start time (for example, time t33) is to be transferred from the high voltage Vd to the low voltage 0 (V) in the immediately preceding second transition period.
  • the time is set after all the voltages to be applied to the electrodes 22 have finished transitioning from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V).
  • the voltage applied to the data electrode 22 is changed to the low voltage side while the voltage applied to the adjacent data electrode 22 transits from the high voltage side voltage Vd to the low voltage side voltage 0 (V). Transition from the voltage 0 (V) to the high voltage Vd can be prevented. That is, the voltage applied to the data electrode 22 can be prevented from transitioning from the low voltage side voltage 0 (V) to the high voltage side voltage Vd in a state where the substantial load capacity is relatively large. Thereby, the power consumption in the data electrode drive circuit 132 can be reduced.
  • a first transition period in the data electrode 22 (for example, the data electrode D (j) and the data electrode D (j + 1) in the write cycle T (i)) in which both voltages do not transition from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V). Can be set to a time before the end of the immediately preceding second transition period.
  • the plasma display device sets the start time of the first transition period and the time before the end of the immediately preceding second transition period for the data electrode 22 having a relatively small substantial load capacity.
  • the time length of the first transition period can be increased accordingly. Therefore, for the data electrode 22 having a relatively small substantial load capacity, the write cycle can be made relatively long, and the write operation can be performed more stably.
  • FIG. 15 is a circuit diagram schematically showing a configuration of data electrode drive circuit 232 of the plasma display device in accordance with the fourth exemplary embodiment of the present invention.
  • FIG. 15 shows only a part of the circuit blocks constituting the data electrode drive circuit 232, and other circuit blocks having the same configuration are omitted.
  • the plasma display device in the present embodiment is different from the plasma display device 30 shown in FIG. 5 in the first embodiment in the configuration of the data electrode driving circuit 232.
  • the other circuit blocks have the same configuration as the plasma display device 30 and perform the same operation. Therefore, only the data electrode driving circuit 232 will be described below.
  • the data electrode drive circuit 232 includes a shift register unit 41, a second self-load calculation unit 50, an adjacent load calculation unit 160, and an output buffer unit 67.
  • the adjacent load calculation unit 160 is referred to as a “third adjacent load calculation unit 160”.
  • the shift register unit 41 in the present embodiment has the same configuration and operation as the shift register unit 41 described in the first embodiment.
  • the second self-load calculation unit 50 has the same configuration and operation as the second self-load calculation unit 50 described in the third embodiment. Therefore, description of these circuit blocks is omitted in this embodiment.
  • the configuration and operation of the data electrode driving circuit 232 will be described by taking as an example the case where an address pulse is applied to the data electrode D (j). Therefore, the configuration and operation of data electrode drive circuit 232 described below are the configuration and operation for data electrode D (j), but the configuration and operation for other data electrode 22 are also the configuration and operation for data electrode D (j). It is the same.
  • the data electrode 22 adjacent to the data electrode D (j) is the data electrode D (j ⁇ 1) and the data electrode D (j + 1).
  • the third adjacent load calculation unit 160 has a logic circuit provided corresponding to each of the data electrodes 22.
  • Each logic circuit includes a logic gate 61, a logic gate 162, a logic gate 63, a logic gate 64, a logic gate 65, and a logic gate 66.
  • the logic gate 61, the logic gate 162, the logic gate 63, and the logic gate 65 are AND gates with two inputs and one output, and the logic gate 64 and the logic gate 66 are OR gates with two inputs and one output (a logic circuit that performs an OR operation). is there.
  • small circles at the input terminals of the logic gates are inverters (logic circuits that perform logic inversion). Therefore, for example, a signal obtained by inverting the output signal of the logic gate 52 (j ⁇ 1) is input to the logic gate 63 (j + 1), and the logic gate 52 (j + 1) has the signal of the logic gate 52 (j + 1). A signal obtained by inverting the output signal is input.
  • the logic circuit composed of the logic gate 61 (j), the logic gate 162 (j), the logic gate 63 (j), the logic gate 64 (j), the logic gate 65 (j), and the logic gate 66 (j) This is a logic circuit provided corresponding to the electrode D (j).
  • the logic circuit includes image data Q (j-2) and image data DQ (j-2) corresponding to the data electrode D (j-2), and image data Q corresponding to the data electrode D (j-1).
  • the result of the logical operation indicates whether or not the voltage applied to the data electrode D (j ⁇ 1) and the data electrode D (j + 1) changes from the high voltage side voltage Vd to the low voltage side voltage 0 (V). When a change occurs, it represents the time length required for the change (the length of the second transition period).
  • the logic gate 162 (j) outputs “H” when the image data Q (j + 1) changes from “H” to “L” and the image data Q (j) changes from “L” to “H”. Is output. In other cases, the logic gate 162 (j) outputs “L”.
  • the logic gate 64 (j) outputs “H” when at least one of the outputs of the logic gate 61 (j) and the logic gate 162 (j) is “H”, and the logic gate 64 (j) When both the gate 162 (j) outputs “L”, “L” is output.
  • the logic gate 64 (j) has the image data Q (j) set to “L”. "H” is output when changing from “" to “H”. At other times (for example, both the image data Q (j ⁇ 1) and the image data Q (j + 1) do not change from “H” to “L”), the logic gate 64 (j) is “L”. Is output.
  • the output of the logic gate 64 (j) is output from the high-voltage side voltage Vd to the low-voltage side voltage 0 to at least one of the voltage applied to the data electrode D (j-1) and the voltage applied to the data electrode D (j + 1).
  • transition to (V) occurs (second transition period) and the voltage applied to the data electrode D (j) transitions from the low voltage 0 (V) to the high voltage Vd in the subsequent first transition period. “H”. If the voltage applied to the data electrode D (j ⁇ 1) and the voltage applied to the data electrode D (j + 1) are both maintained at the high voltage Vd or the low voltage 0 (V), “L”. It becomes.
  • the logic gate 63 (j) does not change the image data Q (j-2) from “H” to “L” (that is, changes from “L” to “H” or maintains “L”). Or “H” is maintained), and “H” is output when the output of the logic gate 61 (j) is “H”. In other cases (the image data Q (j-2) changes from “H” to “L”, or the image data Q (j ⁇ 1) is maintained at “H” or “L”). The logic gate 63 (j) outputs “L”.
  • the logic gate 65 (j) does not change the image data Q (j + 2) from “H” to “L” (that is, changes from “L” to “H”, or maintains “L”, or “ “H” is maintained), and "H” is output when the output of the logic gate 162 (j) is "H”.
  • the logic gate 65 (J) outputs “L”.
  • the logic gate 66 (j) outputs “H” when at least one of the outputs of the logic gate 63 (j) and the logic gate 65 (j) is “H”, and the logic gate 63 (j) When both the gate 65 (j) outputs “L”, “L” is output.
  • the output of the logic gate 66 (j) becomes “H” at the following time.
  • the image data Q (j-2) does not change from “H” to “L”
  • the image data Q (j ⁇ 1) changes from “H” to “L”
  • the image data Q (j) It changes from “L” to “H”.
  • the image data Q (j + 2) does not change from “H” to “L”
  • the image data Q (j + 1) changes from “H” to “L”
  • the image data Q (j) becomes “L”. "" To "H”.
  • the output of the logic gate 66 (j) is “L”. That is, the image data Q (j-2) changes from “H” to “L”, or the image data Q (j ⁇ 1) is maintained at “H” or “L”, and the image data Q (J + 2) changes from “H” to “L”, or the image data Q (j + 1) is maintained at “H” or “L”.
  • the output of the logic gate 66 (j) is such that the voltage applied to the data electrode D (j-2) is maintained at the high voltage Vd or the low voltage 0 (V), and the data electrode D (j ⁇ 1) ) Changes from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) (second transition period), and the voltage applied to the data electrode D (j) in the subsequent first transition period becomes the low-voltage side voltage 0. It becomes “H” when transitioning from (V) to the high voltage Vd.
  • the output of the logic gate 66 (j) is a voltage applied to the data electrode D (j + 2) while the voltage applied to the data electrode D (j + 2) is maintained at the high-voltage side voltage Vd or the low-voltage side voltage 0 (V). Transitions from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) (second transition period), and the voltage applied to the data electrode D (j) in the subsequent first transition period increases from the low-voltage side voltage 0 (V). It also becomes “H” when transitioning to the side voltage Vd.
  • the output of the logic gate 66 (j) is applied to the data electrode D (j-2) while the voltage applied to the data electrode D (j + 1) is maintained at the high voltage Vd or the low voltage 0 (V). And the voltage applied to the data electrode D (j ⁇ 1) both transition from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) (second transition period), and in the subsequent first transition period, the data electrode D ( It becomes “L” when the voltage applied to j) transitions from the low voltage 0 (V) to the high voltage Vd.
  • the output of the logic gate 66 (j) is applied to the data electrode D (j + 2) while the voltage applied to the data electrode D (j-1) is maintained at the high voltage Vd or the low voltage 0 (V). And the voltage applied to the data electrode D (j + 1) both transition from the high voltage Vd to the low voltage 0 (V) (second transition period), and the data electrode D (j) in the subsequent first transition period. Becomes “L” when the voltage applied to is transitioned from the low-voltage side voltage 0 (V) to the high-voltage side voltage Vd.
  • the output of the logic gate 66 (j) includes a voltage applied to the data electrode D (j-2), a voltage applied to the data electrode D (j-1), a voltage applied to the data electrode D (j + 1), and data.
  • the voltage applied to the electrode D (j + 2) both changes from the high voltage side voltage Vd to the low voltage side voltage 0 (V) (second transition period), and the voltage applied to the data electrode D (j) in the subsequent first transition period. Becomes “L” when transitioning from the low voltage 0 (V) to the high voltage Vd.
  • each output buffer 69 includes a circuit combining one high-voltage side switch QH and one low-voltage side switch QL, and one LH timing control unit 68. Have.
  • the high voltage side switch QH outputs the voltage Vd on the high voltage side of the write pulse
  • the low voltage side switch QL outputs the voltage 0 (V) on the low voltage side of the write pulse.
  • the LH timing control unit 68 controls the high voltage side switch QH and the low voltage side switch QL based on the signals (the output signal of the logic gate 64 and the output signal of the logic gate 66) output from the third adjacent load calculation unit 160. That is, the LH timing control unit 68 controls the timing at which the voltage applied to the data electrode 22 transitions from the low voltage side voltage 0 (V) to the high voltage side voltage Vd based on the signal output from the third adjacent load calculation unit 160. To do.
  • the LH timing control unit 68 (j) has the data electrode D (1).
  • the first transition period that continues after the end of the second transition period after all the voltages applied to the data electrodes 22 of the data electrode D (m) have transitioned from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V).
  • the voltage applied to the data electrode D (j) is changed from the low voltage 0 (V) to the high voltage Vd.
  • the LH timing control unit 68 (j) The voltage applied to the data electrode D (j) by starting the first transition period at a time earlier than when the output of the logic gate 66 (j) is “H” and the output of the logic gate 66 (j) is “H”. A transition is made from the side voltage 0 (V) to the high voltage side voltage Vd.
  • the voltage applied to the data electrode D (j ⁇ 2), the data electrode D (j The voltage applied to -1), the voltage applied to the data electrode D (j + 1), and the voltage applied to the data electrode D (j + 2) all transit from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the substantial load capacitance generated at the data electrode D (j ⁇ 1) at that time is such that the voltage applied to the data electrode D (j ⁇ 2) is maintained at the high voltage Vd or the low voltage 0 (V).
  • the voltage applied to the data electrode D (j ⁇ 1) is smaller than when the high voltage side voltage Vd transits to the low voltage side voltage 0 (V). Therefore, the time required for the voltage applied to the data electrode D (j ⁇ 1) to transition from the high voltage Vd to the low voltage 0 (V) is relatively small.
  • the substantial load capacitance generated at the data electrode D (j + 1) at that time is such that the voltage applied to the data electrode D (j + 2) is maintained at the high voltage Vd or the low voltage 0 (V), and the data The voltage applied to the electrode D (j + 1) is smaller than when transitioning from the high voltage side voltage Vd to the low voltage side voltage 0 (V). Therefore, the time required for the voltage applied to the data electrode D (j + 1) to transition from the high-voltage side voltage Vd to the low-voltage side voltage 0 (V) is relatively small.
  • the time at which the voltage applied to the data electrode D (j) transitions from the low-voltage side voltage 0 (V) to the high-voltage side voltage Vd can be relatively advanced, and the data electrode D (j) It is possible to perform the writing operation more stably by relatively increasing the time length during which the high-voltage side voltage Vd is applied.
  • the LH timing control unit 68 (j) indicates that the output of the logic gate 64 (j) is “H” and the logic gate 66 (j).
  • the first transition period starts at a time earlier than when the output of “L” is “L”, and the voltage applied to the data electrode D (j) transitions from the low voltage 0 (V) to the high voltage Vd.
  • the voltage applied to the data electrode D (j ⁇ 1) and the data electrode D (j + 1) is set to the high voltage side voltage Vd or the low voltage side voltage 0 (V). Maintained.
  • the time at which the voltage applied to the data electrode D (j) transitions from the low voltage side voltage 0 (V) to the high voltage side voltage Vd can be relatively advanced, and the data electrode D (j) It is possible to perform the writing operation more stably by relatively increasing the length of time during which the high-voltage side voltage Vd is applied.
  • FIG. 16 is a timing chart schematically showing an example of the operation of the data electrode drive circuit 232 of the plasma display device in accordance with the fourth exemplary embodiment of the present invention.
  • write cycle T (i ⁇ 1), write cycle T (i), write cycle T (i + 1), and write cycle T (i + 2)) in the write period are shown as examples.
  • the drive voltage waveforms applied to scan electrode SC (i ⁇ 1) to scan electrode SC (i + 1) and data electrode D (j ⁇ 2) to data electrode D (j + 3) will be described as an example.
  • a write pulse is applied to the data electrode D (j ⁇ 1), the data electrode D (j + 2), and the data electrode D (j + 3), and the data electrode D ( j-2), an address pulse is not applied to the data electrode D (j) and the data electrode D (j + 1), and the address is written to the data electrode D (j) and the data electrode D (j + 1) in the address period T (i).
  • a pulse is applied, an address pulse is not applied to the data electrode D (j-2), the data electrode D (j-1), the data electrode D (j + 2), and the data electrode D (j + 3), and the address period T (i + 1 ), An address pulse is applied to data electrode D (j-1), data electrode D (j + 1) and data electrode D (j + 2), and data electrode D (j-2), data electrode D (j) and data electrode D (j + 3)
  • T (i + 2) the data electrode D (j-2), the data electrode D (j-1), the data electrode D (j), the data electrode D (j + 1), and the data electrode D (
  • An example in which an address pulse is applied to j + 3) and an address pulse is not applied to the data electrode D (j + 2) is shown.
  • the voltage applied to the data electrode D (j ⁇ 1), the data electrode D (j + 2) and the data electrode D (j + 3) is changed from the high voltage side voltage Vd to the low voltage side. Transition to voltage 0 (V).
  • the voltage applied to the data electrode D (j) and the data electrode D (j + 1) transitions from the low voltage side voltage 0 (V) to the high voltage side voltage Vd.
  • the outputs of the logic gate 52 (j ⁇ 1), the logic gate 52 (j + 2), and the logic gate 52 (j + 3) of the second self-load calculating unit 50 become “H”, and the logic gate 53 (j) and The output of the logic gate 53 (j + 1) is “H”.
  • the LH timing control unit 68 (j) Since both the output of the logic gate 64 (j) and the output of the logic gate 66 (j) are “H”, the LH timing control unit 68 (j) has the data electrode D (1) to the data electrode D (m). At time t33 after all the voltages applied to each data electrode 22 have finished transitioning from the high voltage side voltage Vd to the low voltage side voltage 0 (V), the voltage applied to the data electrode D (j) is changed to the low voltage side voltage 0 ( The operation of transition from V) to the high voltage Vd is started.
  • the LH timing control unit 68 (j + 1) is more timely than the time t33.
  • the operation of transitioning the voltage applied to the data electrode D (j + 1) from the low voltage side voltage 0 (V) to the high voltage side voltage Vd is started.
  • the voltage applied to the data electrode D (j) transits from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the voltage applied to the data electrode D (j ⁇ 1) and the data electrode D (j + 2) transitions from the low voltage side voltage 0 (V) to the high voltage side voltage Vd.
  • the output of the logic gate 64 (j ⁇ 1) and the output of the logic gate 66 (j ⁇ 1) of the third adjacent load calculation unit 160 are both “H”, and the output of the logic gate 64 (j + 2) is “L”.
  • the LH timing control unit 68 (j-1) Since the LH timing control unit 68 (j-1) has both the output of the logic gate 64 (j-1) and the output of the logic gate 66 (j-1) being "H", the data electrode D (1) to the data electrode D Applied to data electrode D (j-1) at time t53 after all the voltages applied to each data electrode 22 of electrode D (m) have transitioned from high-voltage side voltage Vd to low-voltage side voltage 0 (V). The operation of changing the voltage to be changed from the low voltage 0 (V) to the high voltage Vd is started.
  • the LH timing control unit 68 (j + 2) reduces the voltage applied to the data electrode D (j + 2) at time t51 earlier than time t53.
  • the operation of transitioning from the side voltage 0 (V) to the high voltage side voltage Vd is started.
  • the time length between time t51 and time t53 is longer than the time length between time t32 and time t33.
  • the address pulse is applied to one data electrode 22 of the two adjacent data electrodes 22 and then the other data electrode 22 is addressed. Is applied, the voltage applied to one data electrode 22 is set to the high voltage Vd so that the second transition period of one data electrode 22 and the first transition period of the other data electrode 22 do not overlap in time. After the transition to the low voltage 0 (V) from the second voltage (second transition period), the voltage applied to the other data electrode 22 transitions from the low voltage 0 (V) to the high voltage Vd (first transition period). . Then, the start time of the first transition period in the other data electrode 22 is controlled according to the time length of the second transition period in one data electrode 22.
  • the voltage applied to the data electrode 22 changes from the low voltage 0 (V) to the high voltage while the voltage applied to the adjacent data electrode 22 changes from the high voltage Vd to the low voltage 0 (V). Transition to Vd can be prevented. That is, the voltage applied to the data electrode 22 can be prevented from transitioning from the low voltage side voltage 0 (V) to the high voltage side voltage Vd in a state where the substantial load capacity is relatively large. Thereby, power consumption in the data electrode drive circuit 232 can be reduced.
  • the write operation can be performed more stably.
  • the low voltage side voltage 0 (V) when the voltage applied to the data electrode 22 is changed, the low voltage side voltage 0 (V) is first changed from the high voltage side voltage Vd to the low voltage side voltage 0 (V).
  • the configuration of transition from the high voltage Vd to the high voltage Vd has been described. Therefore, the start time of the second transition period is set for each output buffer or each data driver.
  • the transition may be made from the high voltage side voltage Vd to the low voltage side voltage 0 (V). In this case, the start time of the first transition period may be set for each output buffer or each data driver.
  • the drive voltage waveforms shown in FIGS. 4, 7, 12, 14, and 16 are merely examples in the embodiment of the present invention, and the present invention is not limited to these drive voltage waveforms. Is not to be done.
  • circuit configurations shown in FIGS. 5, 6, 9, 10, 11, 13, and 15 are merely examples in the embodiment of the present invention, and the present invention is not limited to these.
  • the circuit configuration is not limited.
  • each circuit block shown in the embodiment of the present invention may be configured as an electric circuit that performs each operation shown in the embodiment, or a microcomputer that is programmed to perform the same operation. May be used.
  • the number of subfields constituting one field is not limited to the above number.
  • the number of gradations that can be displayed on the panel 10 can be further increased.
  • one pixel is constituted by discharge cells of three colors of red, green, and blue.
  • a panel in which one pixel is constituted by discharge cells of four colors or more has been described.
  • the specific numerical values shown in the embodiment of the present invention are set based on the characteristics of the panel 10 having a screen size of 50 inches and the number of display electrode pairs 14 of 1024. It is just an example.
  • the present invention is not limited to these numerical values, and each numerical value is desirably set optimally in accordance with panel specifications, panel characteristics, plasma display device specifications, and the like. Each of these numerical values is allowed to vary within a range where the above-described effect can be obtained.
  • the number of subfields constituting one field, the luminance weight of each subfield, etc. are not limited to the values shown in the embodiment of the present invention, and the subfield configuration is based on the image signal or the like. It may be configured to switch.
  • the present invention can stably supply power to a data electrode driving circuit to perform a stable address operation and reduce power consumption of the data electrode driving circuit. Therefore, the present invention provides a plasma display device and a plasma display device driving method. Useful.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Plasma & Fusion (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Control Of Gas Discharge Display Tubes (AREA)

Abstract

L'invention concerne un dispositif d'écran à plasma dans lequel la consommation d'énergie d'un circuit d'excitation d'électrodes de données, est réduite. Dans cet objectif, le circuit d'excitation d'électrodes de données est équipé pour chaque électrode de données d'un tampon de sortie qui possède un commutateur côté haute tension qui émet en sortie une tension côté haute tension, et un commutateur côté basse tension qui émet en sortie une tension côté basse tension. Lorsque la tension d'une impulsion d'écriture effectue une transition de tension côté basse tension à tension côté haute tension, le tampon de sortie met le commutateur côté basse tension à l'arrêt et le commutateur côté haute tension en marche, changeant ainsi la tension de sortie en tension côté haute tension, dans une première période de transition agencée dans chaque cycle d'écriture. Lorsque la tension de l'impulsion d'écriture effectue une transition de tension côté haute tension à tension côté basse tension, le tampon de sortie met le commutateur côté haute tension à l'arrêt et le commutateur côté basse tension en marche, changeant ainsi la tension de sortie en tension côté basse tension, dans une seconde période de transition agencée dans les cycles d'écriture. Enfin, la seconde période de transition et la première période de transition qui se trouve juste après la seconde période de transition, sont séparées en termes de temps.
PCT/JP2011/006625 2010-11-30 2011-11-29 Dispositif d'écran à plasma, et procédé d'excitation de celui-ci WO2012073477A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2010266151 2010-11-30
JP2010-266151 2010-11-30

Publications (1)

Publication Number Publication Date
WO2012073477A1 true WO2012073477A1 (fr) 2012-06-07

Family

ID=46171450

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2011/006625 WO2012073477A1 (fr) 2010-11-30 2011-11-29 Dispositif d'écran à plasma, et procédé d'excitation de celui-ci

Country Status (1)

Country Link
WO (1) WO2012073477A1 (fr)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10123998A (ja) * 1996-10-15 1998-05-15 Fujitsu Ltd フラット表示パネルを利用した表示装置
JP2008250162A (ja) * 2007-03-30 2008-10-16 Pioneer Electronic Corp プラズマディスプレイの駆動装置
JP2009204787A (ja) * 2008-02-27 2009-09-10 Fuji Electric Device Technology Co Ltd 半導体集積回路

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10123998A (ja) * 1996-10-15 1998-05-15 Fujitsu Ltd フラット表示パネルを利用した表示装置
JP2008250162A (ja) * 2007-03-30 2008-10-16 Pioneer Electronic Corp プラズマディスプレイの駆動装置
JP2009204787A (ja) * 2008-02-27 2009-09-10 Fuji Electric Device Technology Co Ltd 半導体集積回路

Similar Documents

Publication Publication Date Title
JP2007041251A (ja) プラズマディスプレイパネルの駆動方法
KR100828862B1 (ko) 플라즈마 디스플레이 패널의 구동 회로, 및 플라즈마 디스플레이 패널의 구동 방법
JP5131241B2 (ja) プラズマディスプレイパネルの駆動方法
JP2003271092A (ja) プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置
WO2012073477A1 (fr) Dispositif d'écran à plasma, et procédé d'excitation de celui-ci
WO2011007563A1 (fr) Dispositif d'affichage à plasma et procédé de commande pour un panneau d'affichage à plasma
WO2010146827A1 (fr) Procédé de commande pour panneau d'affichage à plasma, et dispositif d'affichage à plasma
JP5024482B2 (ja) プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置
WO2012090451A1 (fr) Procédé de commande de panneau d'affichage à plasma, et dispositif d'affichage à plasma
WO2012073478A1 (fr) Dispositif d'écran à plasma, et procédé d'excitation de celui-ci
WO2012073516A1 (fr) Procédé de pilotage de dispositif d'affichage à plasma et dispositif d'affichage à plasma
WO2011096220A1 (fr) Dispositif d'affichage à plasma et procédé de pilotage d'un écran d'affichage à plasma
WO2011089886A1 (fr) Procédé de commande d'un écran et unité d'affichage à écran plasma
WO2012102031A1 (fr) Procédé de commande de panneau d'affichage à plasma et appareil d'affichage à plasma
WO2012102043A1 (fr) Procédé de commande de panneau d'affichage à plasma et dispositif d'affichage à plasma
WO2012102032A1 (fr) Procédé de commande de panneau d'affichage à plasma et dispositif d'affichage à plasma
WO2009139163A1 (fr) Procédé de commande d’un panneau d'affichage à plasma, et dispositif d'affichage à plasma
JP2009192648A (ja) プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法
JP2009192647A (ja) プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法
WO2011148644A1 (fr) Procédé d'attaque d'un panneau d'affichage à plasma et dispositif d'affichage à plasma
WO2012102033A1 (fr) Procédé de commande de panneau d'affichage à plasma et dispositif d'affichage à plasma
WO2012017647A1 (fr) Procédé d'excitation d'écran à plasma et appareil d'affichage à plasma
WO2011089887A1 (fr) Procédé de commande d'un panneau d'affichage à plasma et dispositif d'affichage à plasma
JP2005321500A (ja) プラズマディスプレイパネルの駆動方法
WO2011089890A1 (fr) Procédé de pilotage d'un dispositif d'affichage à plasma

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 11845243

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 11845243

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: JP