WO2011076934A1 - Window interposed die packaging - Google Patents
Window interposed die packaging Download PDFInfo
- Publication number
- WO2011076934A1 WO2011076934A1 PCT/EP2010/070684 EP2010070684W WO2011076934A1 WO 2011076934 A1 WO2011076934 A1 WO 2011076934A1 EP 2010070684 W EP2010070684 W EP 2010070684W WO 2011076934 A1 WO2011076934 A1 WO 2011076934A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- die
- substrate
- semiconductor device
- window substrate
- cavity
- Prior art date
Links
- 238000004806 packaging method and process Methods 0.000 title claims abstract description 34
- 239000000758 substrate Substances 0.000 claims abstract description 200
- 239000004065 semiconductor Substances 0.000 claims abstract description 129
- 238000004519 manufacturing process Methods 0.000 claims abstract description 26
- 238000000034 method Methods 0.000 claims description 63
- 239000000463 material Substances 0.000 claims description 43
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 19
- 229910052710 silicon Inorganic materials 0.000 claims description 19
- 239000010703 silicon Substances 0.000 claims description 19
- 238000011049 filling Methods 0.000 claims description 17
- 229910000679 solder Inorganic materials 0.000 claims description 13
- 238000000227 grinding Methods 0.000 claims description 7
- 238000002161 passivation Methods 0.000 claims description 6
- 230000008901 benefit Effects 0.000 description 21
- 239000011295 pitch Substances 0.000 description 13
- 238000005530 etching Methods 0.000 description 12
- 230000008569 process Effects 0.000 description 12
- 238000005304 joining Methods 0.000 description 11
- 239000003292 glue Substances 0.000 description 10
- 239000002184 metal Substances 0.000 description 8
- 229920000642 polymer Polymers 0.000 description 8
- 238000005538 encapsulation Methods 0.000 description 6
- 230000035882 stress Effects 0.000 description 6
- 239000000853 adhesive Substances 0.000 description 5
- 230000001070 adhesive effect Effects 0.000 description 5
- 239000000206 moulding compound Substances 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 150000001875 compounds Chemical class 0.000 description 4
- 230000001419 dependent effect Effects 0.000 description 4
- 239000004519 grease Substances 0.000 description 4
- 238000001721 transfer moulding Methods 0.000 description 4
- 238000000151 deposition Methods 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 238000013461 design Methods 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 239000011521 glass Substances 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 239000000243 solution Substances 0.000 description 3
- 239000004593 Epoxy Substances 0.000 description 2
- PEDCQBHIVMGVHV-UHFFFAOYSA-N Glycerine Chemical compound OCC(O)CO PEDCQBHIVMGVHV-UHFFFAOYSA-N 0.000 description 2
- 239000000919 ceramic Substances 0.000 description 2
- 238000001816 cooling Methods 0.000 description 2
- 238000000354 decomposition reaction Methods 0.000 description 2
- 238000000708 deep reactive-ion etching Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000011888 foil Substances 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 150000002500 ions Chemical class 0.000 description 2
- 238000003698 laser cutting Methods 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 238000000465 moulding Methods 0.000 description 2
- 230000008707 rearrangement Effects 0.000 description 2
- 229910052594 sapphire Inorganic materials 0.000 description 2
- 239000010980 sapphire Substances 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- SFZCNBIFKDRMGX-UHFFFAOYSA-N sulfur hexafluoride Chemical compound FS(F)(F)(F)(F)F SFZCNBIFKDRMGX-UHFFFAOYSA-N 0.000 description 2
- 238000012360 testing method Methods 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 238000009623 Bosch process Methods 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 229910018503 SF6 Inorganic materials 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 238000004364 calculation method Methods 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 238000007906 compression Methods 0.000 description 1
- 238000005520 cutting process Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 239000003822 epoxy resin Substances 0.000 description 1
- 150000002484 inorganic compounds Chemical class 0.000 description 1
- 229910010272 inorganic material Inorganic materials 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 239000013067 intermediate product Substances 0.000 description 1
- 238000000608 laser ablation Methods 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 239000012528 membrane Substances 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000005272 metallurgy Methods 0.000 description 1
- 238000012536 packaging technology Methods 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 229920000647 polyepoxide Polymers 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 239000002210 silicon-based material Substances 0.000 description 1
- 238000004088 simulation Methods 0.000 description 1
- 239000012484 stacking solution Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 229960000909 sulfur hexafluoride Drugs 0.000 description 1
- 230000008646 thermal stress Effects 0.000 description 1
- 229920001169 thermoplastic Polymers 0.000 description 1
- 239000004416 thermosoftening plastic Substances 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/562—Protection against mechanical damage
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/81001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector involving a temporary auxiliary member not forming part of the bonding apparatus
- H01L2224/81005—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector involving a temporary auxiliary member not forming part of the bonding apparatus being a temporary or sacrificial substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/83001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector involving a temporary auxiliary member not forming part of the bonding apparatus
- H01L2224/83005—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector involving a temporary auxiliary member not forming part of the bonding apparatus being a temporary or sacrificial substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01016—Sulfur [S]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01023—Vanadium [V]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01032—Germanium [Ge]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01075—Rhenium [Re]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/0781—Adhesive characteristics other than chemical being an ohmic electrical conductor
- H01L2924/07811—Extrinsic, i.e. with electrical conductive fillers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15787—Ceramics, e.g. crystalline carbides, nitrides or oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15788—Glasses, e.g. amorphous oxides, nitrides or fluorides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/1815—Shape
- H01L2924/1816—Exposing the passive side of the semiconductor or solid-state body
- H01L2924/18161—Exposing the passive side of the semiconductor or solid-state body of a flip chip
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
Definitions
- the invention relates to the field of integrated circuit technology. More particularly, the present invention relates to methods of assembling and/or packaging of integrated circuits using interconnect structures as well as to devices thus obtained.
- a solution is to use a package that re-arranges or converts the input/output pitch of the die to a larger pitch area array that can be handled by the system level printed circuit board. This typically results in a package size that is several times larger than the stack itself.
- one solution is the use of a silicon-based interconnect substrate. The die or stack of dies is assembled to this substrate which provides adequate interconnect and wiring density. If this Si- interposer also has through-Si via connections, a device with a high density of area- array connections may result. To protect the die, this interposer substrate may be encapsulated by a wafer-level transfer moulding encapsulation process.
- the final Si-interposer package may then be assembled in a more traditional package, e.g. a ball-grid array (BGA), or assembled directly on a printed circuit board (PCB), similar to wafer-level chip-scale packages (WL-CSP).
- BGA ball-grid array
- PCB printed circuit board
- FIG. 1 An example thereof is shown in FIG. 1, indicating a packaged chip making use of an interconnect substrate.
- a chip 10 is shown being assembled to a through silicon via interposer substrate 20 which is 3D wafer level packaged. Between the interposer substrate 20 and the chip 10 multilayer thin film layers 30 or CMOS back end of line (BEOL) layers typically are present. Connection with the next level of assembly is obtained via through-silicon-vias.
- the next level of assembly is a laminate interposer board 40, which itself can be contacted via a ball grid array or chip-scale packaging solder balls 50.
- To obtain reliable packaging underfill 60 and transfer moulding compound encapsulation 70 may be used.
- the moulding compound on the interposer wafer with mounted die causes wafer-bow as the assembly is strongly asymmetric.
- One known solution for preventing wafer-bow is selecting a transfer moulding compound encapsulation with a thermal expansion coefficient similar to that of the wafer used, however a perfect match across the temperature ranges of interest (typically: -55°C to +300°C) is not achievable as these compounds consist of a mixture of organic (high CTE, Coefficient of Thermal Expansion) and inorganic compounds (low CTE), where both the Young modulus, E, and Coefficient of Thermal Expansion, CTE, vary significantly as a function of temperature and differ from the temperature variations of E and CTE of the semiconductor devices used. Furthermore the encapsulation with moulding compound causes an increase in thermal resistance of the devices.
- US2006/267213 by Ozguz et al., describes a stackable tier structure with one or more integrated circuit dies and one or more feedthrough structures.
- the dies thereby are positioned into the window of a window substrate.
- the input/output pads of the integrated circuit die are electrically rerouted using conductive traces from the first side of the tier structure to a feedthrough in the window substrates, to a second side of the tier structure.
- Stacked tiers can also obtained by stacking different window substrates, each having its die and by electrically connecting these using the feedthroughs in the window substrates. Summary of the invention
- the presented embodiments of the invention allow for testing the interconnect layer before the assembly of the die, therefore reducing the risk of compound yield loss. Assembling the die towards the end of the fabrication process reduces the risks for generating defects in the embedded die, hence a higher final process yield can be achieved.
- the present invention relates to a semiconductor device, the semiconductor device comprising at least one semiconductor die, a window substrate being an inorganic substrate comprising at least one cavity for mounting the at least one semiconductor die and a substantially planar interconnect structure to at least one side of the window substrate, and the at least one die being positioned inside the at least one cavity, and being connected to the interconnect structure adjacent the at least one die, the interconnect structure forming the electrical connection between the at least one die and another level of assembly or packaging of the semiconductor device. It is an advantage of embodiments according to the present invention that a semiconductor device is obtained being little or not subject to curving due to thermal loads on materials surrounding the at least one die.
- interposer substrate for increasing the contact surface for contacting the die.
- the interconnect structure may be substantially flat and it may be in physical contact with the window substrate.
- the device may be such that the electrical connection between the at least one die and the another level of assembly or packaging of the semiconductor device lies fully outside the window substrate.
- the material of the window substrate may have a coefficient of thermal expansion being the same or being closely matched to the coefficient of thermal expansion of the semiconductor die. It is an advantage of embodiments according to the present invention that semiconductor devices are obtained being little or not subject to bowing after assembling the die in the window substrate.
- the cavity may extend throughout the first window substrate. It is an advantage of embodiments according to the present invention that semiconductor devices are obtained that allow connecting the die to interconnect structures of an interposer, while surrounding the die substantially with material having the same thermal behavior.
- the semiconductor device may comprise filling materials at positions between the at least one die and the edges of the at least one cavity in the window substrate material.
- the filling material may be epoxy material.
- the interconnect structure may be adapted for providing connectivity between the at least one die using a first input/output pitch typical for the at least one die and a further element using a larger input/output pitch. It is an advantage of embodiments according to the present invention that these make use of the interposer principle allowing a high density of electronic circuits in the die while allowing an efficient and easy connection of the semiconductor device with external components.
- the interconnect structure may be physically positioned or located between the at least one die and the electrical contacts of the further level of assembly or packaging of the semiconductor device.
- the at least one die may be mounted on the interconnect structure.
- the semiconductor device may comprise a further substrate being a through-silicon- via substrate forming an interposer with the interconnect structures or a thin flexible substrate forming an interposer with the interconnect structures. It is an advantage of some embodiments according to the present invention that connectivity with a through-silicon-via substrate can also be used.
- the interposer substrate with through-silicon-via connections may be an active device wafer.
- the at least one semiconductor die may be a stack of dies positioned in the cavity of the window substrate.
- the stack of dies may have at least one die comprising through silicon vias for electrically connecting further dies with the another level of assembly or packaging of the semiconductor device.
- the interconnect structures and the window substrate may form an interposer. It is an advantage of embodiments according to the present invention that the window substrate can be used as part of the interposer, thus allowing a thinner semiconductor device.
- the semiconductor device furthermore may comprise a heat sink in direct contact with the at least one die and the window substrate. It is an advantage of embodiments according to the present invention that accurate cooling of the die can be obtained by the possibility of direct contact between the die and the heat sink. In direct contact may mean that there is no moulding material between the die and the heat sink.
- the heat sink may comprise a flat surface, whereby the flat surface is in direct contact with the at least one die and the window substrate.
- the present invention also relates to an interposer device comprising a window substrate being an inorganic substrate comprising at least one cavity for mounting at least one semiconductor die and a substantially planar interconnect structure fixed to one side of the window substrate so as to be adjacent the cavity and so as to be arranged for receiving the at least one semiconductor die for forming an electrical connection between the die and another level of assembly or packaging of the semiconductor device.
- the interposer may have an interconnect structure comprising any or a combination of a passivation layer for passivating the interconnect structure or ball grid or solder bump contacts for connecting with the at least one die. Electrical contacts alternatively also may be provided by electroless plated solder (Sn) contacts.
- the interposer may in some embodiments be between 25 and 300 ⁇ thick, e.g. between 25 ⁇ and 200 ⁇ , more particularly between 25 ⁇ and ⁇ .
- the interconnect structure may be a flexible interconnect structure.
- the present invention also relates to a method for manufacturing a semiconductor device, the method comprising obtaining a window substrate comprising at least one cavity, providing a substantially planar interconnect structures to at least one side of the window substrate, and embedding at least one die in the cavity, the at least one die being connected to the interconnect structures.
- the interconnect structure thereby is positioned such that it is adjacent the at least one die such that it can form the electrical connection between the at least one die and another level of assembly or packaging of the semiconductor device.
- the method may comprise the step of mounting the die on the interconnect structure and/or of electrically connecting the semiconductor die with the interconnect structure.
- Obtaining a window substrate may comprise obtaining an inorganic substrate, and providing a cavity in the inorganic substrate suitable for embedding the at least one die.
- the method furthermore may comprise interposing the die connected at a first input/output connection pitch with a further element connectable at a larger input/output connection pitch.
- Providing interconnect structures may comprise bonding the window substrate with a through-silicon-via substrate comprising the interconnect structures, e.g. using the interconnect structure.
- the method furthermore may comprise back grinding the at least one die and the window substrate.
- the method furthermore may comprise providing a heat sink in direct contact with at least the die.
- FIG. 1 illustrates a semiconductor device using an interposer as known from prior art.
- FIG. 2 illustrates a side view (A) and an enlarged view (B) of a semiconductor device using an interposer whereby the die is mounted in window-shaped holes in a CTE- matched inorganic substrate, according to an embodiment of the present invention.
- This CTE-matched inorganic substrate with window-shaped holes is referred to as the "window substrate”.
- FIG. 3 illustrates a semiconductor device according to an embodiment of the present invention wherein a heat sink is provided in direct contact with the die.
- FIG. 4 illustrates a flow chart of a method for manufacturing a semiconductor device according to embodiments of the present invention.
- FIG. 5 to FIG. 8 illustrate for exemplary methods for manufacturing a semiconductor device according to embodiments of the present invention.
- FIG. 5 illustrates a manufacturing method for providing a semiconductor device including a through silicon via substrate.
- FIG. 6 and FIG. 7 illustrates a manufacturing method for providing a semiconductor device including a flexible substrate.
- FIG. 8 illustrates a manufacturing method for providing a semiconductor device using a device wafer, with interconnect metallization on the wafer front side, for realizing the CTE-matched substrate with window-shaped holes formed from the back of this substrate.
- FIG. 9 and FIG. 10 illustrate an integrated circuit package design according to prior art (FIG. 9) and according to an embodiment of the present invention (FIG. 10), as used for simulating effects of the difference in thermal expansion coefficients illustrating features and advantages of embodiments of the present invention.
- FIG. 11 illustrates the peeling stress as function of the radial distance from the edge of a glue layer connecting a bottom wafer and a silicon carrier for integrated circuit package designs according to FIG. 9 and FIG. 10 respectively.
- FIG. 12 illustrates the curvature of a bottom wafer after release from the silicon carrier for integrated circuit package designs according to FIG. 9 and FIG. 10 respectively.
- window substrate this refers to an inorganic substrate with window-shaped holes for mounting a semiconductor die.
- the “window substrate” advantageously has a coefficient of thermal expansion matched or closely matched to that of the semiconductor die.
- substrate reference is made to an inorganic substrate, such as for example a glass or glass-like substrate, a dielectric substrate, a ceramic substrate or a semiconductor substrate, such as for example a silicon substrate, a germanium substrate, a lll-V semiconductor substrate or a sapphire substrate.
- inorganic substrate such as for example a glass or glass-like substrate, a dielectric substrate, a ceramic substrate or a semiconductor substrate, such as for example a silicon substrate, a germanium substrate, a lll-V semiconductor substrate or a sapphire substrate.
- reference is made to "closely matched CTE” reference may be made to materials having coefficients of thermal expansion differing not more than 25%, advantageously not more than 20%, more advantageously not more than 15%, still more advantageously not more than 10%, even more advantageously not more than 5%, still more advantageously not more than 1% over a predetermined temperature range.
- the predetermined temperature range may be for example in the range 0°C to 200°C, advantageously in the range -55°C to 300°C.
- reference is made to the coefficient of thermal expansion of an object comprising different materials reference may be made to the average coefficient of thermal expansion or a measured coefficient of thermal expansion.
- Embodiments of the present invention also includes that reference is made to the thermal expansion coefficient of the major part of the material the semiconductor die is fabricated in.
- another level of assembly or packaging reference may be made to the portion of the semiconductor device that can be connected to the interconnect structures, whereby the semiconductor device may be considered as having different levels of assembly or packaging.
- the “another level of assembly or packaging” may be a "next level of assembly or packaging”. It may include a portion of the semiconductor device such as for example another chip or die, another chip or die having a different size than the die embedded in the window substrate, a part of the package.
- the another level of assembly or packaging also may be a vertical (3D) stacking.
- a region in the semiconductor device formed by a window-shaped hole in the window substrate, that may be filled with a semiconductor die and with filling material.
- the edges or walls of the cavity can be defined as the edges or walls surrounding the original window-shaped hole.
- the present invention relates to a semiconductor device.
- the semiconductor device comprises at least one semiconductor die.
- the semiconductor device may be an integrated circuit or be a part thereof.
- the semiconductor device according to embodiments of the present invention is especially suitable for using an interposer principle, e.g. for providing a re-arrangement or conversion of the input/output pitch at the level of the die to a larger pitch area array that e.g. can be handled by the system level printed circuit board.
- the semiconductor device according to embodiments of the present invention also is well suited for the realization of 3D chip stacks which consist of chips of unequal size.
- the semiconductor device according to embodiments of the present invention comprises a window substrate provided with interconnect structures at at least one side.
- the window substrate furthermore comprises at least one cavity, whereby the at least one die is positioned inside the at least one cavity and the at least one die is connected to the interconnect structures.
- the at least one cavity thus may initially be a hole in the window substrate that is filled with the at least one die.
- FIG. 2 a semiconductor device 100 is shown making use of an interposer principle for providing connectivity to at least one die.
- FIG. 2 illustrates a wafer cross-section at the top (A) and a package after wafer dicing at the bottom (B).
- the semiconductor device 100 comprises an inorganic substrate 110, referred to as the "window substrate".
- the window substrate 110 may be made from any suitable material with a coefficient of thermal expansion, CTE, closely matched or matching, over the relevant temperature range, e.g. in a temperature range 0°C to 200°C, advantageously in a temperature range -55°C to +300°C, to the CTE of the semiconductor die, 130, that is embedded in its windows.
- CTE coefficient of thermal expansion
- the best matching is obtained by using the material as used for the substrate material of the semiconductor die 130, (Typically silicon, germanium, lll-V semiconductors, sapphire), as those materials will also match the other mechanical properties of the devices, such as the Young modulus. Also possible for example is the use of ceramic or glass substrates that are engineered to track the CTE as a function of temperature of the semiconductor devices. These will however not track the other mechanical properties as closely.
- the material as used for the substrate material of the semiconductor die 130 Typically silicon, germanium, lll-V semiconductors, sapphire
- the material as used for the substrate material of the semiconductor die 130 will also match the other mechanical properties of the devices, such as the Young modulus.
- ceramic or glass substrates that are engineered to track the CTE as a function of temperature of the semiconductor devices. These will however not track the other mechanical properties as closely.
- the window substrate 110 comprises at least one cavity 120, also referred to as window, adapted for comprising the at least one die 130.
- the at least one cavity 120 may be window-shaped.
- the size of the at least one cavity 120 is adapted for accommodating the at least one die. In such a cavity a single die as well as as a stack of dies may be provided. Typical examples of such cavity 120 may have an average dimension between 2mm and 50mm, advantageously between 2 mm and 20mm, although embodiments of the present invention are not limited thereto.
- the at least one cavity 120 may advantageously be sized such that the free spacing between edges of the cavity 120 and the die 130 positioned therein.
- the relative area of the window substrate that is taken by the at least one cavity in one example may be in the range 10% to 25%.
- the cavity 120 typically may be made through etching or by laser processing such as for example laser cutting, although the invention is not limited thereby.
- the semiconductor device 100 furthermore comprises interconnect structures 140 positioned at at least one side of the window substrate 110.
- Such interconnect structures 140 may be back-end-of-line structures although embodiments according to the present invention are not limited thereto.
- the interconnect structures 140 advantageously are suitable for providing input/output connections to the die 130.
- the interconnect structures 140 advantageously form an interposer, allowing to rearrange the input/output pitch as required at the die to an input/output pitch suitable for use at a further system level, i.e. such as at the level of a printed circuit board, covering an area large than the size of the die 130 (Fan-out).
- the interconnect structures 140 may for example comprise:
- Thin semiconductor back-end-of-line interconnect layers (e.g. as in fig.7 and 8)
- the interconnect structure may be positioned such that it is adjacent the cavity.
- the at least one die may be physically and electrically connected to the interconnect structure.
- the interconnect structure typically may be located as a planar structure adjacent the window substrate, e.g. fixed thereto.
- the at least one die 130 may for example be a single die, multiple dies or 3D die stacks.
- a stack of dies may be introduced in the cavity of the window substrate.
- at least one of the dies may be provided with feedthroughs, e.g. silicon through vias, for connecting other dies in the stack, e.g. for providing connection between the other dies and the interconnect structure.
- the die may comprise an electronic circuit or electronic circuits providing one or more functionalities.
- the die may be a logic die optionally bound to another die or other die stack.
- the die 130 typically may be made using known die-processing techniques. It may be a packaged die or a packaged die stack.
- the at least one die 130 may be provided with a die-to-interposer connection 150 for connecting the at least one die 130 with the interconnect structures 140.
- a die-to-interposer connection 150 may be a micro-flip chip connection, a metal/metal thermocompression, a conductive adhesive joining, etc.
- the semiconductor device 100 furthermore may comprise a filling material 160 for embedding the at least one die 130 in the cavity.
- the filling material 160 thereby is an encapsulation material for filling the space between the edge of the cavity 120 and the at least one die 130.
- the filling material 160 may be a polymer or particle-filled polymer, epoxy based material, silica based material, materials similar as those used in under fill, glob-top or overmould compounds, etc that fills all gaps between the window substrate 110, the interconnect structures 140 and the at least one die 130.
- the semiconductor device 100 furthermore may comprise pads 170, such as for example solder balls for connecting the interposer to the next level assembly. Standard bumping techniques can be used. Alternatively or in addition thereto under bump metallurgy pads could already be available, e.g. in an ultra thin chip flexible interposer.
- the next level assembly may be a printed circuit board PCB, although the invention is not limited thereto.
- the next level assembly may for example be a laminate ball grid array interposer.
- the semiconductor device 100 also may for example also be connected by providing wire connections to the interconnect structures.
- the semiconductor device 100 furthermore may be equipped with a heat sink 180.
- the heat sink 180 may be contacted with the at least one die and optionally also with the window substrate.
- the heat sink 180 may be brought into direct contact with the die 130 and/or the window substrate 110 by applying a layer of thermal grease 182 allowing good thermal contact.
- the heat sink 180 may comprise a flat surface for contacting the die and the window substrate.
- the heat sink 180 also may comprise a set of cooling fins. The latter is illustrated by way of example in FIG. 3, illustrating the heat sink 180 in direct contact with the die 130 via a layer of thermal grease.
- the present invention relates to a method for manufacturing a semiconductor device.
- the method may be especially suitable for creating a semiconductor device as described above, although embodiments of the present invention are not limited thereto.
- the method comprises obtaining an inorganic substrate provided with interconnect structures, providing at least one cavity in the inorganic substrate thus forming the window substrate and embedding at least one semiconductor die in the cavity, the at least one die being connected to the interconnect structures.
- the method comprises obtaining an inorganic substrate 110 in a first step 310.
- the inorganic substrate 110 may be made of any material with a CTE matched or closely matched over a broad temperature range, e.g. in a range 0°C to 200°C, advantageously in a range -55°C to 300°C, to the coefficient of thermal expansion of the semiconductor devices to be packaged.
- the inorganic substrate material is chosen to be substantially identical to the material wherein the major part of semiconductor die is fabricated in.
- a typical example of material that often may be used is silicon material in relation to the packaging of Si-based semiconductor devices.
- at least one hole which will form the at least one cavity for embedding the die in, is made, e.g. through etching or via laser cutting, the inorganic substrate thus being a window substrate 110.
- the manufacturing of the at least one hole may be part of the current method, or a window substrate 110 comprising such a hole may be obtained.
- the cavity may have features and aspects as described in the first aspect. For example, typically cavities are provided such that, before filling, about 10% to 90% open area is present on the surface of the window substrate.
- Manufacturing of the hole, i.e. the window, in the window substrate may be performed in any suitable manner.
- a manufacturing technique for providing such a window is by a pulsed etching process, also known as a Bosch process.
- Such an etching process refers to a process in which an etching step is alternated with a deposition step and this is repeated to achieve nearly vertical structures.
- the plasma used for etching contains some ions, which attack the wafer from a nearly vertical direction.
- this pulsed etching preferably uses sulfur hexafluoride source gas [SF6], while for the deposition of a chemically inert passivation layer, preferably a C4F8 source gas is used and each pulsed phase preferably lasts for several seconds.
- the passivation layer protects the entire substrate from further chemical attack and prevents further (lateral) etching.
- the directional ions that bombard the substrate attack the passivation layer at the bottom of the trench (but not along the sides).
- the etc/deposition steps are repeated many times, resulting in a large number of very small isotropic etch steps taking place only at the bottom of the etched pits.
- 100 - 1000 etch/deposit steps are needed.
- the etching process results in sidewalls having a scalloped surface.
- Another example of an etching process that can be used is a KOH etch, using a 111 silicon window substrate.
- interconnect structures may be provided at one side of the window substrate.
- the interconnect structures 140 may be provided such that the interconnect structures 140 are present over the full surface of the window substrate 110, i.e. also at these positions where a cavity has been created, i.e. thus forming a side wall of the cavity.
- the interconnect structures are made on a second substrate.
- such a second substrate may be a through-silicon-via substrate, forming together with the interconnect structures an interposer for the die to the next device level.
- the interconnect structures may e.g. be two metal layers comprising bond pads on a through-silicon-via substrate.
- the second substrate may also be an active semiconductor device wafer with through-Si-via connections in order to achieve a 3D stacked device, in other words 3D integration is not limited to passive interposer substrates.
- the interconnect structures then are provided at the one side of the window substrate by connecting the one side of the window substrate with the second substrate at the side where the interconnect structures 140 are present.
- the latter may for example be obtained by flipping the substrates on each other, by using a polymer glue layer, etc...
- the connection of the window substrate with the second substrate is illustrated in FIG. 5 part (a).
- the at least one die is embedded in the cavity as also illustrated in FIG. 5 part (a) and connected to the interconnect structures. Electrical connections are realized between the pads of die 130 and pads on the interconnect structure 140, which may be referred to as a die-to-interposer connect 150. This can be realized using conventional technologies such as, but not limited to, solder flip chip, micro- bump solder joining, conductive adhesive joining, anisotropic conductive adhesive joining, metal-metal thermocompression joining, oxide-metal joining.
- the at least one die 130 could comprise a stack of dies that are interconnected using any suitable mechanism such as for example Cu-Cu thermo-compression, etc.
- connection of further dies to the initial die may be performed prior to or after connecting the first die to the interconnect structures.
- the die 130 or die stack can be bound to the interconnect structures in a flip-chip style using e.g. solder, micro-bump solder joining, conductive adhesive joining, anisotropic conductive adhesive joining, metal-metal thermocompression joining, oxide-metal joining, etc.
- solder e.g. solder, micro-bump solder joining, conductive adhesive joining, anisotropic conductive adhesive joining, metal-metal thermocompression joining, oxide-metal joining, etc.
- step 320 may be performed before step 330 or alternatively step 330 may be performed prior to step 320.
- one advantageous order may be - although embodiments of the invention are not limited thereto - to start with the thinner parts first, e.g. if a thin substrate is used, then first the window substrate may be assembled to the interconnect and thereafter the die may be embedded, or alternatively if a thin die is used, then the die may be embedded first and the assembly with the interconnect structures may be obtained thereafter.
- the gaps between the die and edge of the cavity in the window substrate may be filled using a filling material 160.
- the filling material 160 may for example be an epoxy resin, silica based material, materials similar as those used in under fill, glob- top or overmould compounds, etc although embodiments of the present invention are not limited thereto.
- the filling material may be selected to have a thermal expansion coefficient that is as close as possible to the thermal expansion coefficient of the die material, although embodiments of the present invention are not limited thereto. The latter is illustrated in FIG. 5 part (c).
- the filling may be part of the underfill part after die bonding, e.g. in case of flip chip.
- the window substrate 110 and the at least one die 130 can be back grinded in a single operation, leaving the back surface of the die and the surface of the window substrate 110 exposed in a single plane.
- the latter is advantageous as it allows contacting the window substrate 110 and the die 130 simultaneously with a heat sink, e.g. with a flat surface of the heat sink.
- the result of the grinding step is illustrated in FIG. 5 part (d).
- Back grinding may for example be performed using mechanical back grinding, whereby the thickness of the entire structure (the interconnect structures 140, the window substrate 110 and embedded die 130) can be grinded down to a thickness typical for IC packaging of about 300 ⁇ .
- step 360 further connections may be made to the front side of the interconnect substrate 120 by providing pads 170 e.g. solder balls.
- pads 170 e.g. solder balls.
- the latter provides connections to e.g. the next assembly level, for example the printed circuit board (PCB).
- the provided solder balls are illustrated in FIG. 5 part (e).
- Embodiments of the present invention are especially suitable for manufacturing a plurality of semiconductor devices at the same time.
- a plurality of cavities By providing a plurality of cavities, filling each of them with one or more dies and by finalizing the semiconductor device manufacturing method as described above by cutting the obtained assembly into individual packages, a plurality of semiconductor devices can be manufactured during the same manufacturing process.
- the semiconductor device In optional step 370 (not shown in FIG. 5), the semiconductor device can be diced into individual packages.
- a similar manufacturing process is described as in the first exemplary method, but the interconnect structures are introduced using a thin, flexible interconnect interposer structure rather than a rigid interconnect substrate.
- a thin, flexible interposer can e.g. be a thin Cu-polyimide flex circuit, or similar flexible structurces based on other polymers such as but not limited to e.g. Liquid cristal polymers.
- This flexible substrate should have interconnect pads on both sides of the foil, interconnecting both sides using standard via connections through the thin polymer layer of the flex foil.
- Providing the interconnect structures 140 to the window substrate 110, step 320, and embedding at least one die 130 in at least one cavity of the window substrate 110, step 330 , are performed in the same way as descried above for the rigid interconnect substrate case (fig.5)
- the provision of an UTF interconnect structure is shown in FIG. 6 part (a) while providing connection pads directly to the interconnect structures 140 is illustrated in FIG. 6 part (e).
- the thin flexible circuit being thin and flexible, results in a low warpage of the final assembly (window substrate with embedded die and attached thin interconnect structures, e.g. the interconnect flex circuit), as the mechanical properties of the final structure is dominated by the embedded die and window-substrate with matched CTE.
- the order of assembly of the window substrate, 110, to the interconnect structures 140, e.g. the flexible interconnect substrate, can be done both before or after mounting the die, 130, in the window substrate 110. (Step 320 before step 330 or step 330 before step 320).
- a similar manufacturing process is described as in the second exemplary method, but providing interconnection is performed using a second, carrier substrate comprising the thin interconnect structures.
- These may be thin film polymer and metal interconnect layers or traditional back-end-of-line interconnect layers realized in a prior step on this second carrier substrate.
- step 320 the window substrate then is contacted with the thin flexible interconnect structures on the second carrier substrate.
- an additional process step is added where second carrier substrate is removed, separating at the interface between this second carrier substrate and the thin interconnect structures.
- the latter is illustrated in FIG. 7, illustrating the connections step of the window substrate with the interconnect structures on the second, carrier substrate in part (a) and illustrating the effect of removing the carrier substrate in a subsequent step by the transition in FIG. 7 from part (d) to part (e).
- the carrier substrate may for example be removed by mechanical back grinding followed by a dry or wet etch for removing the remaining carrier substrate material, although embodiments of the present invention are not limited thereto.
- An example of an alternative method is the use of intermediate material layer between the thin interconnect structure and the secondary carrier substrate.
- the secondary wafer can be removed from this stack by e.g. mechanical sliding (case thermo-plastic glue layers), decomposition (low decomposition temperature glues), peel-off (glue with low peel force strength) or laser ablation (case laser radiation polymer composition, limited to the use of CTE-matched glass carrier)
- the order of assembly of the window substrate, 110, to the interconnect structures can be done both before or after mounting the die, 130, in the window substrate 110. (Step 320 before step 330 or step 330 before step 320)
- a window substrate with cavities and interconnect structures in the present example is obtained by first providing the interconnect structures 140 to the window substrate 110 instead of providing it to a secondary substrate.
- the cavities are realized in the window substrate 110 with the interconnect structures 140 present on one side, e.g. by wet or dry etching from the side opposite to the interconnect structures. In this way the window substrate forms, together with the interconnect structures, the interposer substrate.
- the etching process that may be used for generating the cavity may be e.g. the Bosch etching process or alternative processes, as described above.
- a stop layer may be provided on the interconnect structure, such as for example an oxide or SiC layer.
- the method may comprise an additional step of removing the stop layer prior to contacting the die with the interconnect structure.
- the interconnect structures form a kind of a membrane across the window substrate cavities.
- FIG. 8 parts (a) and (b) The latter is illustrated in FIG. 8 parts (a) and (b), followed by provision of the at least one die in the cavity for connecting the at least one die 130 with the interconnect structures 140 as shown in part (c) resulting in the structure as shown in part (d). Further steps of filling the gaps, back grinding and provision of pads to connect a further assembly level to the interconnect structures are shown in parts (e), (f) and (g) respectively.
- the method comprises providing a heat sink.
- the latter may be performed by providing a heat conductive layer such as thermal grease.
- the proposed manufacturing flow is such that the active die is mounted onto the package after fabrication of the window substrate and the interconnect structures.
- the dies and the interconnect structures can thus be made independently before embedding the dies in the combined filling material and window substrate material surrounding. This avoids damage of the dies in further processing.
- the assembly of the first semiconductor device and the interposer are mainly manufactured before die assembly, testing is possible before die mounting. The latter reduces the loss of material in case an error is identified.
- an integrated circuit package wherein the die is packaged through a transfer moulding compound encapsulation as known from prior art and as illustrated in FIG. 9 is considered, whereas on the other hand, an integrated circuit package wherein the die is positioned in windows in a silicon substrate according to an embodiment of the present invention as illustrated in FIG. 10 is considered.
- following dimensions were used, embodiments of the present invention not being limited thereby. The distances between different dies was selected to be 10mm, the dies being 6x6mm 2 in surface size.
- the dies or die stack were 300 ⁇ thick, connected via ⁇ glue and interconnects to a 50 ⁇ bottom wafer that itself was bonded to a silicon carrier via a ⁇ glue layer (HT1010 by Brewer Science EVG).
- a 200 ⁇ mold on top of the die was taken into account, the molding properties having a thermal expansion coefficient of 10ppm/°C and having an elastic modulus of 28GPa. Simulations were performed using Finite Element Models.
- the peeling stress at the edges of the glue layer between the bottom wafer and the silicon carrier as used during manufacturing of integrated circuit packages was evaluated for both the prior art device of FIG. 9 and the integrated circuit packaging according to an embodiment of the present invention according to FIG. 10.
- FIG. 11 illustrates the peeling stress, expressed in MPa, as function of the radial distance to the edge of the glue layer, expressed in mm. It can be seen that the peeling stress is high at the edge of the glue layer and decreases with the radial distance from the edge for the prior art packaging device of FIG. 9 (as shown by curve 602 in FIG. 11), whereas, in comparison with the prior art packaging, the peeling stress is substantially zero in the packaging according to an embodiment of the present invention (as shown by curve 604 in FIG. 9). The latter is illustrative for the forces induced when using materials having different thermal expansion coefficients and illustrates advantages of embodiments according to the present invention.
- FIG. 12 illustrates the curvature indicating the radial distance in mm on the x- axis and the out-of plane bowing of the wafer in mm on the y-axis. It can be seen that in contrast to the prior art integrated circuit packaging where strong curvature of the packaging occurs (as shown by curve 612 in FIG. 12), in the packaging according to an embodiment of the present invention no such curvature can be seen (as shown by curve 614 in FIG. 12). The latter illustrates features and advantages of embodiments according to the present invention.
- the present invention also relates to an interposer device, the interposer device comprising a window substrate being an inorganic substrate comprising at least one cavity for mounting at least one semiconductor die. Furthermore also a substantially planar interconnect structure is present, fixed to one side of the window substrate so as to be adjacent the cavity in the window substrate.
- the interconnect structure is arranged for receiving the at least one semiconductor die for forming the electrical connection between the die and another level of assembly or packaging of the semiconductor device.
- the interconnect structure may e.g. be a flexible layer fixed to the window substrate.
- the interposer device may be provided as intermediate product, and can be further processed, e.g. by an assembler.
- the interposer device may be made using a method as described in any of the above processes.
- a stop layer may be present on the interconnect structure.
- a passivation or protection layer may be provided.
- electrical connectors may be provided on the interposer substrate, such as for example Cu contacts, e.g. electroplated electrical contacts, ball grid contacts, solder bumps, etc. Other features, described in any of the above aspects, also may be present. By way of example, embodiments of the present invention not being limited thereto, an illustration of a possible interposer device is shown in FIG. 8 part (b).
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Wire Bonding (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP10798342A EP2517241A1 (en) | 2009-12-24 | 2010-12-23 | Window interposed die packaging |
JP2012545349A JP2013516060A (en) | 2009-12-24 | 2010-12-23 | Window interposed die packaging |
KR1020127016068A KR101765966B1 (en) | 2009-12-24 | 2010-12-23 | Window interposed die packaging |
US13/517,934 US8907471B2 (en) | 2009-12-24 | 2010-12-23 | Window interposed die packaging |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US29009709P | 2009-12-24 | 2009-12-24 | |
EP09180763A EP2339627A1 (en) | 2009-12-24 | 2009-12-24 | Window interposed die packaging |
US61/290,097 | 2009-12-24 | ||
EP09180763.6 | 2009-12-24 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2011076934A1 true WO2011076934A1 (en) | 2011-06-30 |
Family
ID=42224941
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/EP2010/070684 WO2011076934A1 (en) | 2009-12-24 | 2010-12-23 | Window interposed die packaging |
Country Status (5)
Country | Link |
---|---|
US (1) | US8907471B2 (en) |
EP (2) | EP2339627A1 (en) |
JP (2) | JP2013516060A (en) |
KR (1) | KR101765966B1 (en) |
WO (1) | WO2011076934A1 (en) |
Families Citing this family (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP2463896B1 (en) * | 2010-12-07 | 2020-04-15 | IMEC vzw | Method for forming through-substrate vias surrounded by isolation trenches with an airgap and corresponding device |
US20120188721A1 (en) * | 2011-01-21 | 2012-07-26 | Nxp B.V. | Non-metal stiffener ring for fcbga |
FR2982415B1 (en) * | 2011-11-09 | 2014-06-13 | Commissariat Energie Atomique | PROCESS FOR OBTAINING SUBSTRATE FOR MANUFACTURING SEMICONDUCTOR AND CORRESPONDING SUBSTRATE |
US20140070405A1 (en) * | 2012-09-13 | 2014-03-13 | Globalfoundries Inc. | Stacked semiconductor devices with a glass window wafer having an engineered coefficient of thermal expansion and methods of making same |
DE102012223982A1 (en) * | 2012-12-20 | 2014-06-26 | Continental Teves Ag & Co. Ohg | Method for producing an electronic assembly |
KR101625264B1 (en) * | 2013-05-30 | 2016-05-27 | 제일모직주식회사 | An adhesive film for radiating heat, a semiconductor device comprising the same, and a method for producing the device |
CN104217967A (en) * | 2013-05-31 | 2014-12-17 | 宏启胜精密电子(秦皇岛)有限公司 | Semiconductor device and manufacturing method thereof |
US20150014852A1 (en) * | 2013-07-12 | 2015-01-15 | Yueli Liu | Package assembly configurations for multiple dies and associated techniques |
DE102013224645A1 (en) * | 2013-11-29 | 2015-06-03 | Continental Teves Ag & Co. Ohg | Method for producing an electronic assembly |
JP6792322B2 (en) * | 2015-05-12 | 2020-11-25 | 昭和電工マテリアルズ株式会社 | Semiconductor devices and methods for manufacturing semiconductor devices |
US20170287838A1 (en) | 2016-04-02 | 2017-10-05 | Intel Corporation | Electrical interconnect bridge |
US9941186B2 (en) * | 2016-06-30 | 2018-04-10 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for manufacturing semiconductor structure |
US10008395B2 (en) * | 2016-10-19 | 2018-06-26 | Micron Technology, Inc. | Stacked semiconductor die assemblies with high efficiency thermal paths and molded underfill |
US11081448B2 (en) | 2017-03-29 | 2021-08-03 | Intel Corporation | Embedded die microelectronic device with molded component |
US10687419B2 (en) * | 2017-06-13 | 2020-06-16 | Advanced Semiconductor Engineering, Inc. | Semiconductor package device and method of manufacturing the same |
JP6892360B2 (en) | 2017-09-19 | 2021-06-23 | キオクシア株式会社 | Semiconductor device |
US11043478B2 (en) * | 2018-04-24 | 2021-06-22 | Cisco Technology, Inc. | Integrated circuit bridge for photonics and electrical chip integration |
JP7196936B2 (en) * | 2018-12-10 | 2022-12-27 | 凸版印刷株式会社 | Method for manufacturing wiring board for semiconductor device, and wiring board for semiconductor device |
US11342256B2 (en) | 2019-01-24 | 2022-05-24 | Applied Materials, Inc. | Method of fine redistribution interconnect formation for advanced packaging applications |
IT201900006736A1 (en) | 2019-05-10 | 2020-11-10 | Applied Materials Inc | PACKAGE MANUFACTURING PROCEDURES |
IT201900006740A1 (en) | 2019-05-10 | 2020-11-10 | Applied Materials Inc | SUBSTRATE STRUCTURING PROCEDURES |
US11931855B2 (en) | 2019-06-17 | 2024-03-19 | Applied Materials, Inc. | Planarization methods for packaging substrates |
US11335991B2 (en) | 2019-11-13 | 2022-05-17 | Samsung Electro-Mechanics Co., Ltd. | Electronic device with radio-frequency module |
US11862546B2 (en) | 2019-11-27 | 2024-01-02 | Applied Materials, Inc. | Package core assembly and fabrication methods |
US11062947B1 (en) * | 2019-12-19 | 2021-07-13 | Intel Corporation | Inorganic dies with organic interconnect layers and related structures |
US11257790B2 (en) | 2020-03-10 | 2022-02-22 | Applied Materials, Inc. | High connectivity device stacking |
US11454884B2 (en) | 2020-04-15 | 2022-09-27 | Applied Materials, Inc. | Fluoropolymer stamp fabrication method |
US11400545B2 (en) | 2020-05-11 | 2022-08-02 | Applied Materials, Inc. | Laser ablation for package fabrication |
US11232951B1 (en) | 2020-07-14 | 2022-01-25 | Applied Materials, Inc. | Method and apparatus for laser drilling blind vias |
US11676832B2 (en) | 2020-07-24 | 2023-06-13 | Applied Materials, Inc. | Laser ablation system for package fabrication |
US11521937B2 (en) | 2020-11-16 | 2022-12-06 | Applied Materials, Inc. | Package structures with built-in EMI shielding |
US11404318B2 (en) | 2020-11-20 | 2022-08-02 | Applied Materials, Inc. | Methods of forming through-silicon vias in substrates for advanced packaging |
US11705365B2 (en) | 2021-05-18 | 2023-07-18 | Applied Materials, Inc. | Methods of micro-via formation for advanced packaging |
CN113471160A (en) * | 2021-06-29 | 2021-10-01 | 矽磐微电子(重庆)有限公司 | Chip packaging structure and manufacturing method thereof |
WO2024155426A1 (en) * | 2023-01-17 | 2024-07-25 | PseudolithIC, Inc. | Chip integration into cavities of a host wafer using lateral dielectric material bonding |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1995005676A1 (en) * | 1993-08-13 | 1995-02-23 | Irvine Sensors Corporation | Stack of ic chips as substitute for single ic chip |
EP0644547A2 (en) * | 1993-09-13 | 1995-03-22 | International Business Machines Corporation | Integrated multichip memory module, structure and fabrication |
US5786628A (en) * | 1994-09-28 | 1998-07-28 | International Business Machines Corporation | Method and workpiece for connecting a thin layer to a monolithic electronic modules surface and associated module packaging |
US20010003049A1 (en) * | 1996-07-12 | 2001-06-07 | Norio Fukasawa | Method and mold for manufacturing semiconductor device, semiconductor device, and method for mounting the device |
US20050136634A1 (en) * | 2003-12-17 | 2005-06-23 | Sergey Savastiouk | Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities |
US20060267213A1 (en) | 2005-05-26 | 2006-11-30 | Volkan Ozguz | Stackable tier structure comprising prefabricated high density feedthrough |
EP1903606A2 (en) * | 2006-09-20 | 2008-03-26 | Irvine Sensors Corp. | Stackable tier structure comprising an IC die and a high density feedthrough structure |
US20090065920A1 (en) * | 2007-09-06 | 2009-03-12 | Eun-Chul Ahn | Semiconductor package embedded in substrate, system including the same and associated methods |
US20090071705A1 (en) * | 2007-09-18 | 2009-03-19 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board having embedded components and method for manufacturing thereof |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5202754A (en) * | 1991-09-13 | 1993-04-13 | International Business Machines Corporation | Three-dimensional multichip packages and methods of fabrication |
US5270261A (en) * | 1991-09-13 | 1993-12-14 | International Business Machines Corporation | Three dimensional multichip package methods of fabrication |
JP2001077293A (en) * | 1999-09-02 | 2001-03-23 | Nec Corp | Semiconductor device |
JP2001185653A (en) * | 1999-10-12 | 2001-07-06 | Fujitsu Ltd | Semiconductor device and method for manufacturing substrate |
WO2002027786A1 (en) * | 2000-09-25 | 2002-04-04 | Ibiden Co., Ltd. | Semiconductor element, method of manufacturing semiconductor element, multi-layer printed circuit board, and method of manufacturing multi-layer printed circuit board |
JP3773896B2 (en) * | 2002-02-15 | 2006-05-10 | Necエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
US7728439B2 (en) * | 2002-11-21 | 2010-06-01 | Nec Corporation | Semiconductor device, wiring substrate, and method for manufacturing wiring substrate |
WO2004086493A1 (en) * | 2003-03-25 | 2004-10-07 | Fujitsu Limited | Method for manufacturing electronic component-mounted board |
TWI256095B (en) * | 2004-03-11 | 2006-06-01 | Siliconware Precision Industries Co Ltd | Wafer level semiconductor package with build-up layer and process for fabricating the same |
US7208344B2 (en) * | 2004-03-31 | 2007-04-24 | Aptos Corporation | Wafer level mounting frame for ball grid array packaging, and method of making and using the same |
JP4343044B2 (en) * | 2004-06-30 | 2009-10-14 | 新光電気工業株式会社 | Interposer, manufacturing method thereof, and semiconductor device |
TWI246757B (en) * | 2004-10-27 | 2006-01-01 | Siliconware Precision Industries Co Ltd | Semiconductor package with heat sink and fabrication method thereof |
US7098070B2 (en) * | 2004-11-16 | 2006-08-29 | International Business Machines Corporation | Device and method for fabricating double-sided SOI wafer scale package with through via connections |
JP2008016508A (en) * | 2006-07-03 | 2008-01-24 | Nec Electronics Corp | Semiconductor device and its fabrication process |
JP5107539B2 (en) * | 2006-08-03 | 2012-12-26 | 新光電気工業株式会社 | Semiconductor device and manufacturing method of semiconductor device |
US7605477B2 (en) * | 2007-01-25 | 2009-10-20 | Raytheon Company | Stacked integrated circuit assembly |
JP5306634B2 (en) * | 2007-11-22 | 2013-10-02 | 新光電気工業株式会社 | WIRING BOARD, SEMICONDUCTOR DEVICE, AND WIRING BOARD MANUFACTURING METHOD |
KR101089084B1 (en) * | 2007-12-28 | 2011-12-06 | 이비덴 가부시키가이샤 | Interposer and interposer manufacturing method |
JP4828559B2 (en) * | 2008-03-24 | 2011-11-30 | 新光電気工業株式会社 | Wiring board manufacturing method and electronic device manufacturing method |
JP2009231635A (en) * | 2008-03-24 | 2009-10-08 | Shinko Electric Ind Co Ltd | Wiring board and its manufacturing method, semiconductor device, and its manufacturing method |
-
2009
- 2009-12-24 EP EP09180763A patent/EP2339627A1/en not_active Withdrawn
-
2010
- 2010-12-23 WO PCT/EP2010/070684 patent/WO2011076934A1/en active Application Filing
- 2010-12-23 KR KR1020127016068A patent/KR101765966B1/en active IP Right Grant
- 2010-12-23 US US13/517,934 patent/US8907471B2/en not_active Expired - Fee Related
- 2010-12-23 JP JP2012545349A patent/JP2013516060A/en active Pending
- 2010-12-23 EP EP10798342A patent/EP2517241A1/en not_active Ceased
-
2016
- 2016-09-08 JP JP2016175299A patent/JP2017022398A/en active Pending
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1995005676A1 (en) * | 1993-08-13 | 1995-02-23 | Irvine Sensors Corporation | Stack of ic chips as substitute for single ic chip |
EP0644547A2 (en) * | 1993-09-13 | 1995-03-22 | International Business Machines Corporation | Integrated multichip memory module, structure and fabrication |
US5786628A (en) * | 1994-09-28 | 1998-07-28 | International Business Machines Corporation | Method and workpiece for connecting a thin layer to a monolithic electronic modules surface and associated module packaging |
US20010003049A1 (en) * | 1996-07-12 | 2001-06-07 | Norio Fukasawa | Method and mold for manufacturing semiconductor device, semiconductor device, and method for mounting the device |
US20050136634A1 (en) * | 2003-12-17 | 2005-06-23 | Sergey Savastiouk | Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities |
US20060267213A1 (en) | 2005-05-26 | 2006-11-30 | Volkan Ozguz | Stackable tier structure comprising prefabricated high density feedthrough |
EP1903606A2 (en) * | 2006-09-20 | 2008-03-26 | Irvine Sensors Corp. | Stackable tier structure comprising an IC die and a high density feedthrough structure |
US20090065920A1 (en) * | 2007-09-06 | 2009-03-12 | Eun-Chul Ahn | Semiconductor package embedded in substrate, system including the same and associated methods |
US20090071705A1 (en) * | 2007-09-18 | 2009-03-19 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board having embedded components and method for manufacturing thereof |
Non-Patent Citations (1)
Title |
---|
See also references of EP2517241A1 |
Also Published As
Publication number | Publication date |
---|---|
EP2339627A1 (en) | 2011-06-29 |
US20120280381A1 (en) | 2012-11-08 |
US8907471B2 (en) | 2014-12-09 |
JP2013516060A (en) | 2013-05-09 |
KR101765966B1 (en) | 2017-08-07 |
EP2517241A1 (en) | 2012-10-31 |
JP2017022398A (en) | 2017-01-26 |
KR20120109514A (en) | 2012-10-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8907471B2 (en) | Window interposed die packaging | |
US11302616B2 (en) | Integrated interposer solutions for 2D and 3D IC packaging | |
TWI588966B (en) | Integrated circuit assemblies with reinforcement frames, and methods of manufacture | |
US9536862B2 (en) | Microelectronic assemblies with integrated circuits and interposers with cavities, and methods of manufacture | |
US9368474B2 (en) | Manufacturing method for semiconductor device | |
US9224681B2 (en) | CTE matched interposer and method of making | |
US20150061130A1 (en) | Chip arrangement and a method for manufacturing a chip arrangement | |
WO2015138393A1 (en) | Integrated circuits protected by substrates with cavities, and methods of manufacture | |
WO2011139875A2 (en) | Tce compensation for ic package substrates for reduced die warpage assembly | |
KR20080038035A (en) | Semiconductor package and stacked layer type semiconductor package | |
TWI752968B (en) | Method of collective fabrication of 3d electronic modules configured to operate at more than 1 ghz | |
US9748183B2 (en) | Fabrication method of semiconductor package | |
US9334156B2 (en) | Chip package and method thereof | |
CN114725037A (en) | Semiconductor package and method of manufacturing the same | |
EP2178113A1 (en) | Electronic component and method of manufacturing the same | |
JP2005011856A (en) | Chip-like electronic part, its manufacturing method, and its mounting structure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 10798342 Country of ref document: EP Kind code of ref document: A1 |
|
ENP | Entry into the national phase |
Ref document number: 20127016068 Country of ref document: KR Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2012545349 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2010798342 Country of ref document: EP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 13517934 Country of ref document: US |