WO2006027709A2 - Fast switching circuit with input hysteresis - Google Patents
Fast switching circuit with input hysteresis Download PDFInfo
- Publication number
- WO2006027709A2 WO2006027709A2 PCT/IB2005/052671 IB2005052671W WO2006027709A2 WO 2006027709 A2 WO2006027709 A2 WO 2006027709A2 IB 2005052671 W IB2005052671 W IB 2005052671W WO 2006027709 A2 WO2006027709 A2 WO 2006027709A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- switching element
- semiconductor switching
- mpl
- circuit
- control signal
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/30—Modifications for providing a predetermined threshold before switching
- H03K17/302—Modifications for providing a predetermined threshold before switching in field-effect transistor switches
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/16—Modifications for eliminating interference voltages or currents
- H03K17/161—Modifications for eliminating interference voltages or currents in field-effect transistor switches
- H03K17/162—Modifications for eliminating interference voltages or currents in field-effect transistor switches without feedback from the output circuit to the control circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K2217/00—Indexing scheme related to electronic switching or gating, i.e. not by contact-making or -breaking covered by H03K17/00
- H03K2217/0018—Special modifications or use of the back gate voltage of a FET
Definitions
- the present invention relates to a switching circuit having an input hysteresis based on a modulation of a threshold voltage of at least one semiconductor switching element, and to a method of controlling a threshold voltage of such a semiconductor switching element.
- an input signal doesn't directly fit to the processing requirements for digital signals. For various reasons it may have slow rise and/or fall times, or may have aquired some noise that could be sensed by further circuitry. It may even be an analog signal whose frequency is to be measured. All of these conditions, and many others, require a specialized circuit that will "clean up" the signal and force it to true digital shape.
- Hysteresis is the difference between input signal levels at which switching circuits, such as comparators, turn off and turn on.
- a small amount of hysteresis can be useful because it reduces the circuit sensivity to noise, and helps reducing multiple transitions at the output when changing the state.
- an external discrete resistor is added between the comparators' output and a positive input, creating a week positive feedback loop. When the output makes a transition, the positive feedback slightly changes the positive input so as to reinforce the output change.
- a popular switching circuit with input hysteresis is the so called Schmidt Trigger.
- a Schmidt Trigger circuit has the disadvantages of being relatively slow, of having high cross currents, i.e. direct DC currents flowing from the supply voltage Vdd through internal transistors directly to ground and not via the load, and of having threshold voltages which depend on the power supply range, which are defined by the design and technology parameters of the transistors and thus cannot be changed to adjust the input hysteresis. It is thereofore an object of the present invention to provide a fast switching circuit with input hysteresis and small cross currents, which allows individual adjustment of the threshold voltages.
- a predetermined voltage applied to a bulk terminal of the semiconductor switching element is selected by selecting means based on the output signal of the switching element.
- An input hysteresis can thus be provided based on a modulation of the threshold voltage in response to the output voltage of the semiconductor swiching element without the disadvantages of the Schmidt Trigger circuit, since at least one of the predetermined voltages can be changed to precisely adjust the threshold voltages without dependency on the spread of the technology parameters.
- a fast switching behaviour can be achieved as a result of the back gate effect based on which the threshold voltage is changed in response to a change of the bulk voltage. The resultant faster switching behaviour leads to reduced cross currents in comparison to the slower switching Schmidt Trigger circuit.
- the at least one control signal may be obtained from an output of at least one inverter circuit connected to the output of the semiconductor switching element.
- a predetermined binary value of the control signal can be defined based on which the connection of the selected predetermined voltage to the bulk terminal can be controlled.
- a fast control signal may be obtained from an output of the first inverter circuit following the output of the semiconductor switching element
- a second control signal may be obtained from an output of a second inverter circuit connected to the output of the first inverter circuit. This ensures that the first and second control signals have opposite states and can be used to switch one of two predetermined voltages to the bulk terminal.
- the switching circuit may comprise four inverter circuits, wherein the semiconductor switching element belongs to an input inverter circuit, the first inverter circuit corresponds to the second last inverter circuit and the second inverter circuit corresponds to the last inverter circuit.
- This configuration improves the switching behaviour, as detrimental effects by the so- called rail-to-rail swing at the gates of the switching elements of the inverter circuits can be alleviated.
- a rail-to-rail swing describes a swinging behavior between supply rails allowed in circuits with lower supply voltages to improve the performance at small signals and minimize distortion by creating more signal "head room ".
- the selecting means may comprise at least one semiconductor switching element having a control terminal to which the at least one control signal is applied.
- the whole circuit can be arranged as an integrated circuit consisiting of semiconductor switching elements, such as, for example metal oxide semiconductor (MOS) transistors or other controllable and/or active semiconductor switching elements.
- semiconductor switching elements such as, for example metal oxide semiconductor (MOS) transistors or other controllable and/or active semiconductor switching elements.
- MOS metal oxide semiconductor
- a first predetermined voltage may be supplied to the bulk terminal of the semiconductor switching element via a first semiconductor switching element
- a second predetermined voltage may be supplied to the bulk terminal via a second semiconductor switching element, wherein the first semiconductor switching element is controlled by a first control signal and the second semiconductor switching element is controlled by a second control signal which is inversely related to the first control signal.
- the connection to the required predetermined voltage which defines the threshold is controlled by control signal with opposite states which may thus easily be generated at successive outputs of two inverter circuits, so that a simple configuration of the switching circuit can be achieved.
- Fig.l shows a schematic block diagram of a switching circuit according to the preferred embodiment.
- Fig. 2 shows a schematic circuit diagram of an integrated switching circuit according to an example of a specific implementation of the preferred embodiment.
- the operating principle of the proposed input buffer with hysteresis is based on the modulation of a threshold of a semiconductor switching element, such as a MOS transistor, as a function of the bulk voltage.
- the bulk voltage is a voltage applied to the substrate of the semiconductor swithcing element via a bulk or substrate terminal.
- a predefined relationship between the threshold voltage of the semiconductor switching element and the applied bulk voltage is given and can be used for controlling the hysteresis of the input buffer circuit.
- Fig. 1 shows a schematic block diagram of a buffer or switching circuit according to the preferred embodiment.
- a semiconductor switching element with a bulk terminal such as a MOS transistor Mj, is provided at the input of the switching circuit, wherein an input terminal 5 is connected to the gate of the MOS transistor Mj.
- the drain terminal of the MOS transistor M is connected to a supply voltage Vdd, and the source terminal of the MOS transistor Mj is connected via a load resistor which may represent any input resistor or impedance of other semiconductor elements or circuits through which the cross current flows to a second supply voltage V ss or a ground terminal.
- a processing circuit 20 which may be any digital processing circuit and which may comprise at least one inverter circuit is connected to the source terminal of the MOS transistor M;.
- the output signal of the processing circuit 20 is supplied to an output terminal 15 and is also used as a control signal for controlling a selection or switching circuit 30 which connects the bulk terminal of the MOS transistor Mi to one of two predetermined voltages Vi and V 2 .
- the selection circuit 30 may be implemented by any switching element or switching circuit which can be used for selectively connecting one of the predetermined voltages Vi and V 2 to the bulk terminal of the MOS transistor Mj.
- a modulation of the threshold voltage of the MOS transistor M; at the input of the switching circuit can be achieved by selectively changing the bulk voltage between predetermined values in response to a control signal derived from the output of the switching circuit.
- an input hysteresis can be established similar to a Schmidt Trigger circuit, while the predetermined voltages Vi and V 2 can be exactly adjusted and the switching speed can be improved especially if the circuit components are implemented in an integrated circuit.
- Fig. 2 shows a specific implementation of the general block diagram of Fig. 1 as an integrated buffer circuit which includes four inverter circuits consisting of respective NMOS transistors and PMOS transistors MNl and MPl, MN2 and MP2, MN3 and MP3, MN4 and MP4, wherein the PMOS transistor MPl of the first inverter stage is used as the controlled semiconductor switch which defines an input hysteresis with controlled threshold values.
- the predetermined voltage V 2 of Fig. 1 corresponds to the supply voltage V dd of the controlled PMOS transistor MPl.
- the selection circuit 30 of Fig. 1 is implemented by two additional PMOS transistors MP5 and MP6 which gate terminals are connected to the outputs of the second last and last inverter circuits, respectively.
- control signals supplied to the gates of the two selecting transistors MP5 and MP6 have opposite logical states, so that one of the selecting transistors MP5 and MP6 is switched off and is thus set to an open state and the other is switched on and is thus set to a closed state.
- the first selecting transistor MP5 connects the dedicated predetermined voltage Vi to the controlled PMOS transistor MPl, while the second selecting transistor MP6 connects the supply voltage V d d to the controlled PMOS transistor MPl.
- the MPl is connected to the dedicated predetermined voltage Vi instead of the supply voltage Vdd, while the dedicated predetermined voltage Vi is preferably smaller than the supply voltage Vdd and is generated inside the chip or applied from an external circuit.
- the selecting transistors MP5 and MP6 act as switches and connect the bulk terminal of the controlled transistor MPl either to the dedicated predetermined voltage Vi or to the supply voltage Vdd- In this way, the threshold voltage of the controlled transistor MPl can be changed in response to the control signals supplied to the gates of the selecting transistors MP5 and MP6.
- a change of the threshold voltage of the controlled transistor MPl causes a change of the threshold voltage of the whole inverter circuit consisting of the transistors MPl and MNl and adds an input hysteresis to the whole input buffer circuit.
- the input buffer circuit of Fig. 2 functions as follows. At a high input value at the input terminal 5, the output value of the fourth inverter stage at the output terminal 15 is at a high logical level and the output value of the third inverter stage is at a low logical value. This causes the second selecting transistor MP6 to switch off, while the first selecting transistor MP5 is switched on and connects the dedicated predetermined voltage Vi to the bulk terminal of the controlled transistor MPl.
- the selection circuit 30 which functions as a bulk voltage controller selects the dedicated predetermined voltage Vi as the bulk voltage. In this case, the threshold is relatively low.
- the output of the fourth inverter stage is at a low logical level and the output of the third inverter stage is at a high logical level, which causes the second selecting transistor MP6 to switch on and connect the supply voltage V dd to the bulk terminal.
- the input buffer has a high threshold.
- a new type of input buffer which comprises a bulk voltage controller or selection circuit to control the bulk voltage of a first inverter stage.
- the bulk voltage controller may select either one of the supply voltages V dd , V ss or any voltage value between V ss and Vdd as the bulk voltage of the first inventor stage.
- the bulk voltage controller or selection circuit has at least one control input coupled to an output of one of the inverter stages.
- the proposed input buffer circuit can be used in any typ of integrated circuit where some input hysteresis is required.
- the predetermined voltages to be selectively connected to the bulk terminal may be generated inside the integrated circuit or may be supplied from an external circuit. As already mentioned in connection with Fig.
- any selection circuitry can be used to control the bulk voltage, and the selection circuit is not restricted to the implementation with the first and second selecting transistors MP5 and MP6.
- a buffer circuit with only two inverter stages may be used, wherein the feedback control terminal of the second selecting transistor MP6 is connected to the output of the first inverter stage and the feedback control terminal of the first selecting transistor MP5 is connected to the second inverter stage.
- NMOS isolated transistors are used instead of normal NMOS transistors at least in the first inverter stage, the same bulk control may also be applied at the NMOS transistor MNl in which case two well technologies must be applied, which requires an additional reference or predetermined voltage.
- the first inverter stage can be made symmetrical and selection switches for the bulk voltages of both the PMOS transistor MPl and the NMOS transistor MNl can be provided. Thereby, threshold voltage regulation or control can be made more flexible at the expense of an additional voltage source, similar to the dedicated predetermined voltage Vi, for the controlled NMOS transistor MNl. It is noted that the described drawing figures are only schematic and are not limiting. In the drawings, the size of some of the elements may be exaggerated and not drawn on scale for illustrative purposes.
Landscapes
- Electronic Switches (AREA)
- Logic Circuits (AREA)
- Manipulation Of Pulses (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007530804A JP2008512918A (en) | 2004-09-08 | 2005-08-11 | High speed switching circuit with input hysteresis |
US11/574,975 US20080238526A1 (en) | 2004-09-08 | 2005-08-11 | Fast Switching Circuit With Input Hysteresis |
EP05774444A EP1792397A2 (en) | 2004-09-08 | 2005-08-11 | Fast switching circuit with input hysteresis |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04104315.9 | 2004-09-08 | ||
EP04104315 | 2004-09-08 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2006027709A2 true WO2006027709A2 (en) | 2006-03-16 |
WO2006027709A3 WO2006027709A3 (en) | 2006-08-17 |
Family
ID=35871080
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/IB2005/052671 WO2006027709A2 (en) | 2004-09-08 | 2005-08-11 | Fast switching circuit with input hysteresis |
Country Status (5)
Country | Link |
---|---|
US (1) | US20080238526A1 (en) |
EP (1) | EP1792397A2 (en) |
JP (1) | JP2008512918A (en) |
CN (1) | CN101053157A (en) |
WO (1) | WO2006027709A2 (en) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2009153921A1 (en) * | 2008-06-19 | 2009-12-23 | パナソニック株式会社 | Analog switch |
KR20150112148A (en) * | 2014-03-27 | 2015-10-07 | 삼성전자주식회사 | Power gating circuit and integrated circuit |
TWI580185B (en) * | 2015-03-05 | 2017-04-21 | 瑞昱半導體股份有限公司 | Analog switch circuit |
CN106033961B (en) * | 2015-03-12 | 2019-09-03 | 瑞昱半导体股份有限公司 | Analog switch circuit |
CN105610320A (en) * | 2016-01-15 | 2016-05-25 | 中山芯达电子科技有限公司 | Same-phase delay boost circuit |
CN105680687A (en) * | 2016-01-15 | 2016-06-15 | 中山芯达电子科技有限公司 | Inverse time-delay booster circuit |
CN110635449A (en) * | 2019-08-28 | 2019-12-31 | 长江存储科技有限责任公司 | Protection circuit and test structure |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5921128A (en) * | 1982-07-26 | 1984-02-03 | Nec Ic Microcomput Syst Ltd | Field effect semiconductor device |
JPH09252241A (en) * | 1996-03-15 | 1997-09-22 | Fujitsu Ltd | Analog switch and semiconductor device |
US5767733A (en) * | 1996-09-20 | 1998-06-16 | Integrated Device Technology, Inc. | Biasing circuit for reducing body effect in a bi-directional field effect transistor |
US5880620A (en) * | 1997-04-22 | 1999-03-09 | Xilinx, Inc. | Pass gate circuit with body bias control |
US5994744A (en) * | 1995-06-22 | 1999-11-30 | Denso Corporation | Analog switching circuit |
US20030173594A1 (en) * | 2000-02-29 | 2003-09-18 | Seiko Instruments Inc. | Voltage converter having switching element with variable substrate potential |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2770941B2 (en) * | 1985-12-10 | 1998-07-02 | シチズン時計株式会社 | Schmitt trigger circuit |
JPH04154207A (en) * | 1990-10-17 | 1992-05-27 | Toshiba Corp | Schmitt trigger circuit |
JP3205185B2 (en) * | 1994-08-16 | 2001-09-04 | 株式会社 沖マイクロデザイン | Level conversion circuit |
JP3636848B2 (en) * | 1996-11-25 | 2005-04-06 | ローム株式会社 | CMOS hysteresis circuit |
US6429684B1 (en) * | 1997-10-06 | 2002-08-06 | Texas Instruments Incorporated | Circuit having dynamic threshold voltage |
JPH11355123A (en) * | 1998-06-11 | 1999-12-24 | Mitsubishi Electric Corp | Buffer using dynamic threshold value mos transistor |
JP2001156619A (en) * | 1999-11-25 | 2001-06-08 | Texas Instr Japan Ltd | Semiconductor circuit |
KR100421610B1 (en) * | 2000-03-10 | 2004-03-10 | 주식회사 하이닉스반도체 | A circuit for preventing a power consumption of a low voltage dynamic logic |
JP2002026693A (en) * | 2000-07-05 | 2002-01-25 | Matsushita Electric Ind Co Ltd | Schmitt circuit |
-
2005
- 2005-08-11 US US11/574,975 patent/US20080238526A1/en not_active Abandoned
- 2005-08-11 WO PCT/IB2005/052671 patent/WO2006027709A2/en active Application Filing
- 2005-08-11 CN CNA2005800374297A patent/CN101053157A/en active Pending
- 2005-08-11 EP EP05774444A patent/EP1792397A2/en not_active Withdrawn
- 2005-08-11 JP JP2007530804A patent/JP2008512918A/en active Pending
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5921128A (en) * | 1982-07-26 | 1984-02-03 | Nec Ic Microcomput Syst Ltd | Field effect semiconductor device |
US5994744A (en) * | 1995-06-22 | 1999-11-30 | Denso Corporation | Analog switching circuit |
JPH09252241A (en) * | 1996-03-15 | 1997-09-22 | Fujitsu Ltd | Analog switch and semiconductor device |
US5767733A (en) * | 1996-09-20 | 1998-06-16 | Integrated Device Technology, Inc. | Biasing circuit for reducing body effect in a bi-directional field effect transistor |
US5880620A (en) * | 1997-04-22 | 1999-03-09 | Xilinx, Inc. | Pass gate circuit with body bias control |
US20030173594A1 (en) * | 2000-02-29 | 2003-09-18 | Seiko Instruments Inc. | Voltage converter having switching element with variable substrate potential |
Non-Patent Citations (2)
Title |
---|
PATENT ABSTRACTS OF JAPAN vol. 008, no. 103 (E-244), 15 May 1984 (1984-05-15) & JP 59 021128 A (NIHON DENKI AISHII MAIKON SYSTEM KK), 3 February 1984 (1984-02-03) * |
PATENT ABSTRACTS OF JAPAN vol. 1998, no. 01, 30 January 1998 (1998-01-30) & JP 09 252241 A (FUJITSU LTD; FUJITSU VLSI LTD), 22 September 1997 (1997-09-22) * |
Also Published As
Publication number | Publication date |
---|---|
EP1792397A2 (en) | 2007-06-06 |
WO2006027709A3 (en) | 2006-08-17 |
JP2008512918A (en) | 2008-04-24 |
CN101053157A (en) | 2007-10-10 |
US20080238526A1 (en) | 2008-10-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP2555379B2 (en) | TTL / CMOS compatible input buffer with Schmitt trigger | |
JP3920236B2 (en) | Differential amplifier | |
US20080238526A1 (en) | Fast Switching Circuit With Input Hysteresis | |
KR20010049227A (en) | Level adjustment circuit and data output circuit thereof | |
JPH04229714A (en) | Integrated circuit having buffer | |
US20030042940A1 (en) | Driver circuit | |
US20040155689A1 (en) | Differential input receiver with hysteresis | |
US7218169B2 (en) | Reference compensation circuit | |
US6833749B2 (en) | System and method for obtaining hysteresis through body substrate control | |
US6278322B1 (en) | Transconductance amplifier and automatic gain control device using it | |
US20020177266A1 (en) | Selectable output edge rate control | |
JPH10154924A (en) | Cmos hysteresis circuit | |
JP2748865B2 (en) | Output circuit | |
JP3565067B2 (en) | Power supply circuit for CMOS logic | |
US6232804B1 (en) | Sample hold circuit having a switch | |
JP3684210B2 (en) | CMOS output buffer circuit | |
JP3037177B2 (en) | Delay circuit | |
US9698787B1 (en) | Integrated low voltage differential signaling (LVDS) and high-speed current steering logic (HCSL) circuit and method of use | |
JPH11326398A (en) | Voltage detection circuit | |
JP4031373B2 (en) | Small amplitude output buffer | |
JPH0210763A (en) | Semiconductor integrated circuit | |
JP3037224B2 (en) | Tri-level input buffer circuit | |
JPH08274606A (en) | Output buffer circuit | |
JPH05166380A (en) | Output buffer circuit | |
JP3050168B2 (en) | Duty control circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2005774444 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2007530804 Country of ref document: JP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 200580037429.7 Country of ref document: CN |
|
WWP | Wipo information: published in national office |
Ref document number: 2005774444 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 11574975 Country of ref document: US |