WO2001098901A2 - Verfahren und vorrichtung für die optimierung eines testprogramms - Google Patents
Verfahren und vorrichtung für die optimierung eines testprogramms Download PDFInfo
- Publication number
- WO2001098901A2 WO2001098901A2 PCT/DE2001/002161 DE0102161W WO0198901A2 WO 2001098901 A2 WO2001098901 A2 WO 2001098901A2 DE 0102161 W DE0102161 W DE 0102161W WO 0198901 A2 WO0198901 A2 WO 0198901A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- action
- actions
- test program
- representation
- graphical representation
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/319—Tester hardware, i.e. output processing circuits
- G01R31/31903—Tester hardware, i.e. output processing circuits tester configuration
- G01R31/31912—Tester/user interface
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3183—Generation of test inputs, e.g. test vectors, patterns or sequences
- G01R31/318307—Generation of test inputs, e.g. test vectors, patterns or sequences computer-aided, e.g. automatic test program generator [ATPG], program translations, test program debugging
Definitions
- the present invention relates to a method and a device which support a user in optimizing a test program.
- the new development or optimization of complex electronic devices or circuits requires extensive tests in which signals from a test system are entered into a test object and the correspondences or deviations of the behavior of the test object caused thereby and an expected behavior are evaluated.
- the test systems used for this can be understood as an ensemble of instruments, the actions of which are controlled by a test program.
- instrument is understood in a very broad sense.
- An instrument can be understood as a single signal generator or a single measuring instrument as well as a group of signal generators or measuring instruments that work together under the control of a control unit in order to simulate a specific application situation of a test object to be tested by means of fed-in signals or the temporal interaction of several to analyze response signals picked up on the test object.
- Test programs consist of computer program-like command sequences that define the actions of the individual instruments. These command sequences are in usually written by hand. Their time optimization is often not only desirable from the point of view of accelerating the test process, but is also imperative in order to provide a sequence of signals required for testing the test object in a given time-critical application situation and to be able to evaluate the response of the test object to these signals.
- This gap is closed by the method according to the invention and the device for its implementation.
- the method according to the invention provides that when the test program is applied to a device, a protocol is recorded with a large number of entries, each of which corresponds to an action carried out by the test program, each entry indicating at least the type and time of the execution of the action.
- a graphical representation of the course of the actions is then derived from this protocol, the graphical representation highlighting at least one type of actions selected by a user during the course of the application of the test program. In this way, the user gets an overview of the frequency and time distribution of the selected action in a very short time, or by selecting different actions, of the actions carried out by the test program in general.
- the optimization steps that can be carried out with knowledge of this time distribution differ depending on the type of actions highlighted.
- the highlighted actions represent a waiting state of an instrument
- a programmer can use the present graphic representation to try to fill such waiting times with actions to be carried out by other instruments.
- an attempt can be made to interchange the order in which individual actions are carried out in such a way that several measurement operations can be carried out at the signal input / output point without interrupting the connection in the meantime thus minimizing the time loss associated with establishing and clearing down a connection.
- the test program has a hierarchical structure, that is to say it is constructed from a sequence of first-order actions, which in turn can consist of higher-order actions, and each action is either an elementary action that cannot be further broken down or it is composed of several actions of a next higher order.
- a hierarchical structure not only makes it easier to write and maintain a test program, but also to derive the graphic representation. This allows a user to select an order so that the graphical representation only contains actions of this order and preferably also of the lower order or orders.
- the order selected by the user does not necessarily have to be the same as the order of the action that has been selected for highlighting. If these orders are different, the user is informed of the occurrence of the selected action by highlighting those which comprise an action of the selected type from the actions shown.
- a particularly flexible form of presentation is that on a screen.
- a reference to one of the logged action corresponding point of the test program recorded. This gives a user the option, for example, of selecting an action in the graphical representation to introduce a marking directly into the code of the test program in order to later revise it at the marked point, or the point of the text program corresponding to the marked action directly in a program editor to jump.
- FIG. 1 shows a schematic block diagram of a device according to the invention for supporting the optimization of a test program
- FIG. 2 shows a block diagram of a second embodiment of the device
- FIG. 3 shows an exemplary view of a graphic representation generated according to the invention.
- Figure 4 shows a second graph.
- FIG. 1 shows a test system with a device according to the invention for supporting the optimization.
- 1 denotes a device to be tested.
- a device in the sense of this description can in particular be a complete assembly, an electrical circuit, especially an integrated circuit.
- connections 3 of the tester are connected to different points in the circuit of the device 1 in order to feed signals from the tester into the device 1 or to tap the reaction of the device 1 to these signals.
- the connections 3 can be selectively connected to a plurality of signal generator and measuring units 5 via a switching matrix or a switching matrix 4.
- the establishment of the connections via the switching matrix 4, the signal generation and recording of measured values by the signal generator and measuring units 5 is controlled by a control unit 6, which processes a test program.
- the structure of the test program is shown symbolically in the figure:
- the test program 7 is composed of a plurality of first-order actions 8 ⁇ , 8 2 , ..., which are successively called by the test program 7.
- These first-order actions can, for example, be partial programs or macro programs, each of which aims to check the functionality of an individual assembly of the device 1 or the ability of the device to perform a specific task.
- the creation of a single test signal to a point of the device 1 and querying a reaction of the device are sufficient.
- the first-order action can consist of a plurality of elementary actions, such as a command to a signal generator to generate a specified signal level, a command to switching matrix 4, the addressed signal generator with a given one, which cannot be broken down further To connect the point of the device 1 and to connect a further signal generator and measuring unit to another point of the device, where the response to the test signal is to be tapped, if necessary with inserted waiting states, which are those of the signal generator for adjusting the specified signal level and / or the take into account the time required by the device 1 to generate the response signal.
- checking a functionality of the device requires more complicated actions, such as applying multiple signals simultaneously to different points of the device 1 or in succession to a point, and measuring at one or more points simultaneously or in succession and forming logical links between the measured values obtained.
- Such first-order actions can in turn be broken down into simpler second-order actions 9, 9 2 , etc., which in turn can be elementary or further dismantled.
- a mass storage device 10 draws the data
- Control unit 6 is connected to the control inputs of the switching matrix 4 and the signal generator and measuring units 5 connecting bus, for all actions TS1, TS2, ..-, SSI, SS2, ... etc. carried out by the control unit 6 the start and end time their execution, a start address of the code of the action in the test program and, if appropriate, a reaction of the switching matrix 4 or the signal generator and measuring units 5. Parameters with which an action is called are also preferably recorded.
- a device 1 is expediently used which has already been tested and is known to react in the desired manner to the signals supplied by the tester 2.
- the device 1 can be simulated using a computer. In this way it is ensured that the log recorded in the mass storage device 10 is representative of a correctly working device, and that an optimization of the measurement program carried out on the basis of the log actually leads to time savings when testing a device which is at least "predominantly error-free".
- a faulty device 1 can also be used to generate the protocol, in particular if the optimization of the test program is intended to examine a fault in this device more precisely.
- a processor 11 is used to convert the log recorded in the mass storage device 10 into a graphic representation, which is then displayed on a Screen device 12 is displayed for more precise evaluation by an operator.
- the processor 11 and the display device 12 and, if appropriate, the mass storage device 10 can of course be combined in a single apparatus such as a PC.
- a pointing tool 13 for pointing to screen areas of the screen device 12 is connected to the screen device.
- FIG. 3 shows a typical graphic representation generated by the processor 11.
- the graphical representation is modeled on the appearance of a Windows screen window.
- a first line 20 it comprises a number of drop-down menus which allow a user to open a file with a test protocol, to carry out certain statistical analyzes on the data of the protocol or to select individual actions, the occurrence of which in the graphic Representation should be emphasized.
- the address entered in the protocol and / or the parameters of the action are used.
- the address can be used to identify any action that involves setting an output signal from a signal generator and measuring unit 5.
- the identification can be limited to actions that only affect a specific signal generator and measuring unit, or actions for setting an output signal from predefined form for all signal generator and measuring units can be identified.
- the statistical investigations include, for example, an examination of the frequency with which individual actions are carried out. Such an analysis quickly provides the user with information about the operations in which a time optimization is most worthwhile in order to accelerate the test program.
- investigations can be carried out on the degree of time utilization of the switching matrix or individual signal generator and measuring units.
- a high degree of utilization of the switching matrix can, for example, indicate that it may be desirable to change the chronological order of individual actions in such a way that the duration of the existence of individual connections can be reduced in order to gain connection capacity for other actions. which can then be carried out overlapping in time.
- the examination of the degree of utilization of individual signal generator and measuring units can provide information as to whether it might be sensible to transfer individual actions from heavily used signal generator and measuring units to less busy ones.
- Line 21 shows a series of commands which relate to the type of graphical representation of the protocol and allow the time scale used for the graphical representation to be adapted to the wishes of the user.
- a first partial window 22 shows the chronological sequence of the actions of the first order, also referred to as test steps, of a test program.
- the individual test steps are represented by boxes 23, which are labeled TS1 to TS8 in accordance with the eight steps of the test program considered here by way of example, and which are plotted with a length corresponding to their duration over a time scale 24.
- a box 23 with the mouse 13 By clicking on a box 23 with the mouse 13, the user can select one of the test steps.
- the selected box here the box with step TS7, is then marked in the illustration, which is indicated by hatching in FIG. 3, and a further partial window 25 is opened which shows the sequence of actions SSI, ... SS12 of the second order shows in the selected test step TS7 in an analogous manner to the partial window 22.
- the individual second-order actions are each represented by boxes 26 with a length corresponding to their duration over a time scale 27.
- a scroll bar 28 allows the section of the test program shown in the window 25 to be shifted beyond the limits of the currently shown test step TS7.
- a selected action for example the establishment of a connection between a specific signal generator and measuring unit 5 and a specific connection 3
- a graphic highlighting of those second-order operations which contain the relevant action With the one shown here
- the highlighting is that the boxes of such second-order actions that contain the selected action, here actions SS4 and SS7, are drawn with a bold frame.
- the illustration immediately makes it clear that the same connection is established twice in a short time interval and thus provides the user with an indication that it might make sense to check whether the connection can be maintained in the meantime or whether it could be exchanged the temporal sequence of actions the interim disconnection can be made redundant.
- a second-order action for example action SS4
- this is marked in the same way as before the test step 7 (see FIG. 4), and a further partial window is ster 29 opened, which shows the sequence of third-order actions SS'l, SS ⁇ 2, ... in the selected second-order action.
- the action of the third order which includes the selected action, here the action SS ⁇ 3, is also highlighted by a bold frame.
- the mouse 13 or another pointing tool that can be used in its place can also be used in the system according to the invention to mark pairs of times on the time scale 27 of a window 22, 25 or 29, the beginning or the end of an action or the like and the time interval to be calculated and displayed between the markings by processor 11.
- Time intervals between arbitrarily selectable events can be measured, in particular the duration of individual actions or groups of actions can be measured in order to compare them with an expected duration and thus find program areas that need to be optimized, or the success of an optimization measure can be determined by changing the Time interval between the same events in different runs of the test program are illustrated.
- a record is made of this connection and, if appropriate, of a route of this connection within the switching matrix 4 included in the protocol. This is made possible by the processor 11 in relation to each stage. to determine the execution of the test program, which connections are active and in which ways they run through the switching matrix. By displaying this information, a user can conveniently determine whether a shift in an action is compatible with the load on the switching matrix 4.
- FIG. 2 A further development of the invention is shown in FIG. 2 using an idealized block diagram.
- a second mass memory 14 is connected to the control unit 6 and to the processor 11.
- the test program is stored in the second mass memory 14.
- the control unit 6 has a read access
- the processor 11 has write and read access to the memory 14.
- the processor 11 can use the protocol in conjunction with the action in question Identify the recorded program address a code section corresponding to the action in the mass memory 14 and display it on the display device and mark it if necessary.
- the user can then make changes in the displayed program part, which in turn are saved in the mass memory 14 by the processor 11.
- the second mass storage device 14 and the control unit 6 can be implemented within the same computer as the components 10, 11 and 12. In this way an integrated development environment is obtained which enables a user to optimize in a continuous process Find program parts, optimize these program parts and immediately apply the test program thus optimized to device 1 again.
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Human Computer Interaction (AREA)
- Debugging And Monitoring (AREA)
- Tests Of Electronic Circuits (AREA)
- Maintenance And Management Of Digital Transmission (AREA)
- Communication Control (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2002504593A JP2004501472A (ja) | 2000-06-20 | 2001-06-09 | テストプログラムを最適化するための方法および装置 |
DE50114691T DE50114691D1 (de) | 2000-06-20 | 2001-06-09 | Verfahren und vorrichtung für die optimierung eines testprogramms |
US10/311,949 US7478369B2 (en) | 2000-06-20 | 2001-06-09 | Method and device for optimising a test programme |
EP01951363A EP1297425B1 (de) | 2000-06-20 | 2001-06-09 | Verfahren und vorrichtung für die optimierung eines testprogramms |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE10029346.8 | 2000-06-20 | ||
DE10029346A DE10029346A1 (de) | 2000-06-20 | 2000-06-20 | Verfahren und Vorrichtung für die Optimierung eines Testprogramms |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2001098901A2 true WO2001098901A2 (de) | 2001-12-27 |
WO2001098901A3 WO2001098901A3 (de) | 2002-03-28 |
Family
ID=7645737
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/DE2001/002161 WO2001098901A2 (de) | 2000-06-20 | 2001-06-09 | Verfahren und vorrichtung für die optimierung eines testprogramms |
Country Status (5)
Country | Link |
---|---|
US (1) | US7478369B2 (de) |
EP (1) | EP1297425B1 (de) |
JP (1) | JP2004501472A (de) |
DE (2) | DE10029346A1 (de) |
WO (1) | WO2001098901A2 (de) |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7944445B1 (en) * | 2003-12-15 | 2011-05-17 | Microsoft Corporation | System and method for providing a dynamic expanded timeline |
US20080144654A1 (en) * | 2006-12-19 | 2008-06-19 | Leo Frishberg | Symbolic representation of protocol-specific information |
US8837294B2 (en) * | 2006-12-19 | 2014-09-16 | Tektronix, Inc. | Schematic display of protocol-specific information |
US8085812B2 (en) * | 2006-12-19 | 2011-12-27 | Tektronix, Inc. | Symbolic representation of protocol-layer information |
TW200849141A (en) * | 2007-06-04 | 2008-12-16 | Delta Electronics Inc | Device and method for inspecting the defects of objects |
US20090089004A1 (en) * | 2007-09-27 | 2009-04-02 | Dietrich Werner Vook | Time Learning Test System |
US10429437B2 (en) * | 2015-05-28 | 2019-10-01 | Keysight Technologies, Inc. | Automatically generated test diagram |
CN110874315B (zh) * | 2018-08-30 | 2024-04-19 | 阿里巴巴新加坡控股有限公司 | 测试方法、装置、电子设备和存储介质 |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4894829A (en) * | 1988-04-21 | 1990-01-16 | Honeywell Inc. | Comprehensive design and maintenance environment for test program sets |
WO1999047937A2 (en) * | 1998-03-20 | 1999-09-23 | Teradyne, Inc. | Flexible test environment for automatic test equipment |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4860204A (en) * | 1987-02-05 | 1989-08-22 | Softron, Inc. | Computer based workstation for development of graphic representation of computer programs |
US5157779A (en) * | 1990-06-07 | 1992-10-20 | Sun Microsystems, Inc. | User extensible testing system |
US5774725A (en) * | 1996-06-28 | 1998-06-30 | Microsoft Corporation | Method and computer program product for simplifying construction of a program for testing computer software subroutines in an application programming interface |
US6002871A (en) * | 1997-10-27 | 1999-12-14 | Unisys Corporation | Multi-user application program testing tool |
US6421822B1 (en) * | 1998-12-28 | 2002-07-16 | International Business Machines Corporation | Graphical user interface for developing test cases using a test object library |
US6748583B2 (en) * | 2000-12-27 | 2004-06-08 | International Business Machines Corporation | Monitoring execution of an hierarchical visual program such as for debugging a message flow |
US6671869B2 (en) * | 2001-12-12 | 2003-12-30 | Scott A. Davidson | Method and apparatus for graphically programming a programmable circuit |
-
2000
- 2000-06-20 DE DE10029346A patent/DE10029346A1/de not_active Withdrawn
-
2001
- 2001-06-09 US US10/311,949 patent/US7478369B2/en not_active Expired - Fee Related
- 2001-06-09 WO PCT/DE2001/002161 patent/WO2001098901A2/de active Application Filing
- 2001-06-09 EP EP01951363A patent/EP1297425B1/de not_active Expired - Lifetime
- 2001-06-09 JP JP2002504593A patent/JP2004501472A/ja not_active Withdrawn
- 2001-06-09 DE DE50114691T patent/DE50114691D1/de not_active Expired - Lifetime
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4894829A (en) * | 1988-04-21 | 1990-01-16 | Honeywell Inc. | Comprehensive design and maintenance environment for test program sets |
WO1999047937A2 (en) * | 1998-03-20 | 1999-09-23 | Teradyne, Inc. | Flexible test environment for automatic test equipment |
Non-Patent Citations (1)
Title |
---|
MASCIOLA J A ET AL: "A SOFTWARE ARCHITECTURE FOR MIXED SIGNAL FUNCTIONAL TESTING" PROCEEDINGS OF THE INTERNATIONAL TEST CONFERENCE. WASHINGTON, OCT. 2 - 6, 1994, NEW YORK, IEEE, US, 2. Oktober 1994 (1994-10-02), Seiten 580-586, XP000520019 ISBN: 0-7803-2103-0 * |
Also Published As
Publication number | Publication date |
---|---|
WO2001098901A3 (de) | 2002-03-28 |
EP1297425B1 (de) | 2009-02-04 |
DE50114691D1 (de) | 2009-03-19 |
JP2004501472A (ja) | 2004-01-15 |
US7478369B2 (en) | 2009-01-13 |
EP1297425A2 (de) | 2003-04-02 |
US20040100468A1 (en) | 2004-05-27 |
DE10029346A1 (de) | 2002-03-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE19758077B4 (de) | Einrichtung zum Steuern des Prüfens integrierter Schaltkreise und Verfahren zum Steuern des Prüfens integrierter Schaltkreise | |
DE2812396C2 (de) | ||
DE112005001790B4 (de) | Programmerstellungseinrichtung für eine programmierbare Steuervorrichtung, Programmerstellungsverfahren für eine programmierbare Steuervorrichtung und Aufzeichnungsmedium mit darauf aufgezeichnetem Programm | |
DE10120080B4 (de) | Ereignisgestütztes Prüfsystem mit einer Einrichtung zur Erzeugung von Prüfabschluß-Mehrfachsignalen | |
DE10127170A1 (de) | Fehlersuchverfahren und Fehlersuchvorrichtung | |
DE2359258A1 (de) | Echtzeitsteuerungsanordnung fuer eine simulationsvorrichtung | |
DE10055456A1 (de) | Halbleiterprüfsystem zur Prüfung von Mischsignalbauteilen | |
DE3702408C2 (de) | ||
DE3219896A1 (de) | Verbundene datenverarbeitungsanlagen | |
DE19700513A1 (de) | Mit CAD-Daten verknüpftes Halbleiterprüfsystem | |
DE2952631C2 (de) | Schaltungsanordnung zur Diagnose einer Datenverarbeitungsanlage | |
EP1305677B1 (de) | Verfahren zur ferndiagnose eines technologischen prozesses | |
DE112009000211T5 (de) | Programmprüfvorrichtung und -programm | |
EP1297425B1 (de) | Verfahren und vorrichtung für die optimierung eines testprogramms | |
DE102010020279B4 (de) | Überwachungs- und Steuervorrichtung | |
EP2752724B1 (de) | Verfahren zur Kontrolle von Feldgeräten, Steuergerät, Programmelement und computerlesbares Medium | |
DE10213582B4 (de) | Datenberechnungsvorrichtung und Verfahren zur Anwendung der Datenberechnungsvorrichtung zur Einstellung einer elektronischen Steuereinrichtung | |
EP1345097A1 (de) | Verfahren und Einrichtung zur Generierung einer Bediensicht zu einem Gebäudeleitsystem | |
DE19914819B4 (de) | Verfahren zur Unterstützung von Entwicklungprozessen | |
DE69227060T2 (de) | Ein System zur Bestimmung des Funktionierens einer integrierten Schaltung | |
EP1652340A1 (de) | Nachrichtenanalyseeinrichtung und verfahren zum analysieren | |
DE10239638A1 (de) | Verfahren, Vorrichtung und System zum Anzeigen von Daten eines Maschinensteuerung-Systems | |
DE102017001171B4 (de) | Numerische Steuervorrichtung | |
DE3242631A1 (de) | Programmierbare steuereinrichtung | |
CH660242A5 (de) | Anordnung und verfahren zur inversen assemblierung. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): JP US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
AK | Designated states |
Kind code of ref document: A3 Designated state(s): JP US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A3 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2001951363 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref country code: JP Ref document number: 2002 504593 Kind code of ref document: A Format of ref document f/p: F |
|
WWP | Wipo information: published in national office |
Ref document number: 2001951363 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 10311949 Country of ref document: US |