WO2000005815A1 - Single chip cmos transmitter/receiver and vco-mixer structure - Google Patents
Single chip cmos transmitter/receiver and vco-mixer structure Download PDFInfo
- Publication number
- WO2000005815A1 WO2000005815A1 PCT/US1999/014162 US9914162W WO0005815A1 WO 2000005815 A1 WO2000005815 A1 WO 2000005815A1 US 9914162 W US9914162 W US 9914162W WO 0005815 A1 WO0005815 A1 WO 0005815A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- signals
- frequency
- phase
- mixer
- communication system
- Prior art date
Links
- 238000004891 communication Methods 0.000 claims abstract description 58
- 238000000034 method Methods 0.000 claims abstract description 10
- 230000005540 biological transmission Effects 0.000 claims description 16
- 238000001914 filtration Methods 0.000 claims 2
- 238000006243 chemical reaction Methods 0.000 description 35
- 238000010586 diagram Methods 0.000 description 25
- 238000005516 engineering process Methods 0.000 description 12
- 239000000758 substrate Substances 0.000 description 8
- 230000010354 integration Effects 0.000 description 6
- 230000000737 periodic effect Effects 0.000 description 4
- 230000003321 amplification Effects 0.000 description 3
- 238000003491 array Methods 0.000 description 3
- 238000003199 nucleic acid amplification method Methods 0.000 description 3
- 230000003071 parasitic effect Effects 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- 239000000969 carrier Substances 0.000 description 2
- 229920000729 poly(L-lysine) polymer Polymers 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000010363 phase shift Effects 0.000 description 1
- 230000002265 prevention Effects 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K9/00—Demodulating pulses which have been modulated with a continuously-variable signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D7/00—Transference of modulation from one carrier to another, e.g. frequency-changing
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03H—IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
- H03H11/00—Networks using active elements
- H03H11/02—Multiple-port networks
- H03H11/16—Networks for phase shifting
- H03H11/22—Networks for phase shifting providing two or more phase shifted output signals, e.g. n-phase output
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/099—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
- H03L7/0995—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator comprising a ring oscillator
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
- H03L7/197—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division
- H03L7/1974—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/38—Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
- H04B1/40—Circuits
- H04B1/403—Circuits using the same oscillator for generating both the transmitter frequency and the receiver local oscillator frequency
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03H—IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
- H03H11/00—Networks using active elements
- H03H11/02—Multiple-port networks
- H03H11/04—Frequency selective two-port networks
- H03H2011/0494—Complex filters
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/089—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
- H03L7/0891—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
Definitions
- a radio frequency (RF) communications system has a variety of applications including PCS communication and IMT systems.
- a CMOS chip integration of the system has been pursued to reduce the cost, size and power consumption.
- a RF filter 110 including an antenna 105, a RF filter 110, a low noise amplifier (LNA) 120, a first mixer 140, a second mixer 145, a phase-locked loop (PLL) 130, a first low pass filter
- LNA low noise amplifier
- PLL phase-locked loop
- the two sets of signals I, Q are preferably used to increase the ability of the RF system to identify or maintain received information regardless of noise and interference. Sending two types of signals having different phases reduces the probability of information loss or change.
- a demodulation frequency f 0 in Figure 1 is equal to a modulation frequency f 0 .
- the antenna 305 receives RF signals and the RF filter 310 filters the RF signals.
- the filtered RF signals are amplified by the LNA 320 and converted into IF signals by the quadrature mixers 340, 345 with a single frequency local oscillator, generally a VCO.
- the PLL 330 generates clock signals for I signals and Q signals of the RF signals.
- the first mixer 340 multiplies the RF signals with the clock signals for the I signals having the RF frequency
- the second mixer 345 multiplies the RF signals with the Q signals having the RF frequency.
- the LPFs 350
- Demodulated base band signals C pass low pass filters (LPF) 380, 385 and are converted into digital data by A/D converters 390, 395. The digital data is then transferred into a base-band discrete-time signal processing (DSP) block (not shown).
- DSP base-band discrete-time signal processing
- the related art double conversion RF system 300 has various advantages.
- the related art double conversion RF system 300 performs the channel tuning using the lower-frequency, i.e., IF, second PLL 335, but not the high-frequency, i.e., RF, first PLL 330. Consequently, the high-frequency RF PLL 330 can be a fixed- frequency PLL that can be more effectively optimized. Further, since channel tuning is performed with the IF PLL 335, which operates at a lower frequency, the contribution of phase noise into channel selection can be reduced.
- a method of operating a RF communication system includes receiving signals including selected signals having a carrier frequency, generating multi-phase clock signals having a frequency different from the carrier frequency, and a reference signal having the carrier frequency, and mixing the received selected signals with the multi-phase clock signals to output the selected signals having a frequency reduced by the carrier frequency.
- Figure 1 is a circuit diagram showing a related art RF communication system
- Figure 2 is a circuit diagram of a related art VCO-mixer structure
- Figure 3 A is a diagram showing clock signal leakage in the circuit of Figure 1
- Figure 3B is a diagram showing "self mixing" in the circuit of Figure 3A;
- Figure 12 is a block diagram showing a transmit portion of a RF communication system according to still yet another preferred embodiment of the present invention.
- Figure 13B is a circuit diagram showing the VCO-mixer structure of Figure 13A;
- the MPLF conversion RF block 502 includes an antenna 505, an RF filter 510 (e.g., band pass filter), a low noise amplifier (LNA) 520 and first and second mixers 530, 560, respectively.
- the MPLF conversion RF block 502 further includes a phase- locked loop (PLL) 540, a low pass filter (LPF) 580, an analog/digital (A/D) converter 590 and a power amplifier 570 coupled between the second mixer 560 and the antenna
- VCO 650 outputs the LO frequency f 0 , which is compared to the reference clock signal by the phase comparator 630.
- An output signal of the phase comparator 630 is passed though the loop filter 640 as a control signal (e.g., frequency) for the VCO 650.
- the frequency of the LO is preferably varied according to the communication system.
- the LO frequency for a personal communication system (PCS) can be about 1.8 GHz
- the LO frequency for the IMT 2000 system is about 2.0 GHz.
- FIG. 8 shows a receive portion 700 of a second preferred embodiment of a RF block according to the present invention, which can be used in the first preferred embodiment of the MPLF conversion RF communication system.
- the receive portion 700 includes an antenna 715, an RF filter 720, a LNA 725 and a demodulation mixer 730.
- the receive portion 700 of the RF block further includes a PLL 740, a low pass filter 780 and an analog/digital converter 790.
- the PLL 740 generates a de-modulating clock, i.e., local oscillator (LO) equal to 2*f 0 /N, whose frequency is determined by a reference clock (not shown).
- LO local oscillator
- the antenna 715, the RF filter 720, the LNA 725, the LPF 780 and the analog/digital converter 790 operate similar to the first preferred embodiment, and accordingly, a detailed explanation is omitted.
- the receive portion 700 of the RF block uses one PLL 740.
- the PLL 740 uses a frequency of 2*f 0 /N, and generates in total 2N-phase clock signals.
- the PLL 740 generates N-phase ⁇ LO C0S (k,t) and N-phase ⁇ LO sm (k,t) signals, which are preferably determined as shown in equations 3-4.
- the initial frequency 2 f 0 /P of the clock signals from the PLL 840 is changed to the frequency f 0 for multiplication with the RF signals in the mixer (e.g., mixer array) 830. Therefore, the upper mixer array 832 and the lower mixer array 834 combine the clock signals having the frequency 2*f 0 /P and multiply the clock signals having frequency f 0 with the RF signals. Consequently, the RF signals having a frequency reduced by frequency f 0 pass through the LPFs 780 and the A/D converters 790 and are sent to a DSP part (not shown).
- the 12 phase sine signals generated by the PLL 840 are shown as follows:
- FIG. 13A is a block diagram of an exemplary VCO-mixer structure in accordance with a preferred embodiment of the present invention.
- the VCO-mixer circuit is described in U.S. Patent Application No. 09/121,863, entitled "VOC-MIXER STRUCTURE" by Mr. Kyeongho Lee, the subject matter of which is hereby incorporated by reference.
- the structure includes a multi-phase voltage controlled oscillator VCO 1250 and a multi-phase mixer 1200.
- the multi-phase mixer 1200 includes a differential amplifying circuit 1200A and a combining circuit 1200B.
- the reduction of the reference frequency f 0 to N-phase intermediate clock signals LO(i) having a frequency of 2 f 0 /N also reduces noise.
- a plurality of transistors are formed on the same substrate, such as a semiconductor substrate for CMOS technology, a plurality of P-N junctions are formed in the substrate.
- the parasitic capacitances mostly exist at the P-N junctions. If the frequency of a signal applied to the gate of the transistor is very high, the higher frequency of f 0 causes much more noise compared to a reduced frequency of 2 f 0 /N.
- the multi-phase VCO 1250 includes three delay cells 1250 1 -1250 3 to generate 6-phase intermediate clock signals LO(0)-LO(5).
- An exemplary circuit including five transistors for the delay cells 1250 1 -1250 3 i.e., the delay cell 1250 ⁇ is also shown.
- the 6-phase intermediate clock signals LO(0)-LO(5) will have a frequency of 0.5 GHz.
- the 6-phase mixer 1280 includes a differential amplifying circuit 1280A and a combining circuit 1280B.
- the differential amplifying circuit 1280A includes a first differential amplifier 1280A, having NMOS transistors 1260 and 1262 and a second differential amplifier 1280A 2 having NMOS transistors 1264 and 1266, which are coupled to load resistors R3 and R4, respectively.
- the combining circuit 1280B includes a first and second combining unit 1280B ! 1280B 2 , which are commonly coupled to a current source I S2 .
- the first and second combining units 12806, ⁇ 1280B 2 are coupled to the first and second differential amplifiers ⁇ OA ⁇ 1280A 2 through bias NMOS transistors 1282,1284, respectively, which are biased by a bias voltage V Bias .
- the first and second combining units 12506 ⁇ 1250B 2 includes six transistor units 1270 0 -1270 5 with a total of twelve transistors.
- the 6-phase VCO 1250 generates 6-phase intermediate clock signals LO(l)-LO(5) having the reduced frequency f 0 /3.
- the 6-phase mixer 1250 receives the 6-phase intermediate clock signals LO(l)-LO(5) and the RF signals RF + and RF-.
- the first and second combining units 1280B ! 1280B 2 combine the 6-phase intermediate clock signals LO(0), LO(l),...LO(4), LO(5) having the frequency f 0 /3 to generate the output clock signals LOT+ and LOT- having the frequency f 0 .
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Transceivers (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Superheterodyne Receivers (AREA)
- Digital Transmission Methods That Use Modulated Carrier Waves (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Transmitters (AREA)
Abstract
Description
Claims
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP99935344A EP1101285A4 (en) | 1998-07-24 | 1999-07-23 | Single chip cmos transmitter/receiver and vco-mixer structure |
AU50840/99A AU764882B2 (en) | 1998-07-24 | 1999-07-23 | Single chip cmos transmitter/receiver and VCO-mixer structure |
JP2000561705A JP4545932B2 (en) | 1998-07-24 | 1999-07-23 | Single chip CMOS transmitter / receiver and VCO-mixer structure |
CA002338564A CA2338564C (en) | 1998-07-24 | 1999-07-23 | Single chip cmos transmitter/receiver and vco-mixer structure |
HK02101131.6A HK1040467B (en) | 1998-07-24 | 2002-02-16 | Communication system, single-chip rf communication system and control method for rf communication system |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/121,601 US6335952B1 (en) | 1998-07-24 | 1998-07-24 | Single chip CMOS transmitter/receiver |
US09/121,863 US6194947B1 (en) | 1998-07-24 | 1998-07-24 | VCO-mixer structure |
US09/121,601 | 1998-07-24 | ||
US09/121,863 | 1998-07-24 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2000005815A1 true WO2000005815A1 (en) | 2000-02-03 |
Family
ID=26819639
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1999/014162 WO2000005815A1 (en) | 1998-07-24 | 1999-07-23 | Single chip cmos transmitter/receiver and vco-mixer structure |
Country Status (9)
Country | Link |
---|---|
EP (1) | EP1101285A4 (en) |
JP (1) | JP4545932B2 (en) |
KR (1) | KR100619227B1 (en) |
CN (1) | CN1148873C (en) |
AU (1) | AU764882B2 (en) |
CA (1) | CA2338564C (en) |
HK (1) | HK1040467B (en) |
TW (1) | TW463464B (en) |
WO (1) | WO2000005815A1 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1382118A1 (en) * | 2001-04-09 | 2004-01-21 | Silicon Image | System and method for multiple-phase clock generation |
US6973297B1 (en) | 1999-09-01 | 2005-12-06 | Sirific Wireless Corporation | Method and apparatus for down-conversion of radio frequency (RF) signals with reduced local oscillator leakage |
CN100424481C (en) * | 2006-04-30 | 2008-10-08 | 天津菲特测控仪器有限公司 | High-precision radar difference frequency time base generation method and circuit based on monocrystal |
EP2950447A1 (en) * | 2014-05-28 | 2015-12-02 | Nxp B.V. | Frequency converter |
US10205541B2 (en) | 2016-08-25 | 2019-02-12 | Infineon Technologies Ag | Integrated RF circuit with phase-noise test capability |
US10320592B2 (en) | 2015-12-31 | 2019-06-11 | Huawei Technologies Co., Ltd. | Bias-voltage-adjustable communications apparatus and communication method |
EP3975421A1 (en) * | 2020-09-25 | 2022-03-30 | INTEL Corporation | Transceiver with inseparable modulator demodulator circuits |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10211381A1 (en) * | 2002-03-14 | 2003-06-12 | Infineon Technologies Ag | Transmission unit for frequency modulation has frequency mixer converting modulated signal into a sending frequency |
US7256740B2 (en) * | 2005-03-30 | 2007-08-14 | Intel Corporation | Antenna system using complementary metal oxide semiconductor techniques |
JP2008035031A (en) * | 2006-07-27 | 2008-02-14 | Matsushita Electric Ind Co Ltd | Mixing device and high frequency receiver using the same |
JP2008092476A (en) * | 2006-10-04 | 2008-04-17 | Niigata Seimitsu Kk | Receiver |
CN101931386B (en) * | 2009-06-19 | 2014-03-26 | 鸿富锦精密工业(深圳)有限公司 | Pulse width modulation control system |
CN102893522B (en) * | 2010-03-23 | 2016-03-09 | 华盛顿大学 | Frequency multiplication transceiver |
JP5633270B2 (en) * | 2010-09-16 | 2014-12-03 | 株式会社リコー | Transceiver |
CN102035471B (en) * | 2011-01-05 | 2014-04-02 | 威盛电子股份有限公司 | Voltage-controlled oscillator |
JP2012217157A (en) * | 2011-03-30 | 2012-11-08 | Asahi Kasei Electronics Co Ltd | Mixer circuit |
US8729968B2 (en) * | 2011-05-09 | 2014-05-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Built-in self-test circuit for voltage controlled oscillators |
GB201115119D0 (en) | 2011-09-01 | 2011-10-19 | Multi Mode Multi Media Solutions Nv | Generation of digital clock for system having RF circuitry |
US8803568B2 (en) * | 2011-11-28 | 2014-08-12 | Qualcomm Incorporated | Dividing a frequency by 1.5 to produce a quadrature signal |
KR102136798B1 (en) | 2014-01-21 | 2020-07-22 | 삼성전자주식회사 | Super-regenerative receiver and super-regenerative reception method with improved channel selectivity |
US9634607B2 (en) * | 2014-03-11 | 2017-04-25 | Qualcomm Incorporated | Low noise and low power voltage-controlled oscillator (VCO) using transconductance (gm) degeneration |
US9647638B2 (en) * | 2014-07-15 | 2017-05-09 | Qualcomm Incorporated | Architecture to reject near end blockers and transmit leakage |
KR101764659B1 (en) | 2015-07-01 | 2017-08-04 | 청주대학교 산학협력단 | Voltage-to-current converter with high linearity and wide tuning range and its application to voltage controlled oscillator |
CN115549703B (en) * | 2022-10-09 | 2024-06-18 | 芯翼信息科技(上海)有限公司 | Transmitter and transceiver integrated with CMOS power amplifier |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5418815A (en) * | 1992-06-12 | 1995-05-23 | Kabushiki Kaisha Toshiba | Receiver adaptively operable for multiple signal transmission systems |
US5438591A (en) * | 1991-07-31 | 1995-08-01 | Kabushiki Kaisha Toshiba | Quadrature amplitude modulation type digital radio communication device and method for preventing abnormal synchronization in demodulation system |
US5734970A (en) * | 1995-02-08 | 1998-03-31 | Sony Corporation | Single oscillator transceiver with multiple frequency converters |
US5794119A (en) * | 1995-11-21 | 1998-08-11 | Stanford Telecommunications, Inc. | Subscriber frequency control system and method in point-to-multipoint RF communication system |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3359927B2 (en) * | 1991-10-17 | 2002-12-24 | 株式会社東芝 | Demodulator for quadrature amplitude modulation digital radio equipment. |
JP3476318B2 (en) * | 1995-11-22 | 2003-12-10 | 株式会社東芝 | Frequency converter and radio receiver using the same |
-
1999
- 1999-07-23 CA CA002338564A patent/CA2338564C/en not_active Expired - Lifetime
- 1999-07-23 EP EP99935344A patent/EP1101285A4/en not_active Withdrawn
- 1999-07-23 WO PCT/US1999/014162 patent/WO2000005815A1/en active IP Right Grant
- 1999-07-23 CN CNB998087645A patent/CN1148873C/en not_active Expired - Lifetime
- 1999-07-23 AU AU50840/99A patent/AU764882B2/en not_active Ceased
- 1999-07-23 KR KR1020017001063A patent/KR100619227B1/en not_active IP Right Cessation
- 1999-07-23 JP JP2000561705A patent/JP4545932B2/en not_active Expired - Lifetime
-
2000
- 2000-11-10 TW TW088112619A patent/TW463464B/en not_active IP Right Cessation
-
2002
- 2002-02-16 HK HK02101131.6A patent/HK1040467B/en not_active IP Right Cessation
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5438591A (en) * | 1991-07-31 | 1995-08-01 | Kabushiki Kaisha Toshiba | Quadrature amplitude modulation type digital radio communication device and method for preventing abnormal synchronization in demodulation system |
US5418815A (en) * | 1992-06-12 | 1995-05-23 | Kabushiki Kaisha Toshiba | Receiver adaptively operable for multiple signal transmission systems |
US5734970A (en) * | 1995-02-08 | 1998-03-31 | Sony Corporation | Single oscillator transceiver with multiple frequency converters |
US5794119A (en) * | 1995-11-21 | 1998-08-11 | Stanford Telecommunications, Inc. | Subscriber frequency control system and method in point-to-multipoint RF communication system |
Non-Patent Citations (1)
Title |
---|
See also references of EP1101285A4 * |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6973297B1 (en) | 1999-09-01 | 2005-12-06 | Sirific Wireless Corporation | Method and apparatus for down-conversion of radio frequency (RF) signals with reduced local oscillator leakage |
US7016662B1 (en) | 1999-09-01 | 2006-03-21 | Sirific Wireless Corporation | Method and apparatus for up-conversion of radio frequency (RF) signals |
US7046980B1 (en) | 1999-09-01 | 2006-05-16 | Sirific Wireless Corporation | Method and apparatus for up-and down-conversion of radio frequency (RF) signals |
EP1382118A1 (en) * | 2001-04-09 | 2004-01-21 | Silicon Image | System and method for multiple-phase clock generation |
EP1382118B1 (en) * | 2001-04-09 | 2007-01-24 | Silicon Image | System and method for multiple-phase clock generation |
CN100424481C (en) * | 2006-04-30 | 2008-10-08 | 天津菲特测控仪器有限公司 | High-precision radar difference frequency time base generation method and circuit based on monocrystal |
EP2950447A1 (en) * | 2014-05-28 | 2015-12-02 | Nxp B.V. | Frequency converter |
CN105281674A (en) * | 2014-05-28 | 2016-01-27 | 恩智浦有限公司 | Frequency converter |
US9509290B2 (en) | 2014-05-28 | 2016-11-29 | Nxp B.V. | Frequency converter |
CN105281674B (en) * | 2014-05-28 | 2018-08-17 | 恩智浦有限公司 | Frequency converter |
US10320592B2 (en) | 2015-12-31 | 2019-06-11 | Huawei Technologies Co., Ltd. | Bias-voltage-adjustable communications apparatus and communication method |
US10205541B2 (en) | 2016-08-25 | 2019-02-12 | Infineon Technologies Ag | Integrated RF circuit with phase-noise test capability |
EP3975421A1 (en) * | 2020-09-25 | 2022-03-30 | INTEL Corporation | Transceiver with inseparable modulator demodulator circuits |
Also Published As
Publication number | Publication date |
---|---|
CA2338564C (en) | 2009-12-22 |
KR100619227B1 (en) | 2006-09-05 |
HK1040467B (en) | 2005-03-04 |
CN1148873C (en) | 2004-05-05 |
CA2338564A1 (en) | 2000-02-03 |
AU764882B2 (en) | 2003-09-04 |
EP1101285A1 (en) | 2001-05-23 |
TW463464B (en) | 2001-11-11 |
EP1101285A4 (en) | 2001-10-04 |
JP4545932B2 (en) | 2010-09-15 |
CN1309835A (en) | 2001-08-22 |
HK1040467A1 (en) | 2002-06-07 |
AU5084099A (en) | 2000-02-14 |
KR20010082016A (en) | 2001-08-29 |
JP2002521904A (en) | 2002-07-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6335952B1 (en) | Single chip CMOS transmitter/receiver | |
CA2338564C (en) | Single chip cmos transmitter/receiver and vco-mixer structure | |
US6313688B1 (en) | Mixer structure and method of using same | |
US7471939B2 (en) | Multiplier and radio communication apparatus using the same | |
US6445726B1 (en) | Direct conversion radio receiver using combined down-converting and energy spreading mixing signal | |
US6999747B2 (en) | Passive harmonic switch mixer | |
US6243569B1 (en) | Direct conversion circuit for radio frequency signals | |
US7474885B2 (en) | Passive subharmonic mixer | |
US7519348B2 (en) | Harmonic suppression mixer and tuner | |
US7272620B1 (en) | Frequency divider with low harmonics | |
US7542521B2 (en) | Direct-conversion frequency mixer | |
US20070242779A1 (en) | Direct-conversion receiver and sub-harmonic frequency mixer thereof | |
US20090233570A1 (en) | Receiver front-end with low power consumption | |
EP1425845B1 (en) | Harmonic mixer | |
US7302248B2 (en) | Harmonic image-reject converter | |
EP2391000B1 (en) | Digital Signal Generator | |
KR100274447B1 (en) | Multi-phase voltage control method and frequency conversion architecture thereof | |
US7212588B1 (en) | Double sideband-intermediate frequency radio receiver architecture | |
KR100278209B1 (en) | Multiphase Low Frequency Downconversion Device and Method for Implementation of CMOS Wireless Communication Transceiver | |
US8913978B2 (en) | RTWO-based down converter | |
JPH04340803A (en) | Receiver |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 99808764.5 Country of ref document: CN |
|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AL AM AT AU AZ BA BB BG BR BY CA CH CN CU CZ DE DK EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT UA UG UZ VN YU ZA ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GH GM KE LS MW SD SL SZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 50840/99 Country of ref document: AU |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1999935344 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 2000 561705 Country of ref document: JP Kind code of ref document: A |
|
ENP | Entry into the national phase |
Ref document number: 2338564 Country of ref document: CA Ref document number: 2338564 Country of ref document: CA Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020017001063 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 1999935344 Country of ref document: EP |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8642 |
|
WWP | Wipo information: published in national office |
Ref document number: 1020017001063 Country of ref document: KR |
|
WWG | Wipo information: grant in national office |
Ref document number: 50840/99 Country of ref document: AU |
|
WWG | Wipo information: grant in national office |
Ref document number: 1020017001063 Country of ref document: KR |