WO1990011650A1 - Digital circuit for encoding binary information - Google Patents
Digital circuit for encoding binary information Download PDFInfo
- Publication number
- WO1990011650A1 WO1990011650A1 PCT/US1990/001362 US9001362W WO9011650A1 WO 1990011650 A1 WO1990011650 A1 WO 1990011650A1 US 9001362 W US9001362 W US 9001362W WO 9011650 A1 WO9011650 A1 WO 9011650A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- event
- information
- cell
- clock
- location
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M7/00—Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M5/00—Conversion of the form of the representation of individual digits
- H03M5/02—Conversion to or from representation by pulses
- H03M5/04—Conversion to or from representation by pulses the pulses having two levels
- H03M5/06—Code representation, e.g. transition, for a given bit cell depending only on the information in that bit cell
- H03M5/12—Biphase level code, e.g. split phase code, Manchester code; Biphase space or mark code, e.g. double frequency code
Definitions
- a novel method for modulating binary data or information into a format suitable for encoding and decoding e.g., magnetic information or optical information, is disclosed in the above-cited Application Ser. No. 07/327,073 to C. Chi.
- the novel method features self-clocking, velocity insensitive encoding and decoding.
- the Chi disclosure states that preferred electrical circuits that may be employed for realizing the encoding scheme set forth in that disclosure are provided in the present application.
- This application therefore, provides novel electrical circuits that may be advantageously employed, for example, for encoding binary data or information into a format in accordance with the Chi disclosure.
- the novel electrical circuits encode the data, and preserve the self-clocking, velocity insensitive features of the novel method.
- Chi discloses a method for modulating binary data comprising first and second information, the method comprising:
- an n-phase counter driven by the clock driver comprising a) means for producing a succession of event-cells; b) means for demarcating, in a first event-cell, an arbitrary location of a first event, in response to a first information; and c) means for demarcating, in a second event-cell, an arbitrary location of a second event, in response to a second information;
- Fig. 1 is a circuit diagram of the present invention.
- Figs. 2A, B show waveforms processed by the Fig. 1 circuit.
- the clock driver preferably outputs a pulse train having an arbitrary, but constant frequency.
- a selected frequency helps determine the duration or length of an event-cell, and this duration, in turn, may depend on the ultimate employment of the circuit, for example, as an optical or magnetic encoder.
- a conventional clock driver may be employed for these purposes.
- the n-phase counter driven by the clock driver, comprises means for producing a succession of event-cells, and demarcates a succession of event-cells by a set of unique clock transitions.
- unique clock transitions can be defined as those having an invariant negative polarity.
- the first and second means for generating the first and second events leave invariant the set of unique clock transitions.
- a conventional n-phase counter may be employed for these purposes.
- the first means for generating the first event comprises a logic circuit that functions so that, if its inputs are the first information and the first or second or third clock signals, then its output generates alternate information transitions at the locations
- the second means for generating the second event comprises a logic circuit that functions so that, if its inputs are the second information and the single clock signal, then its output generates an information transition at the location n/2.
- first and second means provide a two-fold function, viz., they operate to provide discrimination of the first and second informations, and they leave invariant the unique clock transition characteristic.
- FIG. 1 shows a circuit 10 of the present invention.
- the structure of the circuit 10 is first disclosed, followed by its operation.
- the n-phase counter 14 can provide four clock signal outputs, labeled Clock (CL) , n -1, n, n +1, along lines 18, 20, 22, 24, and can 2 2 2 reset or recycle at the count 10.
- the clock signal (CL) output is an input, along the line
- An output of the OR gate 28 becomes a first input, along a line 30, to an AND gate 32.
- a second input to the AND gate 32, along a line 34, carries the inverted first and second informations, i.e., digital l's and 0's, as inverted by an inverter 36.
- the output of the AND gate 32 is a second input to the toggle flip-flop 26, along a line 38.
- the circuit 10 is completed by observing that the clock signal output n/2 is a first input, along a line 40, to a (second) AND gate 42.
- the latching flip-flop 48 receives, as well, the clock signal (CL) along a line 50, and outputs a signal, along a line 52, to an OR gate 54.
- the OR gate 54 also receives an input signal along a line 56, from the toggle flip-flop 26.
- the operation of the Fig. 1 circuit 10 will now be disclosed, and reference additionally will be made to the waveforms shown in Figs. 2A, B.
- An objective of the operation of the circuit 10 is to encode a first binary information "0", in a first event-cell, and then a second binary information "1", in a second event-cell.
- a leading edge of the first event-cell is produced by the combined operation of the clock driver 12, the 10-phase counter 14, and the flip-flops 26, 48. That is, in response to the pulse train outputted by the clock driver 12 along the line 16, the 10-phase counter 14 outputs a first negative clock transition, C. , by way of preset lines (not shown), along the lines 18 and 50, to the clear operations of the toggle flip-flop 26 and latching flip-flop 48, respectively (See Fig. 2B) .
- the flip-flops 26, 48 output (in this illustrative embodiment) a logic 0. This logic 0 output is provided, regardless of the state the flip-flops 26, 48 may previously have been in, i.e., a logic 0 or logic 1.
- the logic 0 outputted by the flip-flops 26, 48 become logic 0 inputs to the OR gate 54.
- the OR operation results in a logic 0 on the circuit 10 output line 58, and corresponds to the Fig. 2A leading edge (C,) of the first event-cell.
- the first means comprises the logic elements 28, 32, 26, 54, which elements function so that, if its inputs are the first information 0 and the clock signals n -1 or n or n +1, then its output
- 2 2 2 2 generates alternate information transitions (the first event) at the first event-cell locations n -1, ⁇ , n +1, respectively, as shown in Fig. 2A. 2 2 2 2
- n 10
- the first event-cell locations are identified as 4, 5, 6, in Fig. 2A.
- the logic element 28 outputs a logic 1 in response to three successive clock signals, namely n -1, n, n +1 (Fig. 2B) .
- the logic 1
- 2 2 2 2 becomes the line 30 input to the AND gate 32.
- the AND gate 32 outputs a logic 1, along the line 38, for each of the three successive clock signals, since its two inputs, line 30 and line 34, each are logic 1. (To this end, note the operation of the inverter 36 on the information 0, to generate a logic 1 on the line 34).
- the line 38 logic 1 input to the toggle flip-flop 26 has the effect of successively toggling the flip-flop 26, for each of the successive clock signals n -1, ii/ II +1.
- the toggling action as carried over 2 2 2 by the OR gate 54, produces three successive information transitions at the first event-cell locations 4, 5, 6, corresponding to the clock signals n -1, n, n +1, respectively. 2 2 2 2
- the trailing edge of the first event-cell, at location C 2 is now generated in a manner analogous to that of the leading edge C- ⁇ , above. That is, the clock 12 and 10-phase counter 14, in combination with the input on lines 18, 50 to the flip-flops 26, 48 clear operation, results (by way of the OR gate 54) in the circuit 10 output line 58 making a transition to logic 0, as shown in Fig. 2A.
- the first information 0 has now been encoded; the 10-phase counter 14 is reset (Fig. 2B) , and the circuit 10 can now encode the information 1 in a second event-cell. This may be accomplished by a second means for generating a second event.
- the second means comprises the logic elements 42, 48, 54, which elements function so that, if its inputs are the second information and the single clock transition n/2, then its output generates an information transition at the location n/2, as shown in Fig. 2A.
- the logic element 42 the AND gate, outputs a logic 1 only when its inputs on lines 44, 40 are logic 1. This last case only occurs at the time of the single clock transition n/2 (see Fig. 2B) .
- the AND gate 42 output, on the line 46 in turn, becomes an input to the latching flip-flop 48.
- the flip-flop 48 provides an output information transition (logic 1) in response to this input, and outputs the information transition to the circuit 10 output line 58, by way of the OR gate 54.
- the flip-flop 48 holds the logic 1 until the advent of a subsequent line 50 clock signal input.
- the first and second event generating means provide at least a three-fold function: viz., (1) they may be located at any arbitrary location within an event-cell; (2) they leave invariant the (unique) negative clock transition defining the advent of the succession of event-cells; and (3) they operate to provide encoded discrimination of the first and second informations.
- the first and second events namely the alternating sequential first information transitions, versus the single second information transitions, are such that in a (downstream) decoding or reading operation, the encoded information can be readily recovered.
- the Chi method can also be encoded by a software program running in a microprocessor, computer, or microcomputer, and in accordance with the claimed invention summarized above.
- the benefits of using this software approach depend on a specific application.
- a suitable software encoding routine written in BASIC computer language is listed below. While this routine is not the only software approach to encoding the Chi method, it is representative of what can be done in many cases.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Manipulation Of Pulses (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Credit Cards Or The Like (AREA)
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019910701120A KR920702095A (en) | 1989-03-22 | 1990-03-14 | Digital Circuit Encoding Binary Information |
BR909007236A BR9007236A (en) | 1989-03-22 | 1990-03-14 | BINARY DATA CODING CIRCUIT |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US327,071 | 1989-03-22 | ||
US07/327,071 US4951049A (en) | 1989-03-22 | 1989-03-22 | Self clocking binary information encoder |
Publications (1)
Publication Number | Publication Date |
---|---|
WO1990011650A1 true WO1990011650A1 (en) | 1990-10-04 |
Family
ID=23275018
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1990/001362 WO1990011650A1 (en) | 1989-03-22 | 1990-03-14 | Digital circuit for encoding binary information |
Country Status (8)
Country | Link |
---|---|
US (1) | US4951049A (en) |
EP (1) | EP0464088A1 (en) |
JP (1) | JPH04506136A (en) |
KR (1) | KR920702095A (en) |
AU (1) | AU629494B2 (en) |
BR (1) | BR9007236A (en) |
CA (1) | CA2048995A1 (en) |
WO (1) | WO1990011650A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1999046861A1 (en) * | 1998-03-11 | 1999-09-16 | Thomson Licensing S.A. | Digital signal modulation system |
US6775324B1 (en) | 1998-03-11 | 2004-08-10 | Thomson Licensing S.A. | Digital signal modulation system |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5115356A (en) * | 1989-08-31 | 1992-05-19 | Eastman Kodak Company | Decoder circuit with missing clock generator |
US5055659A (en) * | 1990-02-06 | 1991-10-08 | Amtech Technology Corp. | High speed system for reading and writing data from and into remote tags |
US5374927A (en) * | 1992-12-23 | 1994-12-20 | Honeywell Inc. | Bit-serial decoder for a specially encoded bit stream |
US6351489B1 (en) | 1996-09-30 | 2002-02-26 | Rosemount Inc. | Data bus communication technique for field instrument |
US6021162A (en) * | 1997-10-01 | 2000-02-01 | Rosemount Inc. | Vortex serial communications |
US20030030542A1 (en) * | 2001-08-10 | 2003-02-13 | Von Hoffmann Gerard | PDA security system |
EP1744661B1 (en) * | 2004-04-30 | 2013-04-10 | Koninklijke Philips Electronics N.V. | Probe head for spectroscopic analysis of a fluid |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3518700A (en) * | 1968-01-04 | 1970-06-30 | Ncr Co | Quadruple modulation recording system |
US3855616A (en) * | 1973-10-01 | 1974-12-17 | Ibm | Phase shift reducing digital signal recording having no d.c. component |
US4180837A (en) * | 1977-03-25 | 1979-12-25 | Transac - Compagnie Pour Le Developpement Des Transactions Automatiques | Magnetic coding method |
US4340913A (en) * | 1979-12-31 | 1982-07-20 | Tbs International, Inc. | Tri-level digital recording |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3961367A (en) * | 1974-07-03 | 1976-06-01 | Rca Corporation | Self-clocking, error correcting low bandwidth digital recording system |
US4173026A (en) * | 1978-02-23 | 1979-10-30 | Cubic Western Data | Self clocking speed tolerant magnetic recording method and apparatus |
US5025328A (en) * | 1989-03-22 | 1991-06-18 | Eastman Kodak Company | Circuit for decoding binary information |
US4954825A (en) * | 1989-03-22 | 1990-09-04 | Eastman Kodak Company | Self clocking binary data encoding/decoding method |
-
1989
- 1989-03-22 US US07/327,071 patent/US4951049A/en not_active Expired - Fee Related
-
1990
- 1990-03-14 EP EP90905056A patent/EP0464088A1/en not_active Ceased
- 1990-03-14 KR KR1019910701120A patent/KR920702095A/en not_active Application Discontinuation
- 1990-03-14 BR BR909007236A patent/BR9007236A/en not_active Application Discontinuation
- 1990-03-14 AU AU52805/90A patent/AU629494B2/en not_active Ceased
- 1990-03-14 WO PCT/US1990/001362 patent/WO1990011650A1/en not_active Application Discontinuation
- 1990-03-14 CA CA002048995A patent/CA2048995A1/en not_active Abandoned
- 1990-03-14 JP JP2504842A patent/JPH04506136A/en active Pending
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3518700A (en) * | 1968-01-04 | 1970-06-30 | Ncr Co | Quadruple modulation recording system |
US3855616A (en) * | 1973-10-01 | 1974-12-17 | Ibm | Phase shift reducing digital signal recording having no d.c. component |
US4180837A (en) * | 1977-03-25 | 1979-12-25 | Transac - Compagnie Pour Le Developpement Des Transactions Automatiques | Magnetic coding method |
US4340913A (en) * | 1979-12-31 | 1982-07-20 | Tbs International, Inc. | Tri-level digital recording |
Non-Patent Citations (2)
Title |
---|
IBM TECHNICAL DISCLOSURE BULLETIN. vol. 15, no. 4, September 1972, NEW YORK US page 1301 L.VIELE: "PULSE-POSITION RECORDING" * |
IBM TECHNICAL DISCLOSURE BULLETIN. vol. 17, no. 3, August 1974, NEW YORK US pages 716 - 723; J.D.DENNISON ET AL: "Low-cost communications network" see page 720, lines 21 - 29; figure 4 * |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1999046861A1 (en) * | 1998-03-11 | 1999-09-16 | Thomson Licensing S.A. | Digital signal modulation system |
US6775324B1 (en) | 1998-03-11 | 2004-08-10 | Thomson Licensing S.A. | Digital signal modulation system |
Also Published As
Publication number | Publication date |
---|---|
CA2048995A1 (en) | 1990-09-23 |
BR9007236A (en) | 1992-02-25 |
AU5280590A (en) | 1990-10-22 |
KR920702095A (en) | 1992-08-12 |
AU629494B2 (en) | 1992-10-01 |
JPH04506136A (en) | 1992-10-22 |
EP0464088A1 (en) | 1992-01-08 |
US4951049A (en) | 1990-08-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPH0351335B2 (en) | ||
JPS6147021B2 (en) | ||
US4951049A (en) | Self clocking binary information encoder | |
US4786823A (en) | Noise pulse suppressing circuit in digital system | |
US4569067A (en) | Dual master shift register bit | |
US4222080A (en) | Velocity tolerant decoding technique | |
US4453157A (en) | Bi-phase space code data signal reproducing circuit | |
US3678503A (en) | Two phase encoder system for three frequency modulation | |
US4425562A (en) | Device for coding signals which are distributed between a number of channels | |
US3697977A (en) | Two phase encoder system for three frequency modulation | |
US3671960A (en) | Four phase encoder system for three frequency modulation | |
US6367027B1 (en) | Skew pointer generation | |
JPH0763135B2 (en) | Semiconductor integrated logic circuit | |
US4806907A (en) | Apparatus and method for digital data transmission | |
SU1741268A1 (en) | Decoder of serial binary code with intervals of format (2,7) bounded length | |
JP2576657B2 (en) | Timing signal generator | |
RU2093952C1 (en) | Digital circuit for frequency comparison | |
SU839067A1 (en) | Frequency divider with either integer countdown ratio | |
CA1322032C (en) | Serial data handling circuit | |
KR100314675B1 (en) | Apparatus for bi-phase in digital television | |
JP2869981B2 (en) | Bit buffer circuit | |
JP2667702B2 (en) | Pointer reset method | |
SU1304071A1 (en) | Device for decoding play signal of magnetic record | |
RU1815670C (en) | Device for intermittent occurrence of data | |
SU1501100A1 (en) | Function generator |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AU BR CA JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH DE DK ES FR GB IT LU NL SE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2048995 Country of ref document: CA Ref document number: 1990905056 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1990905056 Country of ref document: EP |
|
WWR | Wipo information: refused in national office |
Ref document number: 1990905056 Country of ref document: EP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 1990905056 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 2048995 Country of ref document: CA Kind code of ref document: A |