WO1981001923A1 - Low power cmos oscillator - Google Patents

Low power cmos oscillator Download PDF

Info

Publication number
WO1981001923A1
WO1981001923A1 PCT/US1980/001368 US8001368W WO8101923A1 WO 1981001923 A1 WO1981001923 A1 WO 1981001923A1 US 8001368 W US8001368 W US 8001368W WO 8101923 A1 WO8101923 A1 WO 8101923A1
Authority
WO
WIPO (PCT)
Prior art keywords
inverter
coupled
output
transistor
capacitor
Prior art date
Application number
PCT/US1980/001368
Other languages
English (en)
French (fr)
Inventor
J Tarbouriech
Original Assignee
Motorola Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola Inc filed Critical Motorola Inc
Priority to DE19803050163 priority Critical patent/DE3050163C2/de
Publication of WO1981001923A1 publication Critical patent/WO1981001923A1/en
Priority to SG786/86A priority patent/SG78686G/en
Priority to MY722/87A priority patent/MY8700722A/xx
Priority to HK1023/88A priority patent/HK102388A/xx

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/02Generators characterised by the type of circuit or by the means used for producing pulses
    • H03K3/353Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
    • H03K3/354Astable circuits

Definitions

  • This invention relates, in general, to oscillators, and more particularly, to a low power consumption, complementary metal oxide semiconductor (CMOS) oscillator.
  • CMOS circuits have commonly been used in applications requiring low power consumption.
  • CMOS circuits having oscillators often times the oscillator ends up consuming a relatively large amount of power due to leakage paths occurring in the transition region of the P-channel and N-channel transistors.
  • Many CMOS oscillators either have one or two interface pins. -In the single pin configuration, typically, a capacitor is connected from the pin to ground.
  • One particular CMOS oscillator of the past had a single interface pin with a capacitor connected from the interface pin to ground.
  • a series of an odd number of inverters were arranged in a loop wherein the input to the first inverter was connected to the interface pin and the output of the last inver er was connected to the interface pin.
  • a plurality of series connected inverter pairs were then placed in parallel with a connection between the first inverter and a second inverter forming the loop to provide a latch.
  • the first inverter stays in the transition-region and both of its transistors have to be large enough to overcome the drive from the inverters forming the latch, and as a result, the leakage current is large.
  • CMOS oscillator circuits of the past have been that they consume a greater amount of power than is desired for many CMOS integrated circuits used in battery operated equipment. Also in some cases the oscillator frequency has not been as stable as required with power supply variations. In addition, it is desirable to have as small a capacitor as possible to obtain a desired frequency with the proposed oscillator. When a capacitor is small enough it can be integrated as part of an integrated circuit chip, and the smaller the capacitor the less chip area required for the capacitor.
  • a further object of the present invention is to provide a single pin low power consumption CMOS oscillator which exhibits substantial frequency stability with power supply variations.
  • a CMOS oscillator requiring a single interface pin.
  • the CMOS oscillator is powered from a first and a second power supply node.
  • a P-channel transistor is coupled in series with an N-channel transistor between the first and second power supply nodes.
  • a capacitor having a first and a second terminal is coupled from the single interface pin to ground, and the interface pin is coupled to the inputs of a first and a second inverter each having an output.
  • the output of the first and second inverters are each coupled to the control electrodes of the P and N channel transistors, respectively.
  • a third inverter has its input coupled to a node formed between the P-channel and N-channel transistors.
  • the third inverter has an output -which is also coupled to the node formed between the
  • a fourth inverter has its input coupled to the output of the third inverter and provides an output which is coupled through a fifth inverter to the single interface pin.
  • FIG. 1 illustrates one embodiment of the present invention
  • FIG. 2 illustrates a modification which can be made to the circuitry of FIG. 1 ;
  • FIG. 3 illustrates yet another embodiment of the present invention.
  • FIG. 1 A CMOS oscillator which can be made as an integrated circuit chip is illustrated in FIG. 1.
  • the oscillator, of FIG. 1 has a single interface pin 10.
  • a capacitor 11, which is illustrated as being external to the integrated circuit chip, is connected from interface pin 10 to a circuit reference potential 12 illustrated as ground. It should be noted that if capacitor 11 is integrated as a part of the integrated circuit then interface pin 10 could simply be an internal node of the integrated circuit.
  • Inverters 13 and 14 have inputs connected to interface pin 10. Inverter 13 provides an output to the gate electrode of a P-channel transistor 17, and inverter 14 provides an output to the gate electrode of an N-channel transistor 18.
  • OMPI Transistors 17 and 18 are connected in series between V DD v oltage terminal 16 and ground terminal 12.
  • Inverters 13 and 14 can, as may the other inverters used herein, be any conventional inverters; however, in a preferred embodiment the inverters are CMOS inverters comprised generally of a P-channel and an N-channel transistor connected in series having their gate electrodes connected together forming an input and providing an output from a node formed between the P-channel and N-channel transistors.
  • Inverter 13 is made with a large P-channel transistor and with a long N-channel while inverter 14 is made with a long P-channel transistor and with a large N-channel transistor.
  • transistors of inverters 13 and 14 are proportioned such that the switching input voltage of inverter 13 is approximately equal to the supply voltage Vpj- minus a P-channel threshold voltage, whereas, the switching input voltage of inverter 14 is approximately equal to an N-channel transistor threshold voltage. Exemplary sizes of transistors that can be used are given hereinafter.
  • An output node 19 is formed between transistors 17 and 18, and is connected to the inputs of inverters 21, 23, and 27.
  • the connection to the input of inverter 27 is via line 26.
  • the output of inverter 21 is connected to the input of inverter 22 while the output of inverter 23 is connected to the input of inverter 24.
  • the output of inverters 22 and 24 are connected together to the input of an inverter 27.
  • the outputs of inverters 22 and 24 are also coupled to node 19 by line 26.
  • the output of inverter 27 is connected to the input of an inverter 28, and the output of inverter 28 is connected to the input of an inverter 30 by line 29.
  • Inverter 30 has an output which is connected to interface pin 10 by line 31 thereby closing the loop on pin 10.
  • CMOS oscillators have been built having one inverter connected directly from pin 10 to node 19. Such
  • inverter 27 will switch thereby providing a low on the input of inverter 28 which causes inverter 28 to provide a high on line 29.
  • the high on line 29 will cause inverter 30 to provide a low on line 31 thereby causing capacitor 11 to discharge back through inverter 30.
  • capacitor 11 is discharging, the output of inverter 13 will switch to a high level as the voltage on pin 10 decreases to its switching input voltage thereby disabling transistor 17.
  • the output of inverter 14 will be switched to a high level, thereby enabling transistor 18.
  • node 19 By transistor 18 being enabled node 19 will be held at a low level which places a low level at the input of inverter 27 by way of line 26, by way of series inverters 21, 22, and by way of series inverters 23, 24.
  • the low on the input of inverter 27 places a low on line 29 which causes the output of inverter 30 to go high thereby starting the charging of capacitor 11 again and the cycle continues to repeat itself. If comple ⁇ mentary outputs are needed they can be tapped off the outputs of inverters 27 and 28.
  • P-channel transistor 17 is made large enough to overdrive the combination of the outputs of inverters 22 and 24, and thereby set the latch formed by series connected inverters 21, 22, line 26, and series connected inverters 23, 24.
  • inverter 30 supplies the charging current for capacitor 11 and therefore the size of the charging transistor in inverter 30 will affect the charging time, and in a similar manner, the discharging time of capacitor 11 is proportional to the physical size of the discharging transistor in inverter 30.
  • the charging transistor will be the IP-channel transistor and the discharging transistor will be the N-channel transistor.
  • FIG. 2 shows a portion of the circuitry of FIG. 1 along with the changes to improve the temperature stability of the oscillator.
  • a large P-channel transistor 33 has its gate electrode connected to line 29 which carries the output of inverter 28.
  • Transistor 33 has one current carrying electrode connected to V DD and the other current carrying electrode connected to line 31 which goes to interface pin 10.
  • a resistor 32 is connected in parallel with capacitor 11, and when the output of inverter 28 is low, thereby placing a low on line 29, transistor 33 will be enabled thereby charging up capacitor 11 very rapidly.
  • transistor 33 Conversely when the output of inverter 28 provides a high level on line 29 transistor 33 will be disabled and capacitor 11 will discharge slowly through resistor 32.
  • the "on" or conducting resistance of P-channel transistor 33 should be much lower than the resistance of resistor 32, so that the charging time of capacitor 11 will be much shorter than the discharging time and the variation of the charging time with temperature will have a negligible influence on the overall period.
  • an oscillator having the modification shown in FIG. 2 will have much po.orer frequency stability with power supply variations than will the oscillator illustrated in FIG. 1. . In the oscillator illustrated in -FIGS.
  • the transition region is the input voltage range for which both P-channel and N-channel transistors conduct current.
  • a CMOS inverter is in the transition region if its input voltage is above the threshold voltage of the N-channel transistor and below the supply voltage minus the P-channel threshold voltage. In the transition region, a leakage path is established from the V DD supply to ground through the series connected P-channel and N-channel transistors.
  • FIG. 3 illustrates a simplified CMOS oscillator having the features of the present invention.
  • the oscillator operates in a similar manner as does the oscillator of FIG. 1.
  • a capacitor 41 is coupled between ground reference node 42 and interface pin 40.
  • Pin 40 is also connected to the inputs of inverters 43 and 44.
  • the output of inverter 43 is connected to a control electrode of a P-channel transistor 47 while the output of inverter 44 is connected to the control electrode of an N-channel transistor 48.
  • P-channel transistor 47 and N-channel transistor 48 are connected in series between voltage terminal nodes 46 and 42.
  • Voltage terminal 46 receives power supply voltage DD .
  • a node 49 is formed between transistors 47 and 48 and is connected to an input of an inverter 51.
  • inverter 51 is connected to the input of an inverter 52.
  • the output of inverter 52 is connected to node 49 thereby forming a latch with inverters 51 and 52.
  • the output of inverter 51 is also connected to the input of an inverter 53 whose output is connected to the input of an inverter 54.
  • the output of inverter 54 is connected to interface pin 40.
  • inverter 44 As the output of inverter 54 charges capacitor 41, inverter 44 will provide a low output to the gate electrode of N-channel transistor 48. This will cause transistor 48 to cease conducting and when the switching input voltage of inverter 43 is reached, the output of inverter 43 will go low thereby enabling transistor 47 which causes node 49 to start increasing voltage wise. The increasing voltage at node 49 will overcome the output of inverter 52 and cause inverter 51 to provide a low output. The low output on inverter 51 will cause inverter 52 to provide a high output which maintains node 49 at a high potential. Inverter 53 inverts the output of inverter 51 and inverter 54 inverts the output of inverter 53 which causes capacitor 41 to start discharging back through inverter 54.
  • inverter 43 will switch its output to a high level which disables transistor 47, and as capacitor 41 continues to discharge inverter 44 will then switch enabling transistor 48.
  • transistor 48 When transistor 48 is enabled, node 49 will be pulled towards ground. The cycle then repeats itself.
  • CMOS oscillator of the present invention is particularly useful as an LCD display driver, and the simplified oscillator of FIG. 3 readily lends itself to driving a two digit LCD display.
  • OMFI . V. ' IFO « variations requires a low value oscillating capacitor, and only requires a single interface pin.
  • the current from the inverter which is used to charge and discharge the capacitor, increases, however, the voltage range over which the capacitor is charged and discharged also increases. In other words, the capacitor is charged faster over a wider voltage range, and therefore the frequency changes very little.

Landscapes

  • Logic Circuits (AREA)
PCT/US1980/001368 1979-12-31 1980-10-14 Low power cmos oscillator WO1981001923A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
DE19803050163 DE3050163C2 (de) 1979-12-31 1980-10-14 Cmos-oszillator
SG786/86A SG78686G (en) 1979-12-31 1986-09-29 Cmos oscillator
MY722/87A MY8700722A (en) 1979-12-31 1987-12-30 Cmos oscillator
HK1023/88A HK102388A (en) 1979-12-31 1988-12-15 Cmos oscillator

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US108913 1979-12-31
US06/108,913 US4283690A (en) 1979-12-31 1979-12-31 Low power CMOS oscillator

Publications (1)

Publication Number Publication Date
WO1981001923A1 true WO1981001923A1 (en) 1981-07-09

Family

ID=22324780

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1980/001368 WO1981001923A1 (en) 1979-12-31 1980-10-14 Low power cmos oscillator

Country Status (7)

Country Link
US (1) US4283690A (US07122547-20061017-C00032.png)
DE (1) DE3050163C2 (US07122547-20061017-C00032.png)
GB (1) GB2078037B (US07122547-20061017-C00032.png)
HK (1) HK102388A (US07122547-20061017-C00032.png)
MY (1) MY8700722A (US07122547-20061017-C00032.png)
SG (1) SG78686G (US07122547-20061017-C00032.png)
WO (1) WO1981001923A1 (US07122547-20061017-C00032.png)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2680024B1 (fr) * 1991-07-29 1993-10-22 Merlin Gerin Interface de securite compacte et module de vote la comportant.
US5491456A (en) * 1994-12-08 1996-02-13 Texas Instruments Incorporated Oscillator compensated for improved frequency stability
DE29521610U1 (de) * 1995-03-09 1997-11-20 Voith Sulzer Finishing GmbH, 47803 Krefeld Kalander für die Behandlung einer Papierbahn
US6859762B2 (en) 2001-07-03 2005-02-22 Mitutoyo Corporation Low voltage low power signal processing system and method for high accuracy processing of differential signal inputs from a low power measuring instrument
US6747500B2 (en) 2001-10-19 2004-06-08 Mitutoyo Corporation Compact delay circuit for CMOS integrated circuits used in low voltage low power devices
US6693495B1 (en) 2002-08-15 2004-02-17 Valorbec, Limited Partnership Method and circuit for a current controlled oscillator
US7847529B2 (en) * 2007-08-30 2010-12-07 International Business Machines Corporation Dual loop linear voltage regulator with high frequency noise reduction
US7855534B2 (en) * 2007-08-30 2010-12-21 International Business Machines Corporation Method for regulating a voltage using a dual loop linear voltage regulator with high frequency noise reduction
US9325323B2 (en) 2014-08-30 2016-04-26 Stmicroelectronics International N.V. CMOS oscillator having stable frequency with process, temperature, and voltage variation

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3921101A (en) * 1973-10-05 1975-11-18 Electronic Arrays Mosfet clock
US3995232A (en) * 1975-05-02 1976-11-30 National Semiconductor Corporation Integrated circuit oscillator
US4115748A (en) * 1976-03-18 1978-09-19 Tokyo Shibaura Electric Co., Ltd. MOS IC Oscillation circuit

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3921101A (en) * 1973-10-05 1975-11-18 Electronic Arrays Mosfet clock
US3995232A (en) * 1975-05-02 1976-11-30 National Semiconductor Corporation Integrated circuit oscillator
US4115748A (en) * 1976-03-18 1978-09-19 Tokyo Shibaura Electric Co., Ltd. MOS IC Oscillation circuit

Also Published As

Publication number Publication date
HK102388A (en) 1988-12-23
GB2078037B (en) 1984-06-06
DE3050163T1 (US07122547-20061017-C00032.png) 1982-03-18
US4283690A (en) 1981-08-11
SG78686G (en) 1987-07-03
GB2078037A (en) 1981-12-23
DE3050163C2 (de) 1987-03-26
MY8700722A (en) 1987-12-31

Similar Documents

Publication Publication Date Title
EP0176214B1 (en) Oscillator circuit using inverter loop with delay element
KR970005824B1 (ko) 반도체 소자의 모스(mos) 발진기
JP2642913B2 (ja) 電子的スイッチのスイッチング用のレベルシフタを有する制御回路
US4703199A (en) Non-restricted level shifter
US5245524A (en) DC-DC converter of charge pump type
EP0032588A2 (en) Substrate bias generation circuit
EP0086090B1 (en) Drive circuit for capacitive loads
KR20070081099A (ko) 발진회로
EP0856935B1 (en) Charge pump circuit
JP3702159B2 (ja) 半導体集積回路装置
US4283690A (en) Low power CMOS oscillator
EP0748048A1 (en) Low power, low voltage level shifter
US4122413A (en) Accurate single pin MOS RC oscillator
JP3186267B2 (ja) クロック発生回路
US7525394B2 (en) Ultra low power CMOS oscillator for low frequency clock generation
US6624710B2 (en) External oscillator resistor detection circuit
KR100384203B1 (ko) 링오실레이터및발진방법
KR20030072527A (ko) 직류-직류 컨버터의 발진기
US5793260A (en) Current controlled oscillator with voltage independent capacitance
KR101986799B1 (ko) 저전력과 작은 면적으로 구현한 단일 비교기 구조의 릴렉세이션 발진기
JPH07131301A (ja) Cr発振回路
KR100231139B1 (ko) 리세트 신호 발생 회로
KR960001076B1 (ko) 발진 유도 회로
KR910001048B1 (ko) 전압 제어 발진기
JPH09107273A (ja) パルス発振器

Legal Events

Date Code Title Description
AK Designated states

Designated state(s): DE GB

RET De translation (de og part 6b)

Ref document number: 3050163

Country of ref document: DE

Date of ref document: 19820318

WWE Wipo information: entry into national phase

Ref document number: 3050163

Country of ref document: DE