USRE45343E1 - Calibration of offset gain and phase errors in M-channel time-interleaved analog-to-digital converters - Google Patents

Calibration of offset gain and phase errors in M-channel time-interleaved analog-to-digital converters Download PDF

Info

Publication number
USRE45343E1
USRE45343E1 US13/683,139 US201213683139A USRE45343E US RE45343 E1 USRE45343 E1 US RE45343E1 US 201213683139 A US201213683139 A US 201213683139A US RE45343 E USRE45343 E US RE45343E
Authority
US
United States
Prior art keywords
gain
offset
phase
output
adcs
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US13/683,139
Inventor
Sundar S. Kidambi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intersil Americas LLC
Original Assignee
Intersil Americas LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intersil Americas LLC filed Critical Intersil Americas LLC
Priority to US13/683,139 priority Critical patent/USRE45343E1/en
Application granted granted Critical
Publication of USRE45343E1 publication Critical patent/USRE45343E1/en
Assigned to Intersil Americas LLC reassignment Intersil Americas LLC CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: INTERSIL AMERICAS INC.
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/27Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/06Continuously compensating for, or preventing, undesired influence of physical parameters
    • H03M1/0617Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
    • H03M1/0624Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence by synchronisation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/06Continuously compensating for, or preventing, undesired influence of physical parameters
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/10Calibration or testing
    • H03M1/1009Calibration
    • H03M1/1028Calibration at two points of the transfer characteristic, i.e. by adjusting two reference values, e.g. offset and gain error
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/1205Multiplexed conversion systems
    • H03M1/121Interleaved, i.e. using multiple converters or converter parts for one channel
    • H03M1/1215Interleaved, i.e. using multiple converters or converter parts for one channel using time-division multiplexing
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits

Definitions

  • An efficient way of providing very high sample rates, rates that cannot be provided by a single Analog-to-Digital Converter (ADC), is to use a parallel connection of slower ADCs operating in a time-interleaved fashion.
  • An M-channel time-interleaved ADC comprises of M ADCs, each operating at a sample rate that is 1/M of the overall system sample rate.
  • MTIADC M-channel time-interleaved ADC
  • the output samples appear at equally spaced intervals in a manner that creates a seamless image of a single ADC operating at the system sample frequency.
  • the adaptive method can be used in a blind mode wherein the use of any particular calibration signal is circumvented.
  • the input signal itself serves as the calibrating signal to estimate and correct the mismatch errors.
  • This invention generally deals with the estimation and correction of offset, gain and timing errors in an M-channel time-interleaved Analog-to-Digital Converter (MCTIADC).
  • the offset errors which manifest due the difference in errors between the individual ADCs produce spurious frequency content in the spectrum, are called the offset spurs.
  • F 5 is the sampling frequency of the MCTIADC system
  • each ADC samples at the rate of F 5 /M and the offset spurs are produced at kF 5 /M frequencies irrespective of the frequency or amplitude of the input signal, as can be seen in FIG. 3 for a four-channel time-interleaved ADC.
  • the offset spurs appear at multiples of the sampling frequency of any single ADC.
  • the offset errors for the M different ADCs are obtained as X k ⁇ X mean .
  • the sign of each offset error i.e., sign (X k ⁇ X mean ), is used to drive an adaptive algorithm whose output represents an offset correction value for the corresponding ADC.
  • the output from the adaptive algorithm is fed to a Digital-to-Analog converter (DAC) whose output is a voltage or current that directly or indirectly controls the offset setting of each ADC.
  • DAC Digital-to-Analog converter
  • the differences in the gain values of the ADCs produce an unwanted signal called the gain spurs.
  • the frequencies of these spurs are ⁇ F in ⁇ kF 5 /m where F in represents a set of frequencies of the input signal.
  • F in represents a set of frequencies of the input signal.
  • the SNR variation is independent of the input signal frequencies F in . It, however, depends on the amplitude of the input signal.
  • N g samples are assumed.
  • the gain errors for the M different ADCs are obtained as Y k ⁇ Y mean .
  • the sign of each gain error, i.e., sign (Y k ⁇ Y mean ) is used to drive an adaptive algorithm whose output represents a gain correction value for the corresponding ADC.
  • the output from the adaptive algorithm is fed to a DAC whose output is a voltage or current that directly or indirectly controls the gain setting of each ADC.
  • the non-uniformity of the sampling instants of each ADC with respect to the system sampling instants of the MCTIADC gives rise to sampling or phase spurs. These spurs occur at the same frequencies as those due to the gain error. However, spurs due to the gain errors are orthogonal to those due to phase errors.
  • the phase error one first obtains the correlation between the samples of two adjacent ADCs. In other words, the samples of ADC 1 are correlated with the samples of ADC 2 , samples of ADC 2 are correlated with the samples of ADC 3 , and so on.
  • the samples of ADC M are correlated with samples of ADC 1 in the following cycle. These correlations are summed or averaged over a certain number of samples, N p .
  • a phase error for any ADC can be formed as Z k ⁇ Z mean .
  • Z mean is assumed to be the reference phase value.
  • the sign of each phase error i.e., sign (Z k ⁇ Z mean ) is used to drive an adaptive algorithm whose output represents a phase correction value for the corresponding ADC.
  • the output from the adaptive algorithm is fed to a DAC whose output is a voltage or current that directly or indirectly controls the phase setting of each ADC.
  • the spur frequencies for gain and phase appear at ⁇ F in +kF 5 /M. If one of the signal components of F in is equal to
  • FIG. 1 illustrates SNR variation with input frequency of a typical Four-channel Time-Interleaved Analog-to-Digital Converter for various mismatch errors.
  • FIG. 2 is a schematic representing the M-channel Time-Interleaved Analog-to-Digital Converter (MCTIADC).
  • MTIADC Time-Interleaved Analog-to-Digital Converter
  • FIG. 3 is a spectrum of a single tone signal with offset mismatch error before correction in a four-channel time-interleaved ADC.
  • FIG. 4 is a schematic representing offset error calculation.
  • FIG. 5 is a schematic representing the recursive structure for effecting the offset adaptive algorithm.
  • FIG. 6 is a spectrum of a single tone signal with offset mismatch error after correction in a four-channel time-interleaved ADC.
  • FIG. 7 is a spectrum of a single tone signal with gain mismatch error before correction in a four-channel time-interleaved ADC.
  • FIG. 8 is a schematic representing gain error calculation.
  • FIG. 9 is a schematic representing the recursive structure for effecting the gain adaptive algorithm.
  • FIG. 10 is a spectrum of a single tone signal with gain mismatch error after correction in a four-channel time-interleaved ADC.
  • FIG. 11 is a spectrum of a single tone signal with phase mismatch error before correction in a four-channel time-interleaved ADC.
  • FIG. 12 is a schematic representing phase error calculation.
  • FIG. 13 is a schematic representing the recursive structure for effecting the phase adaptive algorithm.
  • FIG. 14 is a spectrum of a single tone signal with phase mismatch error after correction in a four-channel time-interleaved ADC.
  • FIG. 15 is a spectrum of a single tone signal with offset, gain and phase mismatch errors before correction in a four-channel time-interleaved ADC.
  • FIG. 16 is a spectrum of a single tone signal with offset, gain and phase mismatch errors after correction in a four-channel time-interleaved ADC.
  • FIG. 17 illustrates convergence of offset mismatch error in a four-channel time-interleaved ADC.
  • FIG. 18 illustrates convergence of gain mismatch error in a four-channel time-interleaved ADC.
  • FIG. 19 illustrates convergence of phase mismatch error in a four-channel is time-interleaved ADC.
  • FIG. 20 illustrates a spectrum of a multi-tone signal with offset, gain and phase mismatch errors before correction in a four-channel time-interleaved ADC.
  • FIG. 21 illustrates a spectrum of a multi-tone signal with offset, gain and phase mismatch errors after correction in a four-channel time-interleaved ADC.
  • FIG. 22 illustrates convergence of offset mismatch error in a four-channel time-interleaved ADC with a 100-tone signal.
  • FIG. 23 illustrates convergence of gain mismatch error in a four-channel time-interleaved ADC with a 100-tone signal.
  • FIG. 24 illustrates convergence of phase mismatch error in a four-channel time-interleaved ADC with a 100-tone signal.
  • FIG. 25 illustrates a magnitude response of the second-order notch filter.
  • FIGS. 26(a) , 26 (b) and 26 (c) illustrate a multi-rate structure of a two-channel ADC with the notch filter.
  • FIG. 27 illustrates a magnitude response of the fourth-order notch filter.
  • FIGS. 28(a) and 28(b) illustrate a multi-rate structure of a four-channel ADC with the notch filter.
  • FIG. 29 illustrates a spectrum of a two-tone signal with a tone at Fs/8 before calibration.
  • FIG. 30 illustrates a spectrum of a two-tone signal with a tone at Fs/8 after calibration without the notch filter.
  • FIG. 31 illustrates a spectrum of a two-tone signal with a tone at Fs/8 after calibration with the notch filter.
  • FIG. 32 is an example communication device that may use the MCTIADC.
  • a preferred embodiment deals with the estimation and correction of offset, gain and timing or phase mismatch errors in an M-channel Time-Interleaved Analog-to-Digital (MCTIADC) system.
  • MTIADC Time-Interleaved Analog-to-Digital
  • the estimation is done in the digital domain while the correction is performed in the analog domain.
  • the various errors are estimated by performing signal processing operations on the output of all the ADCs while corresponding correction values are communicated to all the ADCs through Digital-to-Analog Converters (DACs).
  • DACs Digital-to-Analog Converters
  • the output of each ADC is optionally passed through a notch filter to circumvent certain conditions in the input signal that will cause the algorithms to diverge. The details of the notch filter and its usefulness will be deferred to a later section below.
  • the DACs provide appropriate voltages or currents and control either directly or indirectly the correction of each of the ADCs for the different mismatch errors.
  • the commutator 230 operates at the sample rate F 5 and circles through the output of every ADC 210 to provide output y(n) at F 5 .
  • Outputs from each ADC 210 are input to a digital signal processor (DSP) 240 that performs the estimation of all the errors and provides analog outputs corresponding to offset, gain, and phase correction, represented by, O k , G k , and P k , respectively, to a corresponding one of the ADCs 210 .
  • DSP digital signal processor
  • Each of the ADCs may implement an offset, gain and phase correction as provided at the O k , G k , and P k , inputs, respectively, and may be implemented according to the charge domain pipeline ADCs described in the co-pending U.S.
  • the DACs 250 which convert the offset, gain and phase corrections O k , G k , and P k to analog voltages before they are fed to the respective inputs of the ADCs 210 .
  • the DACs 250 of which there are 3 ⁇ M in total (three DACs for each of the O, G, and P inputs to each of the M ADCs) can be implemented with any convenient circuit design to convert a digital input to an analog voltage, such as resistive ladder(s), look up table(s), amplifier(s), etc. that meets the desired clock rate and accuracy requirements.
  • the DACs 250 and the optional notch filters 220 are described in more detail below.
  • FIG. 3 shows the spectrum of a tone in a four-channel time-interleaved ADC sampling at 1 GHz where the offset spurs appear at fixed frequencies of 250 MHz and 500 MHz. In order to minimize the amplitude of these spurs, the offsets of each ADC must be determined. Towards this end, define
  • x k (n) represents the samples from ADC k
  • N o is the number of samples collected to obtain the average X k
  • k 1, 2, . . . M.
  • ODAC k be the one of the DACs 250 that provides the offset correction input O k to ADC k .
  • R O be the size of the ODAC k .
  • a step size that controls the convergence of the adaptive algorithm is denoted by for ⁇ k i ADC k at the i th iteration.
  • the value of ⁇ k i is constrained to be in the range [ ⁇ k offsetmin , ⁇ k offsetmax ].
  • O k i be the j th value input to the ODAC k .
  • O bias can assume a value of zero.
  • the convergence can be controlled by ⁇ k i by changing its value at every r k th iteration.
  • the output from each ADC k is accumulated (with a corresponding summer 270 -k and delay 272 -k) for N o samples to provide each X k .
  • the port selector 260 selects each accumulated ADC output X k in turn, since the outputs from the accumulators are available in a time-interleaved fashion.
  • the result is then further accumulated (by accumulator 280 ) and averaged (by multiplier 282 ), by dividing the accumulated sum by M to provide X mean .
  • X mean is subtracted from each X k to provide E k offset .
  • FIG. 5 a schematic for an adaptive algorithm for how the DSP 240 can perform offset correction is depicted.
  • the sign 310 of each E k offset is first multiplied 315 by the adaptation step-size ⁇ k i and then accumulated 320 .
  • the accumulated value in each iteration is rounded 325 to the nearest integer value and added 330 to the offset bias, O bias , to provide the offset correction value O k i to a corresponding one of the DACs, namely ODAC k .
  • the output from ODAC k directly or indirectly controls the offset setting on ADC k .
  • Such an adaptive process converges to an optimal value that minimizes the offset error in each ADC.
  • FIG. 6 shows the spectrum of the tone mentioned in FIG. 3 after correction. As can be seen from the figure, the offset spurs at 250 MHz and 500 MHz are reduced.
  • FIG. 7 shows the spectrum of a 145 MHz tone in a four-channel time-interleaved ADC (without correction) sampling at 1 GHz where the gain spurs appear at 105 MHz, 355 MHz and 395 MHz. In order to reduce the amplitude of these spurs, the power of the signals from each ADC are determined. Towards this end, define
  • X k (n) represents the samples from ADC k
  • N g is the number of samples collected to obtain Y k
  • k 1, 2, . . . M .
  • Y mean provides a reference value for the power in each iteration so that an adaptive algorithm can be used to minimize E k gain .
  • GDAC k be the one of the DACs 250 that provides the gain correction to ADC k .
  • R G be the size of the GDAC k .
  • a step size that controls the convergence of the adaptive algorithm associated with gain correction is denoted by V k i for ADC k at the i th iteration.
  • the value of v k i lies in the range [v k offsetmin ,v k offsetmax ].
  • G k i be the value input to the GDAC k .
  • the constant G bias is a value that allows the correction to be done with respect to a certain value.
  • G bias 0.
  • ⁇ k i denote a variable that provides correction to the GDAC k input G k i associated with ADC k at the i th iteration.
  • the convergence can be controlled by V k i by changing its value at every S k th iteration.
  • FIG. 8 A schematic that shows how the DSP can perform a calculation of Y k and Y mean is shown in FIG. 8 .
  • the output from each ADC k is squared 810 and accumulated 820 for N g samples to provide Y k .
  • the port selector 830 selects the squared and accumulated output of each ADC in turn and accumulates 840 the result. This is followed by an averaging operation 850 that is effected by dividing the accumulated sum by M to provide Y mean .
  • Y mean is subtracted 860 from each Y k to provide E k gain .
  • FIG. 9 a schematic for an adaptive algorithm for the DSP 240 to perform gain correction is shown.
  • the sign 910 of each E k gain is multiplied 920 by the adaptation step-size and accumulated 930 .
  • the accumulated value in each iteration is rounded 940 to the nearest integer value and added 950 to the gain bias, G bias , to provide the gain correction value to GDAC k .
  • the output from GDAC k directly or indirectly controls the gain setting on GADC k .
  • FIG. 10 shows the spectrum of the tone mentioned in FIG. 7 after gain mismatch correction. As can be seen, the gain spurs at 105 MHz, 355 MHz and 395 MHz have been reduced.
  • FIG. 11 shows the spectrum of a 145 MHz tone in an uncorrected four-channel time-interleaved ADC sampling at 1 GHz with phase spurs. As can be seen, the phase spurs occur at the same frequencies as those shown in FIG. 7 . In order to minimize the amplitude of these spurs, a cross-correlation between any two adjacent ADCs must be determined. In view of this, define
  • X k (n) represents the samples from ADC k
  • PDAC k be the DAC 250 that provides the timing or phase correction to ADC k .
  • R p be the size of the PDAC k .
  • a step size that controls the convergence of the adaptive algorithm associated with phase correction is denoted by ⁇ k i for ADC k at the i th iteration.
  • the value of ⁇ k i is constrained to be in the range [ ⁇ k phasemin , ⁇ k phasemax ].
  • P k i be the value input to the PDAC k .
  • the constant P bias is a value that allows the correction to be done with respect to a certain value.
  • the convergence of the adaptive algorithm is controlled by ⁇ k i by changing its value at every s k th iteration.
  • FIG. 12 A schematic that shows the calculation of Z k and Z mean by DSP 250 is shown in FIG. 12 .
  • the squared 1210 difference 1220 of the delayed 1230 outputs from any two adjacent ADCs is accumulated for N p samples to provide the corresponding X k .
  • the present sample on ADC 1 is subtracted from the delayed input from ADC M and squared. This value is then accumulated 1250 to obtain X M .
  • the port selector 1260 selects each ADC in turn and accumulates 1270 the result and performs an averaging operation by dividing 1280 the accumulated sum by M to provide Z mean .
  • Z mean is subtracted 1290 from each Z k to provide E k phase .
  • FIG. 13 a schematic for adaptive algorithm performing phase correction is shown.
  • the sign 1310 of each E k phase is multiplied 1320 by adaptation step-size ⁇ i k and accumulated 1330 .
  • the accumulated value in each iteration is rounded 1340 to the nearest integer value and added 1350 to the phase bias, P bias , to provide the phase correction value to PDAC k .
  • the output from PDAC k directly or indirectly controls the phase setting on ADC k .
  • FIG. 14 shows the spectrum of the tone mentioned in FIG. 3 after phase correction. As can be seen from the figure, the phase spurs at 105 MHz, 355 MHz and 395 MHz have been reduced.
  • FIG. 15 shows the spectrum of a tone with all the mismatch errors while FIG. 16 shows the spectrum after mismatch errors have been reduced.
  • the offset spurs at 250 MHz and 500 MHz, as well as gain and phase spurs at 105 MHz, 355 MHz and 395 MHz have been reduced.
  • FIGS. 17 , 18 , and 19 show the convergence of offset, gain and phase errors using the respective adaptive algorithms. It should be understood that the corrections can be made simultaneously, with one or more DSPs or hardware circuits, or by sharing a single DSP or a single hardware circuit in a round-robin fashion. What is important is that the expected rate of change in gain, offset and phase be slower than the rate at which the adaptive algorithms are performed.
  • FIG. 20 shows the spectrum of a wide-band signal comprised of many sinusoids in presence of offset, gain and phase mismatch errors while FIG. 21 shows the spectrum of the same signal after the spurs due to the mismatch errors have been reduced.
  • FIGS. 22 , 23 , and 24 show the convergence of offset, gain and phase errors using the adaptive algorithms described above.
  • GPPF gain-phase problem frequency
  • a second-order transfer function to effect the all-pass filter is given by
  • a ⁇ ( z ) k 2 + k 1 ⁇ ( 1 + k 2 ) ⁇ z - 1 + z - 2 1 + k 1 ⁇ ( 1 + k 2 ) ⁇ z - 1 + k 2 ⁇ z - 2 ( 21 )
  • H ⁇ ( z ) K ⁇ 1 + z - 1 1 + k 2 ⁇ z - 1 ( 26 )
  • h ⁇ ( n ) K k 2 ⁇ ⁇ ⁇ ( n ) + K ⁇ ( k 2 - 1 ) k 2 ⁇ ( - k ) n ⁇ u ⁇ ( n ) ( 27 )
  • the bandwidth depends on the value of k 2 .
  • K the scale factor K
  • FIG. 26(a) shows such a structure where equivalent output from each ADC is the output from a 2 ⁇ decimator 2610 .
  • the commutator action is represented by the 2 ⁇ interpolators 2620 , the delay element 2630 and the adder 2632 .
  • the signals at the output of the adder 2632 and the notch filter 2635 operate at F s .
  • FIG. 27 The magnitude response of this filter, viz., G(z 2 ) is shown in FIG. 27 . It is evident from the magnitude reponse that the notch frequencies are ⁇ /4 and 3 ⁇ /4. Again, let us look at a four-channel ADC from a multi-rate perspective with the notch filter given by H(z 4 ).
  • FIG. 28(a) shows the four-channel structure while FIG. 28(b) shows the equivalent structure modified by the property of the Noble Identity.
  • H(z) is the basic filter that provides the notch filtering of all the GPPF.
  • FIG. 29 shows the spectrum of the signal with offset, gain and phase spurs.
  • the gain and phase spur appear at F s /8, F s /4 and 3F s /8.
  • the input tone at 45.123 MHz produces gain and phase spurs at approximately 205 MHz, 295 MHz and 455 MHz.
  • FIG. 30 shows the spectrum after 15000 iterations of the algorithm.
  • the notch filter was not used.
  • the offset algorithm performs fairly well and hence the tone at 250 MHz has been reduced. However, all the other spurs still exist.
  • FIG. 31 shows the spectrum after 15000 iterations where the notch filter has been used. As can be seen from the figure, all the spurs have been reduced significantly.
  • High sample rate, time interleaved ADCs such as that described above can find application in many different types of systems.
  • One such application is the receivers used in communication systems.
  • Such receivers have historically used analog tuner devices to demodulate a small portion of the input signal spectrum down to a low frequency.
  • the tuner output has a low center frequency and low total bandwidth, thus allowing a low speed analog-to-digital converter to be used to digitize the data.
  • Certain popular communication system receivers such as that used in cable modem and set-top-box systems are trending toward processing more channels to provide faster broadband access and more video services to the home.
  • One alternative to having a tuner for each channel is to digitize the entire bandwidth of the cable system. Once this is achieved, the number of channels decoded from the spectrum is completely defined in the digital domain. Thus the incremental cost for each additional channel is relatively low and should decrease rapidly over time as digital process technology advances. Digitizing the entire bandwidth of the cable system requires a very high sampling rate; therefore, an interleaved system may provide advantages over other conversion techniques.
  • the increasing need for a wideband spectrum incorporating frequency multiplexed signals makes cable and other communication systems an excellent application of this invention.
  • FIG. 32 shows an example communication device, such as cable gateway 3100 connected to a cable network 3108 , which may be a coaxial, optical fiber, or hybrid fiber/coaxial cable television (CATV) network.
  • the cable gateway 3100 transmits data to and receives data from customer premises equipment 3112 .
  • customer premises equipment 112 includes computers, televisions, and telephones.
  • the cable gateway 100 disclosed herein can be configured to operate according to any suitable specification for transmitting and receiving data, including but not limited to DOCSIS 3.0, Comcast RNG, SCTE 40, T3/S10 ATSC, or OpenCable specifications. Certain specifications require cable modems and cable gateways to tune multiple channels at the same time for receiving television, voice, and data signals. (For example, DOCSIS 3.0 specifies the ability to independently tune at least four channels.) The ability to tune multiple channels is also necessary to watch different television channels on different televisions.
  • DOCSIS 3.0 specifies the ability to independently tune at least four channels.
  • the cable gateway 3100 shown in FIG. 32 uses a wideband, multi-channel, time-interleaved, analog-to-digital converter (MCTIADC) 3206 to digitize signals received from the cable network 3108 .
  • MTIADC analog-to-digital converter
  • the output from the wideband ADC 3206 can be tuned digitally, rather than with analog tuners, resulting in lower power consumption compared to alternative methods.
  • signals transmitted to and from the cable network 3108 are coupled via a diplexer 3202 , which separates downstream signals 3220 from upstream signals 3222 .
  • CATV networks are asymmetric networks: the bandwidth dedicated to the downstream signals 3220 is greater than the bandwidth dedicated to the upstream signals 3222 .
  • the diplexer 3202 directs downstream traffic to a variable-gain amplifier (VGA) 3204 , which amplifies the received signal before transmitting it through a filter 3205 to a wideband time-interleaved ADC 3206 .
  • VGA variable-gain amplifier
  • the time-interleaved ADC 3206 digitizes the received signal, then passes the digitized downstream signals 3240 to a digital tuner and quadrature-amplitude-modulation (QAM) or other type demodulator 3208 .
  • QAM quadrature-amplitude-modulation
  • the digital tuner and QAM demodulator 3208 tunes and demodulates the amplified, filtered, and digitized downstream signals 3240 in accordance with either 64-QAM or 256-QAM techniques to recover the underlying information.

Abstract

Techniques for correcting component mismatches in an M-channel time-interleaved Analog to Digital Converter (ADC). In order to obtain an error measure for offset, gain or phase, errors, outputs from each ADC are either summed or averaged over No samples. Calling each of the sums or averages as Xk where k=1, 2, . . . , M, there are M such values as a result. A single value representing the mean of these M values, Xmean, is chosen as a reference value. The offset, gain and phase errors for the M different ADCs are then obtained from Xk−Xmean. The sign of each offset error, i.e., sign (Xk−Xmean), is then used to drive an adaptive algorithm whose output represents an offset correction value for the corresponding ADC. The offset, gain, and phase correction outputs from the adaptive algorithm is fed to an array of Digital-to-Analog converters (DACs) whose outputs are voltages or currents that directly or indirectly controls the offset, gain or phase setting of each individual ADC. Thus, there are M different offset, gain and phase error signals and M different adaptive algorithms operating in conjunction with M different DACs providing offset control signals to M different ADCs. In certain embodiments, spur frequencies can be reduced with the use of notch filters.

Description

CROSS REFERENCE TO RELATED APPLICATIONS
This application claims the benefit of U.S. Provisional Application No. 61/233,571, filed on Aug. 13, 2009, and is a continuation of U.S. patent application Ser. No. 12/419,599, filed Apr. 7, 2009, the entire contents of each are also incorporated by reference herein in their entirety.
BACKGROUND OF THE INVENTION
An efficient way of providing very high sample rates, rates that cannot be provided by a single Analog-to-Digital Converter (ADC), is to use a parallel connection of slower ADCs operating in a time-interleaved fashion. An M-channel time-interleaved ADC (MCTIADC) comprises of M ADCs, each operating at a sample rate that is 1/M of the overall system sample rate. In the absence of any impairments or mismatch errors between the ADCs, i.e., assuming all the ADCs are either ideal or have exactly the same characteristics, the output samples appear at equally spaced intervals in a manner that creates a seamless image of a single ADC operating at the system sample frequency.
In practice, however, there are component mismatches between the different ADCs that severely degrade the performance of the MCTIADC system. The commonly occurring mismatches are offset, gain and uniform sample instants. In other words, the offsets and gains of all the ADCs are not the same and the ADCs do not sample at uniform sample instants of the system sample frequency. These mismatches give rise to unnecessary frequency tones or spurs in the spectrum of the signal that significantly reduce the performance of the MCTIADC system. A typical variation of Signal-to-Noise ratio (SNR) is shown in FIG. 1 wherein a tone is swept from a low frequency to almost half the sample rate of the MCTIADC system for various mismatch errors. As can be seen from the figure, the performance of the four-channel ADC is severely hampered due to these errors. Hence, it becomes imperative to estimate and correct these errors to improve the performance of the MCTIADC system.
Herein are shown techniques to minimize the effects of offset, gain and sample-time mismatches by appropriately estimating and correcting these errors in an adaptive manner. In addition, also shown is that the adaptive method can be used in a blind mode wherein the use of any particular calibration signal is circumvented. In other words, the input signal itself serves as the calibrating signal to estimate and correct the mismatch errors.
SUMMARY OF THE INVENTION
This invention generally deals with the estimation and correction of offset, gain and timing errors in an M-channel time-interleaved Analog-to-Digital Converter (MCTIADC). The offset errors which manifest due the difference in errors between the individual ADCs produce spurious frequency content in the spectrum, are called the offset spurs. Assuming that F5 is the sampling frequency of the MCTIADC system, each ADC samples at the rate of F5/M and the offset spurs are produced at kF5/M frequencies irrespective of the frequency or amplitude of the input signal, as can be seen in FIG. 3 for a four-channel time-interleaved ADC. Stated in different words, the offset spurs appear at multiples of the sampling frequency of any single ADC. In order to obtain an error measure for the offset errors, output from each ADC is either summed or averaged over No samples. Call each of the sum or average as Xk where k=1, 2, . . . , M. As can be noticed, there are M such values as a result of the summing or averaging operation over the M channels. A single value representing the mean of these M values, say Xmean, is chosen as a reference offset value. The offset errors for the M different ADCs are obtained as Xk−Xmean. The sign of each offset error, i.e., sign (Xk−Xmean), is used to drive an adaptive algorithm whose output represents an offset correction value for the corresponding ADC. The output from the adaptive algorithm is fed to a Digital-to-Analog converter (DAC) whose output is a voltage or current that directly or indirectly controls the offset setting of each ADC. Thus, there are M different offset error signals and M different adaptive algorithms operating in conjunction with M different DACs providing offset control signals to M different ADCs.
The differences in the gain values of the ADCs produce an unwanted signal called the gain spurs. The frequencies of these spurs are ±Fin±kF5/m where Fin represents a set of frequencies of the input signal. As can be seen from FIG. 1, the SNR variation is independent of the input signal frequencies Fin. It, however, depends on the amplitude of the input signal. In order to obtain the gain error of each ADC, a certain window of length Ng samples is assumed. Each of the Ng samples from the output of each ADC are squared, and then a sum or average of these values is obtained from each ADC. Call each of the sums or averages as Yk where k=1, 2, . . . , M. A single value representing the mean of these M values, say Ymean, is chosen as a reference gain value. The gain errors for the M different ADCs are obtained as Yk−Ymean. The sign of each gain error, i.e., sign (Yk−Ymean), is used to drive an adaptive algorithm whose output represents a gain correction value for the corresponding ADC. The output from the adaptive algorithm is fed to a DAC whose output is a voltage or current that directly or indirectly controls the gain setting of each ADC. Thus, there are M different gain error signals and M different adaptive algorithms operating in conjunction with M different DACs providing gain control signals to M different ADCs.
The non-uniformity of the sampling instants of each ADC with respect to the system sampling instants of the MCTIADC gives rise to sampling or phase spurs. These spurs occur at the same frequencies as those due to the gain error. However, spurs due to the gain errors are orthogonal to those due to phase errors. In order to obtain the phase error, one first obtains the correlation between the samples of two adjacent ADCs. In other words, the samples of ADC1 are correlated with the samples of ADC2, samples of ADC2 are correlated with the samples of ADC3, and so on. The samples of ADCM are correlated with samples of ADC1 in the following cycle. These correlations are summed or averaged over a certain number of samples, Np. If Zk denotes the sum or average of any correlation and Zmean denotes the average of Zk, a phase error for any ADC can be formed as Zk−Zmean. As in the case of offset and gain, Zmean is assumed to be the reference phase value. Again, the sign of each phase error, i.e., sign (Zk−Zmean), is used to drive an adaptive algorithm whose output represents a phase correction value for the corresponding ADC. The output from the adaptive algorithm is fed to a DAC whose output is a voltage or current that directly or indirectly controls the phase setting of each ADC. Thus, there are M different phase error signals and M different adaptive algorithms operating in conjunction with M different DACs providing phase control signals to M different ADCs.
As mentioned above, the spur frequencies for gain and phase appear at ±Fin+kF5/M. If one of the signal components of Fin is equal to
kF s 2 M
then it would be impossible to distinguish between that tone and the spur due to gain and phase mismatches. As a consequence of this, the algorithms for gain and phase correction tend to diverge. In order to circumvent this problem, a notch filter is introduced at the output of the ADC that will notch out these frequencies. The output from each notch filter is then used to evaluate the gain and phase errors, as mentioned above.
BRIEF DESCRIPTION OF THE DRAWINGS
The foregoing will be apparent from the following more particular description of example embodiments of the invention, as illustrated in the accompanying drawings in which like reference characters refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating embodiments of the present invention.
FIG. 1 illustrates SNR variation with input frequency of a typical Four-channel Time-Interleaved Analog-to-Digital Converter for various mismatch errors.
FIG. 2 is a schematic representing the M-channel Time-Interleaved Analog-to-Digital Converter (MCTIADC).
FIG. 3 is a spectrum of a single tone signal with offset mismatch error before correction in a four-channel time-interleaved ADC.
FIG. 4 is a schematic representing offset error calculation.
FIG. 5 is a schematic representing the recursive structure for effecting the offset adaptive algorithm.
FIG. 6 is a spectrum of a single tone signal with offset mismatch error after correction in a four-channel time-interleaved ADC.
FIG. 7 is a spectrum of a single tone signal with gain mismatch error before correction in a four-channel time-interleaved ADC.
FIG. 8 is a schematic representing gain error calculation.
FIG. 9 is a schematic representing the recursive structure for effecting the gain adaptive algorithm.
FIG. 10 is a spectrum of a single tone signal with gain mismatch error after correction in a four-channel time-interleaved ADC.
FIG. 11 is a spectrum of a single tone signal with phase mismatch error before correction in a four-channel time-interleaved ADC.
FIG. 12 is a schematic representing phase error calculation.
FIG. 13 is a schematic representing the recursive structure for effecting the phase adaptive algorithm.
FIG. 14 is a spectrum of a single tone signal with phase mismatch error after correction in a four-channel time-interleaved ADC.
FIG. 15 is a spectrum of a single tone signal with offset, gain and phase mismatch errors before correction in a four-channel time-interleaved ADC.
FIG. 16 is a spectrum of a single tone signal with offset, gain and phase mismatch errors after correction in a four-channel time-interleaved ADC.
FIG. 17 illustrates convergence of offset mismatch error in a four-channel time-interleaved ADC.
FIG. 18 illustrates convergence of gain mismatch error in a four-channel time-interleaved ADC.
FIG. 19 illustrates convergence of phase mismatch error in a four-channel is time-interleaved ADC.
FIG. 20 illustrates a spectrum of a multi-tone signal with offset, gain and phase mismatch errors before correction in a four-channel time-interleaved ADC.
FIG. 21 illustrates a spectrum of a multi-tone signal with offset, gain and phase mismatch errors after correction in a four-channel time-interleaved ADC.
FIG. 22 illustrates convergence of offset mismatch error in a four-channel time-interleaved ADC with a 100-tone signal.
FIG. 23 illustrates convergence of gain mismatch error in a four-channel time-interleaved ADC with a 100-tone signal.
FIG. 24 illustrates convergence of phase mismatch error in a four-channel time-interleaved ADC with a 100-tone signal.
FIG. 25 illustrates a magnitude response of the second-order notch filter.
FIGS. 26(a), 26(b) and 26(c) illustrate a multi-rate structure of a two-channel ADC with the notch filter.
FIG. 27 illustrates a magnitude response of the fourth-order notch filter.
FIGS. 28(a) and 28(b) illustrate a multi-rate structure of a four-channel ADC with the notch filter.
FIG. 29 illustrates a spectrum of a two-tone signal with a tone at Fs/8 before calibration.
FIG. 30 illustrates a spectrum of a two-tone signal with a tone at Fs/8 after calibration without the notch filter.
FIG. 31 illustrates a spectrum of a two-tone signal with a tone at Fs/8 after calibration with the notch filter.
FIG. 32 is an example communication device that may use the MCTIADC.
DETAILED DESCRIPTION OF THE INVENTION
A description of example embodiments of the invention follows.
A preferred embodiment deals with the estimation and correction of offset, gain and timing or phase mismatch errors in an M-channel Time-Interleaved Analog-to-Digital (MCTIADC) system. The estimation is done in the digital domain while the correction is performed in the analog domain. The various errors are estimated by performing signal processing operations on the output of all the ADCs while corresponding correction values are communicated to all the ADCs through Digital-to-Analog Converters (DACs). The output of each ADC is optionally passed through a notch filter to circumvent certain conditions in the input signal that will cause the algorithms to diverge. The details of the notch filter and its usefulness will be deferred to a later section below. The DACs provide appropriate voltages or currents and control either directly or indirectly the correction of each of the ADCs for the different mismatch errors.
FIG. 2 shows a schematic of an MCTIADC 200 wherein each of the M ADCs (210-1, 210-2, . . . , 210-M) is operating at a sampling rate of F5/M and clocked at the appropriate respective phase φk, for k=1 to M.
The commutator 230 operates at the sample rate F5 and circles through the output of every ADC 210 to provide output y(n) at F5. Outputs from each ADC 210 are input to a digital signal processor (DSP) 240 that performs the estimation of all the errors and provides analog outputs corresponding to offset, gain, and phase correction, represented by, Ok, Gk, and Pk, respectively, to a corresponding one of the ADCs 210. Each of the ADCs may implement an offset, gain and phase correction as provided at the Ok, Gk, and Pk, inputs, respectively, and may be implemented according to the charge domain pipeline ADCs described in the co-pending U.S. patent application Ser. No. 12/419,599, filed Apr. 7, 2009 already incorporated by reference above.
Also shown in FIG. 2 are the DACs 250 which convert the offset, gain and phase corrections Ok, Gk, and Pk to analog voltages before they are fed to the respective inputs of the ADCs 210. The DACs 250, of which there are 3×M in total (three DACs for each of the O, G, and P inputs to each of the M ADCs) can be implemented with any convenient circuit design to convert a digital input to an analog voltage, such as resistive ladder(s), look up table(s), amplifier(s), etc. that meets the desired clock rate and accuracy requirements. The DACs 250 and the optional notch filters 220 are described in more detail below.
Below is a detailed description of the estimation of offset, gain, and phase mismatch errors using the outputs of each ADC and their correction using adaptive algorithms that are performed within the DSP 240.
Offset Correction
Due to different offset values of the ADCs, offset spurs show up at kF5/M frequencies. FIG. 3 shows the spectrum of a tone in a four-channel time-interleaved ADC sampling at 1 GHz where the offset spurs appear at fixed frequencies of 250 MHz and 500 MHz. In order to minimize the amplitude of these spurs, the offsets of each ADC must be determined. Towards this end, define
X k = 1 N o n = 0 N o - 1 x k ( n ) ( 1 )
where xk(n) represents the samples from ADCk, No is the number of samples collected to obtain the average Xk and k=1, 2, . . . M. Let
X mean = 1 M k = 1 M X k ( 2 )
Now define an offset error for each ADC as
Ek offset=Xk−Xmean  (3)
for k=1, 2, . . . M . It can be seen from the above equation that Xmean provides an overall reference value in each iteration so that an adaptive algorithm can be used to minimize Ek offset.
Now it is possible to provide an adaptive algorithm to correct the offset error in each ADC based on Ek offset, for k=1, 2, . . . M.
Let ODACk be the one of the DACs 250 that provides the offset correction input Ok to ADCk. Let RO be the size of the ODACk. For example, for an 8-bit ODACk, RO=28=256. A step size that controls the convergence of the adaptive algorithm is denoted by for μk i ADCk at the i th iteration. The value of μk i is constrained to be in the range [μk offsetmin, μk offsetmax]. Let Ok i be the j th value input to the ODACk. For example, for an 8-bit ODACk, the values of Ok i can vary between [−128,127] or between [0,255]. The constant Obias is a value that allows the correction to be done with respect to a certain value. For instance, Obias=Ro/2=128 when the input to the ODACk lies in the range [0,255]. On the other hand when the range of the ODACk input values is [−128,127], Obias can assume a value of zero. Let αk i denote a variable that provides correction to the ODACk input Ok i associated with ADCk at the i th iteration. It is now possible to write the adaptive algorithm for offset correction as
Ok i=Obias+round(αk i)  (4)
αk i+1k i+sign(Ek offsetk i  (5)
μ k i + 1 = max ( μ k i 2 , μ k offset m i n ) for i = r k ( 6 )
where αk 0=0, μk 0k offsetmax, and rk is any arbitrary positive number. The convergence can be controlled by μk i by changing its value at every rk th iteration.
A schematic that shows how the DSP 240 can perform the calculation of Xk (for k=1 to M) and Xmean is shown in FIG. 4. The output from each ADCk is accumulated (with a corresponding summer 270-k and delay 272-k) for No samples to provide each Xk. The port selector 260 then selects each accumulated ADC output Xk in turn, since the outputs from the accumulators are available in a time-interleaved fashion. The result is then further accumulated (by accumulator 280) and averaged (by multiplier 282), by dividing the accumulated sum by M to provide Xmean. Next, Xmean is subtracted from each Xk to provide Ek offset.
In FIG. 5, a schematic for an adaptive algorithm for how the DSP 240 can perform offset correction is depicted. The sign 310 of each Ek offset is first multiplied 315 by the adaptation step-size μk i and then accumulated 320. The accumulated value in each iteration is rounded 325 to the nearest integer value and added 330 to the offset bias, Obias, to provide the offset correction value Ok i to a corresponding one of the DACs, namely ODACk. The output from ODACk directly or indirectly controls the offset setting on ADCk. Such an adaptive process converges to an optimal value that minimizes the offset error in each ADC.
FIG. 6 shows the spectrum of the tone mentioned in FIG. 3 after correction. As can be seen from the figure, the offset spurs at 250 MHz and 500 MHz are reduced.
Gain Correction
Gain differences in the ADCs produce gain spurs at ±Fin+kFs/M frequencies, where Fin is the set of input frequencies and k=1, 2, . . . , M. FIG. 7 shows the spectrum of a 145 MHz tone in a four-channel time-interleaved ADC (without correction) sampling at 1 GHz where the gain spurs appear at 105 MHz, 355 MHz and 395 MHz. In order to reduce the amplitude of these spurs, the power of the signals from each ADC are determined. Towards this end, define
Y k = 1 N g n = 0 N g - 1 x k 2 ( n ) ( 7 )
where Xk(n) represents the samples from ADCk, Ng is the number of samples collected to obtain Yk and k=1, 2, . . . M . Let
Y mean = 1 M k = 1 M Y k ( 8 )
Now define a gain error for each ADC as
Ek gain=Yk−Ymean  (9)
for k=1, 2, . . . M . It can be seen from the above equation that Ymean provides a reference value for the power in each iteration so that an adaptive algorithm can be used to minimize Ek gain. Below is outlined an adaptive algorithm to correct the gain error in each ADC based on Ek gain, for k=1, 2, . . . M .
Let GDACk be the one of the DACs 250 that provides the gain correction to ADCk. Let RG be the size of the GDACk. A step size that controls the convergence of the adaptive algorithm associated with gain correction is denoted by Vk i for ADCk at the i th iteration. The value of vk i lies in the range [vk offsetmin,vk offsetmax]. Let Gk i be the value input to the GDACk. Again, the values of Gk i can vary between [−128,127] or between [0,255] if RG=256. The constant Gbias is a value that allows the correction to be done with respect to a certain value. For the case when Gbias=RG/2=128, the input to the GDACk lies in the range [0,255]. On the other hand, when the range of the GDACk input values is in [−128,127], Gbias=0. Let βk i denote a variable that provides correction to the GDACk input Gk i associated with ADCk at the i th iteration. Now the adaptive algorithm for gain correction can be written as
Gk i=Gbias+round(βk i)  (10)
βk i+1k i+sign(Ek gain)vk i  (11)
v k i + 1 = max ( v k i 2 , v k gain m i n ) for i = s k ( 12 )
where βk 0=0, vk 0=vk 0=vk gainmax, and sk any arbitrary positive number. The convergence can be controlled by Vk i by changing its value at every Sk th iteration.
A schematic that shows how the DSP can perform a calculation of Yk and Ymean is shown in FIG. 8. The output from each ADCk is squared 810 and accumulated 820 for Ng samples to provide Yk. The port selector 830 then selects the squared and accumulated output of each ADC in turn and accumulates 840 the result. This is followed by an averaging operation 850 that is effected by dividing the accumulated sum by M to provide Ymean. Next, Ymean is subtracted 860 from each Yk to provide Ek gain.
In FIG. 9, a schematic for an adaptive algorithm for the DSP 240 to perform gain correction is shown. The sign 910 of each Ek gain is multiplied 920 by the adaptation step-size and accumulated 930. The accumulated value in each iteration is rounded 940 to the nearest integer value and added 950 to the gain bias, Gbias, to provide the gain correction value to GDACk. The output from GDACk directly or indirectly controls the gain setting on GADCk.
The above adaptive process converges to an optimal value that minimizes the gain error in each ADC. FIG. 10 shows the spectrum of the tone mentioned in FIG. 7 after gain mismatch correction. As can be seen, the gain spurs at 105 MHz, 355 MHz and 395 MHz have been reduced.
Phase Correction
Since all the ADCs 210 do not have uniform sample instants in reference to the sampling frequency of the MCTIADC 200, timing or phase spurs show up at the same frequencies as those due to gain errors. One difference however is that gain spurs are orthogonal to the phase spurs. FIG. 11 shows the spectrum of a 145 MHz tone in an uncorrected four-channel time-interleaved ADC sampling at 1 GHz with phase spurs. As can be seen, the phase spurs occur at the same frequencies as those shown in FIG. 7. In order to minimize the amplitude of these spurs, a cross-correlation between any two adjacent ADCs must be determined. In view of this, define
Z k = 1 N p n = 1 N p x k ( n - 1 ) - x k + 1 ( n - 1 ) ) 2 for k = 1 , 2 , , M - 1 = 1 N p n = 1 N p x M ( n - 1 ) - x 1 ( n ) ) 2 for k = M ( 13 )
where Xk(n) represents the samples from ADCk, Np is the number of samples collected to obtain the average Zk and k=1, 2, . . . M . Let
Z mean = 1 M k = 1 M Z k ( 14 )
Now define a phase error for ADCk as
Ek phase=Zk−Zmean  (15)
for k=1, 2, . . . M . In a manner similar to offset and gain error estimation, Zmean provides a reference value for timing in each iteration so that an adaptive algorithm can be used to minimize Ek phase. It is now possible to provide an adaptive algorithm to correct the phase error in each ADC based on Ek phase, for k=1, 2, . . . M .
Let PDACk be the DAC 250 that provides the timing or phase correction to ADCk. Let Rp be the size of the PDACk. A step size that controls the convergence of the adaptive algorithm associated with phase correction is denoted by ξk i for ADCk at the i th iteration. The value of ξk i is constrained to be in the range [ξk phasemink phasemax]. Let Pk i be the value input to the PDACk. Similar to the bias values in the offset and gain adaptive algorithms, the constant Pbias is a value that allows the correction to be done with respect to a certain value. Let γk i denote a variable that provides correction to the PDACk input Pk i associated with ADCk at the i th iteration. It is possible to now write the adaptive algorithm for phase correction as
Pk i=Pbias+round(γk i)
γk i+1k i+sign(Ek gaink i
ξ k i + 1 = max ( ξ k i 2 , ξ k gain m i n ) for i = t k
where γk 0=0, ξk 0k gainmax, and tk is any arbitrary positive number. The convergence of the adaptive algorithm is controlled by ξk i by changing its value at every sk th iteration.
A schematic that shows the calculation of Zk and Zmean by DSP 250 is shown in FIG. 12. For all ADCk, where k=1, 2, . . . , M−1, the squared 1210 difference 1220 of the delayed 1230 outputs from any two adjacent ADCs is accumulated for Np samples to provide the corresponding Xk. For ADCM, the present sample on ADC1 is subtracted from the delayed input from ADCM and squared. This value is then accumulated 1250 to obtain XM. The port selector 1260 then selects each ADC in turn and accumulates 1270 the result and performs an averaging operation by dividing 1280 the accumulated sum by M to provide Zmean. Next, Zmean is subtracted 1290 from each Zk to provide Ek phase.
In FIG. 13, a schematic for adaptive algorithm performing phase correction is shown. The sign 1310 of each Ek phase is multiplied 1320 by adaptation step-size ξi k and accumulated 1330. The accumulated value in each iteration is rounded 1340 to the nearest integer value and added 1350 to the phase bias, Pbias, to provide the phase correction value to PDACk. The output from PDACk directly or indirectly controls the phase setting on ADCk.
The adaptive algorithm for phase correction converges in a manner that minimizes the magnitude of Ek phase. FIG. 14 shows the spectrum of the tone mentioned in FIG. 3 after phase correction. As can be seen from the figure, the phase spurs at 105 MHz, 355 MHz and 395 MHz have been reduced.
So far what has been described are the adaptive algorithms pertaining to specific mismatch errors. In the presence of all the mismatches, viz., offset, gain and phase mismatches, the adaptive algorithms are run on a round-robin basis, starting with offset, gain and then phase. FIG. 15 shows the spectrum of a tone with all the mismatch errors while FIG. 16 shows the spectrum after mismatch errors have been reduced. As can be seen from the figure, the offset spurs at 250 MHz and 500 MHz, as well as gain and phase spurs at 105 MHz, 355 MHz and 395 MHz have been reduced.
FIGS. 17, 18, and 19 show the convergence of offset, gain and phase errors using the respective adaptive algorithms. It should be understood that the corrections can be made simultaneously, with one or more DSPs or hardware circuits, or by sharing a single DSP or a single hardware circuit in a round-robin fashion. What is important is that the expected rate of change in gain, offset and phase be slower than the rate at which the adaptive algorithms are performed.
The adaptive algorithms described thus far have shown to work for the case when the input is a single tone. It will be shown that the same set of algorithms will work for the case when the input signal is a wide-band signal. The difference between the two scenarios is the convergence time. The error functions tend to become non-linear and consequently the step size in the adaptive algorithms described would need to be much smaller than when the input signal is a single tone. FIG. 20 shows the spectrum of a wide-band signal comprised of many sinusoids in presence of offset, gain and phase mismatch errors while FIG. 21 shows the spectrum of the same signal after the spurs due to the mismatch errors have been reduced. FIGS. 22, 23, and 24 show the convergence of offset, gain and phase errors using the adaptive algorithms described above.
Notch Filter and its Usefulness
It was mentioned earlier that the spur frequencies for gain and phase appear at ±Fin+kFs/M . If one of the signal components of Fin is equal to
kF s 2 M ,
then it is impossible to distinguish between this tone and the spurs due to gain and phase mismatches. Call such a frequency the gain-phase problem frequency (GPPF). As a consequence GPPF, the algorithms for phase and gain correction tend to diverge. In order to circumvent the divergence of these algorithms in the cases where the input spectrum has a GPPF, a notch filter is introduced at the output of the ADC that will notch out this frequency. The output from each notch filter can then used to evaluate offset, gain and phase errors in a way described above.
In order to develop the design of a notch filter to address this problem, first consider M=2. In this case, the GPPF is at Fs/4. Without any loss of generality, consider the design of a second-order notch filter that performs the notch filtering at these frequencies. A digital notch filter can be realized as
G(z)=1/2(1+A(z))  (19)
where A(z) is an all-pass filter. The characteristics of G(z) are such that
G(ej0)=G(e)=1
G(ejω0=0  (20)
where ω0 is the angular notch frequency. A second-order transfer function to effect the all-pass filter is given by
A ( z ) = k 2 + k 1 ( 1 + k 2 ) z - 1 + z - 2 1 + k 1 ( 1 + k 2 ) z - 1 + k 2 z - 2 ( 21 )
where k1 and k2 are multipliers defining the notch parameters. It can be shown that this choice of all-pass filter allows the independent tuning of ω0 and the 3-dB bandwidth according to
k1=−cos(ωo)  (22)
k 2 = 1 - tan ( Ω / 2 ) 1 + tan ( Ω / 2 ) ( 23 )
where Ω is the 3-dB bandwidth. Using Eqns. 19 and 21, one gets
G ( z ) = 1 2 ( 1 + k 2 + k 1 ( 1 + k 2 ) z - 1 + z - 2 1 + k 1 ( 1 + k 2 ) z - 1 + k 2 z - 2 ) = 1 + k 2 2 1 + 2 k 1 z - 1 + z - 2 1 + k 2 ( 1 + k 2 ) z - 1 + k 2 z - 2 = K 1 + 2 k 1 z - 1 + z - 2 1 + k 1 ( 1 + k 2 ) z - 1 + k 2 z - 2 ( 24 )
where K=(1+k2)/2 is a scaling factor based on the value of k2. First consider the case of a notch frequency at Fs/4, i.e. ω0=π/2. It can be seen from Eqn. 22, that multiplier k1=0. Having eliminated the need for a multiplier, Eqn. 24 can be written as
G ( z ) = K 1 + z - 2 1 + k 2 z - 2 = H ( z 2 ) ( 25 )
where
H ( z ) = K 1 + z - 1 1 + k 2 z - 1 ( 26 )
From Eqn. 26, the impulse response can be written as
h ( n ) = K k 2 δ ( n ) + K ( k 2 - 1 ) k 2 ( - k ) n u ( n ) ( 27 )
Now write Eqn. 23 in terms of Ω. After some manipulation, one gets
Ω = 2 tan - 1 ( 1 - k 2 1 + k 2 ) ( 28 )
As can be seen from the above equation, the bandwidth depends on the value of k2. Thus by appropriately choosing the value of k2 as a Canonic Signed Digit (CSD) number, the need for a multiplication can be circumvented. For example, by choosing k2=1−2−3=0.875, one can obtain a bandwidth of Ω=0.0424π. It must be noted that as k2 approaches unity, K approaches unity. Hence, in many applications, the scale factor K can also be eliminated. Using K=1, the frequency response of a notch filter G(z) with the above value of k2 is shown in FIG. 25 for ω0=π/2.
For M=2, consider the two-channel interleaved ADC in conjunction with the notch filter characterized by H(z2) from a multi-rate signal processing point of view. FIG. 26(a) shows such a structure where equivalent output from each ADC is the output from a 2× decimator 2610. The commutator action is represented by the 2× interpolators 2620, the delay element 2630 and the adder 2632. The signals at the output of the adder 2632 and the notch filter 2635 operate at Fs. By shifting the filter 2635 before the adder 2632, one gets the structure shown in FIG. 26(b). Finally, by using a property called Nobel Identity in multi-rate signal processing, one can move the filter 2635, given by H(z), before the interpolators 2620. Hence, starting with a second-order notch filter with a notch at ω0=π/2, in FIG. 26(c) it has now been converted to a single pole filter running at Fs/2 rate. It is interesting to note that H(z) now has a notch at the Nyquist frequency of each ADC.
Now consider the case of M=4. The GPPF are at Fs/8 and 3Fs/8. In terms of normalized frequency these frequencies are π/4 and 3π/4. Consider an 2× upsampled version of G(z) given by Eqn. 25. One gets
G ( z 2 ) = K 1 + z - 4 1 + k 2 z - 4 = H ( z 4 ) ( 29 )
The magnitude response of this filter, viz., G(z2) is shown in FIG. 27. It is evident from the magnitude reponse that the notch frequencies are π/4 and 3π/4. Again, let us look at a four-channel ADC from a multi-rate perspective with the notch filter given by H(z4). FIG. 28(a) shows the four-channel structure while FIG. 28(b) shows the equivalent structure modified by the property of the Noble Identity. Again, it can be seen the H(z) is the basic filter that provides the notch filtering of all the GPPF.
Extending this theory to the case of M-channel interleaved ADC, one can arrive at the structure shown in FIG. 2 wherein each notch filter characterized by Eqn 26 is used.
A simulation demonstrated the usefulness of the notch filter in a four-channel time-interleaved ADC. In this simulation, a two-tone signal was considered, with one tone at 125 MHz, i.e. at Fs/8 where Fs=1 GHz, and the other at any arbitrary location. Here the other tone was chosen at 45.123 MHz. FIG. 29 shows the spectrum of the signal with offset, gain and phase spurs. As can be seen from that figure, for the input tone at Fs/8, the gain and phase spur appear at Fs/8, Fs/4 and 3Fs/8. The input tone at 45.123 MHz produces gain and phase spurs at approximately 205 MHz, 295 MHz and 455 MHz. There is also a tone at 250 MHz due to offset spur. FIG. 30 shows the spectrum after 15000 iterations of the algorithm. Here the notch filter was not used. As can be seen from the figure, the offset algorithm performs fairly well and hence the tone at 250 MHz has been reduced. However, all the other spurs still exist.
FIG. 31 shows the spectrum after 15000 iterations where the notch filter has been used. As can be seen from the figure, all the spurs have been reduced significantly.
High sample rate, time interleaved ADCs such as that described above can find application in many different types of systems. One such application is the receivers used in communication systems. Such receivers have historically used analog tuner devices to demodulate a small portion of the input signal spectrum down to a low frequency. Relatively speaking, the tuner output has a low center frequency and low total bandwidth, thus allowing a low speed analog-to-digital converter to be used to digitize the data.
Certain popular communication system receivers such as that used in cable modem and set-top-box systems are trending toward processing more channels to provide faster broadband access and more video services to the home. One alternative to having a tuner for each channel is to digitize the entire bandwidth of the cable system. Once this is achieved, the number of channels decoded from the spectrum is completely defined in the digital domain. Thus the incremental cost for each additional channel is relatively low and should decrease rapidly over time as digital process technology advances. Digitizing the entire bandwidth of the cable system requires a very high sampling rate; therefore, an interleaved system may provide advantages over other conversion techniques. The increasing need for a wideband spectrum incorporating frequency multiplexed signals makes cable and other communication systems an excellent application of this invention.
FIG. 32 shows an example communication device, such as cable gateway 3100 connected to a cable network 3108, which may be a coaxial, optical fiber, or hybrid fiber/coaxial cable television (CATV) network. The cable gateway 3100 transmits data to and receives data from customer premises equipment 3112. Typically, customer premises equipment 112 includes computers, televisions, and telephones. The cable gateway 100 disclosed herein can be configured to operate according to any suitable specification for transmitting and receiving data, including but not limited to DOCSIS 3.0, Comcast RNG, SCTE 40, T3/S10 ATSC, or OpenCable specifications. Certain specifications require cable modems and cable gateways to tune multiple channels at the same time for receiving television, voice, and data signals. (For example, DOCSIS 3.0 specifies the ability to independently tune at least four channels.) The ability to tune multiple channels is also necessary to watch different television channels on different televisions.
Unlike conventional cable gateways, the cable gateway 3100 shown in FIG. 32 uses a wideband, multi-channel, time-interleaved, analog-to-digital converter (MCTIADC) 3206 to digitize signals received from the cable network 3108. The output from the wideband ADC 3206 can be tuned digitally, rather than with analog tuners, resulting in lower power consumption compared to alternative methods. More particularly, in the example cable gateway 3100, signals transmitted to and from the cable network 3108 are coupled via a diplexer 3202, which separates downstream signals 3220 from upstream signals 3222. In general, CATV networks are asymmetric networks: the bandwidth dedicated to the downstream signals 3220 is greater than the bandwidth dedicated to the upstream signals 3222.
The diplexer 3202 directs downstream traffic to a variable-gain amplifier (VGA) 3204, which amplifies the received signal before transmitting it through a filter 3205 to a wideband time-interleaved ADC 3206. The time-interleaved ADC 3206 digitizes the received signal, then passes the digitized downstream signals 3240 to a digital tuner and quadrature-amplitude-modulation (QAM) or other type demodulator 3208. (Alternative embodiments may use other suitable modulation schemes.) In some embodiments, the digital tuner and QAM demodulator 3208 tunes and demodulates the amplified, filtered, and digitized downstream signals 3240 in accordance with either 64-QAM or 256-QAM techniques to recover the underlying information.
While this invention has been particularly shown and described with references to example embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the scope of the invention encompassed by the appended claims.

Claims (52)

What is claimed is:
1. An apparatus comprising:
a clock signal generator, for generating a plurality, M, of clock signals at a frequency f and a period T; each of the M clock signals having a different one of a selected plurality, M, of clock phases
a plurality, M, of Analog to Digital Converters (ADCs) coupled to the clock signal generator, the ADCs for converting an input signal to a set of ADC outputs as M digital values in response to a respective one of the M clock signals, each of the ADCs having an offset correction input, a gain correction input, and a phase correction input;
an adaptive processor, coupled to receive the M digital values, the adaptive processor estimating one or more correction signals for at least one of offset, gain, and phase error in at least one of the MADCs, the adaptive processor determining the correction signals by:
determining M accumulated values, Xk, for k=1 to M, by individual accumulation of the M digital values over a predetermined number of ADC output samples;
determining a reference value, Xmean, from a combination of the M accumulated values;
providing an adjusted set of set of digital values, Eoffsetk, for k=1 to M, from the M accumulated values, Xk, and the reference value Xmean;
from the adjusted set of digital values, determining at least one of an offset, gain and phase correction value corresponding to one or more estimated correction signals to be applied to correct at least one of offset, gain, and phase error of at least one of the ADCs;
the estimated correction signals connected to at least one of the offset, gain, and/or correction inputs of the ADCs; and
a multiplexer, for interleaving the M digital values output by the ADCs to form a digital representation of the input signal.
2. The apparatus of claim 1 additionally comprising: one or more notch filters, coupled to the ADCs, to filter spur frequency content in the M digital values resulting from at least one of the gain or phase error.
3. The apparatus of claim 1 wherein the adaptive processor further determines the offset correction values by determining an accumulated offset for each of the plurality, M, of ADCs.
4. The apparatus of claim 1 wherein the adaptive processor further determines the gain correction value by determining an accumulated gain error for each of the plurality, M, of ADCs.
5. The apparatus of claim 1 wherein the adaptive processor further determines the phase correction value by determining an accumulated phase error for each of the plurality of ADCs.
6. The apparatus of claim 1 wherein the adaptive processor sequentially determines the offset, gain, and phase correction values.
7. The apparatus of claim 1 further including a pluralality of digital-to-analog converters (DACs), where each DAC converts at least one of an offset, gain, or phase correction value to an analog signal input to at least one of the offset, gain, or phase inputs to the plurality, M, of ADCs.
8. The apparatus of claim 1 further including additional adaptive processors, the adaptive processors configured to process offset, gain, and phase correction values in parallel.
9. The apparatus of claim 1 wherein the adaptive processor further determines the offset correction value and further comprising:
a signum block for determining a sign of the offset error;
a multiplier for multiplying the output of the signum block by an step size;
a feedback loop for summing and delaying an output of the multiplier;
a rounding block for rounding an output of the feedback loop; and
an offset biasing block for biasing the output of the rounding block by an offset bias amount.
10. The apparatus of claim 1 wherein the adaptive processor further determines the gain correction value and further comprises:
a signum block for determining a sign of the gain error;
a multiplier for multiplying the output of the signum block by an gain step size;
a feedback loop for summing and delaying an output of the multiplier;
a rounding block for rounding an output of the feedback loop; and
a gain biasing block for biasing the output of the rounding block by a gain bias amount.
11. The apparatus of claim 1 wherein the adaptive processor further determines the phase correction value and further comprises:
a signum block for determining a sign of the phase error;
a multiplier for multiplying the output of the signum block by a phase step size;
a feedback loop for summing and delaying an output of the multiplier;
a rounding block for rounding an output of the feedback loop; and
a phase biasing block for biasing the output of the phase rounding block by a phase bias amount.
12. The apparatus of claim 1 additionally comprising:
a receiver, for receiving the input signal from a communication system.
13. The apparatus of claim 1 additionally comprising:
a diplexer, coupled to receive a cable signal from a cable network, and to provide a received cable signal;
a variable gain amplifier, for amplifying the received cable signal and to provide an amplified cable signal; and
a filter, connected to filter the amplified cable signal to provide the input signal to the plurality, M, of ADCs.
14. A method comprising the steps of:
generating a plurality, M, of clock signals at a frequency f and a period T; each of the M clock signals having a different one of a selected plurality, M, of clock phases;
convertering an input analog signal to M digital signals via M individual ADC operations, to generate a set of ADC outputs as M digital values each in response to a respective one of the M clock signals, each of the M ADC operations having an offset correction input, a gain correction input, and a phase correction input;
estimating one or more correction signals for at least one of offset, gain, and phase error in at least one of the MADC operations, via the further steps of:
determining M accumulated values, Xk, for k=1 to M, by individual accumulation of the M digital values over a predetermined number of ADC operation output samples;
determining a reference value, Xmean, from a combination of the M accumulated values;
providing an adjusted set of set of digital values, Eoffsetk, for k=1 to M, from the M accumulated values, Xk, and the reference value Xmean;
from the adjusted set of digital values, determining at least one of an offset, gain and phase correction value corresponding to one or more estimated correction signals to be applied to correct at least one of offset, gain, and phase error of at least one of the ADC operations;
coupling the estimated correction signals to at least one of the offset, gain, and/or correction inputs of the individual ADC operations; and
interleaving the M digital values output by the ADCs to form a digital representation of the input signal.
15. The method of claim 14 additionally comprising:
applying one or more notch filter operations to the outputs of the ADCs, to filter spur frequency content in the M digital values resulting from at least one of the gain or phase error.
16. The method of claim 14 further comprising:
determining the offset correction values by determining an accumulated offset for each of the plurality, M, of ADCs.
17. The method of claim 14 further comprising:
determining the gain correction value by determining an accumulated gain error for each of the plurality of ADCs.
18. The method of claim 14 further comprising:
determining the phase correction value by determining an accumulated phase error for each of the plurality of ADCs.
19. The method of claim 14 further comprising;
sequentially determining the offset, gain, and phase correction values.
20. The method of claim 14 further comprising:
Digital to Analog converting at least one of an offset, gain, or phase correction value to one or more analog input signals; and
coupling the analog input signals to at least one of the offset, gain, or phase inputs of the plurality, M, of ADCs.
21. The method of claim 14 further comprising:
processing the offset, gain, and phase correction values in parallel.
22. The method of claim 14 further comprising:
determining a sign of the offset error;
multiplying the output of the signum block by an step size;
summing and delaying an output of the multiplier;
rounding an output of the feedback loop; and
biasing the output of the rounding block by an offset bias amount.
23. The method of claim 14 further comprising:
determining a sign of the gain error;
multiplying the output of the signum block by an gain step size;
summing and delaying an output of the multiplier;
rounding an output of the feedback loop; and
biasing the output of the rounding block by a gain bias amount.
24. The method of claim 14 further comprising:
determining a sign of the phase error;
multiplying the output of the signum block by a phase step size;
summing and delaying an output of the multiplier;
rounding an output of the feedback loop; and
biasing the output of the phase rounding block by a phase bias amount.
25. The method of claim 14 additionally comprising:
receiving the input signal from a communication system.
26. The method of claim 14 additionally comprising:
receiving a cable signal from a cable network, to provide a received cable signal;
amplifying the received cable signal to provide an amplified cable signal; and
filtering the amplified cable signal to provide the input signal to the plurality, M, of ADCs.
27. An apparatus comprising:
a plurality of Analog to Digital Converters (ADCs) coupled to receive one or more clock signals, the ADCs arranged to convert an input signal to a set of ADC outputs as digital values, each of the ADCs having at least one of an offset correction input, a gain correction input, or a phase correction input;
a processor, coupled to receive the set of digital values, the processor estimating one or more correction signals for at least one of offset, gain, or phase error in at least one of the ADCs, the adaptive processor further to:
accumulate a plurality of the digital values provided by the ADCs to produce accumulated values;
determine a reference value from a combination of the accumulated values;
provide an adjusted set of set of digital values from the accumulated values and the reference value;
from the adjusted set of digital values, determine at least one of an offset, gain or phase correction value corresponding to one or more estimated correction signals to be applied to correct at least one of offset, gain, and phase error input of at least one of the ADCs;
a circuit, for coupling the estimated correction signals to at least one of the offset, gain, and/or correction inputs of at least one of the ADCs; and
a multiplexer, for interleaving the digital values output by the ADCs to form a digital representation of the input signal.
28. The apparatus of claim 27 additionally comprising:
one or more notch filters, coupled to the ADCs, to filter frequency content in the digital values resulting from at least one of the gain or phase error.
29. The apparatus of claim 27 wherein the processor is further to determine the offset correction values via an accumulated offset for each of the plurality of ADCs.
30. The apparatus of claim 27 wherein the processor is further to determine the gain correction value by determining an accumulated gain error for each of the plurality of ADCs.
31. The apparatus of claim 27 wherein the processor is further to determine the phase correction value via an accumulated phase error for each of the plurality of ADCs.
32. The apparatus of claim 27 wherein the processor sequentially determines the offset, gain, and phase correction values.
33. The apparatus of claim 27 wherein the circuit further comprises a plurality of digital-to-analog converters (DACs), where each DAC converts at least one of an offset, gain, or phase correction value to an analog signal input to at correct least one of the offset, gain, or phase inputs to the plurality of ADCs.
34. The apparatus of claim 27 further including additional processors, the additional processors configured to provide offset, gain, and phase correction values in parallel to the respective offset, gain, and phase correction inputs to the ADCs.
35. The apparatus of claim 27 wherein the processor further determines the offset correction value and further comprising:
a signum block for determining a sign of the offset error;
a multiplier for multiplying the output of the signum block by an step size;
a feedback loop for summing and delaying an output of the multiplier;
a rounding block for rounding an output of the feedback loop; and
an offset biasing block for biasing the output of the rounding block by an offset bias amount.
36. The apparatus of claim 27 wherein the processor further determines the gain correction value and further comprises:
a signum block for determining a sign of the gain error;
a multiplier for multiplying the output of the signum block by an gain step size;
a feedback loop for summing and delaying an output of the multiplier;
a rounding block for rounding an output of the feedback loop; and
a gain biasing block for biasing the output of the rounding block by a gain bias amount.
37. The apparatus of claim 27 wherein the processor further determines the phase correction value and further comprises:
a signum block for determining a sign of the phase error;
a multiplier for multiplying the output of the signum block by a phase step size;
a feedback loop for summing and delaying an output of the multiplier;
a rounding block for rounding an output of the feedback loop; and
a phase biasing block for biasing the output of the phase rounding block by a phase bias amount.
38. The apparatus of claim 27 additionally comprising:
a receiver, for receiving the input signal from a communication system.
39. The apparatus of claim 27 additionally comprising:
a diplexer, coupled to receive a cable signal from a cable network, and to provide a received cable signal;
a variable gain amplifier, for amplifying the received cable signal and to provide an amplified cable signal; and
a filter, connected to filter the amplified cable signal to provide the input signal to the plurality of ADCs.
40. A method comprising the steps of:
converting an input analog signal using a plurality of individual ADC operations, to generate a set of sampled digital values, each of the individual ADC operations having at least one of an offset correction input, a gain correction input, or a phase correction input;
estimating one or more correction signals for at least one of offset, gain, and phase error in at least one of the individual operations, via the further steps of:
accumulating the digital values over time, to provide accumulated values;
determining a reference value from a combination of the accumulated values;
providing an adjusted set of set of digital values from the accumulated values and the reference value;
from the adjusted set of digital values, determining at least one of an offset, gain or phase correction value corresponding to one or more estimated correction signals to be applied to correct at least one of offset, gain, or phase error of at least one of the ADC operations;
coupling the estimated correction signals to at least one offset, gain, or phase correction input of the at least one of the individual operations; and
multiplexing the first and second digital signal, to form a digital representation of the input signal.
41. The method of claim 40 additionally comprising:
applying one or more notch filter operations to the outputs of the individual operations, to filter frequency content in the digital values resulting from at least one of the gain or phase error.
42. The method of claim 40 further comprising:
determining the offset correction value by determining an accumulated offset for each of the plurality of operations.
43. The method of claim 40 further comprising:
determining the gain correction value by determining an accumulated gain error for each of the plurality of operations.
44. The method of claim 40 further comprising:
determining the phase correction value by determining an accumulated phase error for each of the plurality of operations.
45. The method of claim 40 further comprising:
sequentially determining the offset, gain, and phase correction values.
46. The method of claim 40 wherein the coupling step further comprises:
Digital to Analog converting at least one of an offset, gain, or phase correction value to one or more analog input signals; and
coupling the analog input signals to at least one of the offset, gain, or phase inputs.
47. The method of claim 40 further comprising:
determining each of the offset, gain, and phase correction values in parallel.
48. The method of claim 42 further comprising:
determining a sign of the offset error;
multiplying the sign by a step size; and
summing and delaying a result of the multiplying step.
49. The method of claim 43 further comprising:
determining a sign of the gain error;
multiplying the sign by a gain step size;
summing and delaying a result of the multiplying step;
rounding a result of the summing and delaying; and
biasing a result of the rounding by a gain bias amount.
50. The method of claim 44 further comprising:
determining a sign of the phase error;
multiplying the sign by a phase step size;
summing and delaying a result of the multiplying step;
rounding a result of the summing and delaying; and
biasing a result of the phase rounding by a phase bias amount.
51. The method of claim 40 additionally comprising:
receiving the input signal from a communication system.
52. The method of claim 40 additionally comprising:
receiving a cable signal from a cable network, to provide a received cable signal;
amplifying the received cable signal to provide an amplified cable signal: and
filtering the amplified cable signal to provide the input signal.
US13/683,139 2008-12-29 2012-11-21 Calibration of offset gain and phase errors in M-channel time-interleaved analog-to-digital converters Expired - Fee Related USRE45343E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/683,139 USRE45343E1 (en) 2008-12-29 2012-11-21 Calibration of offset gain and phase errors in M-channel time-interleaved analog-to-digital converters

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US14108608P 2008-12-29 2008-12-29
US12/419,599 US7839323B2 (en) 2008-12-29 2009-04-07 Error estimation and correction in a two-channel time-interleaved analog-to-digital converter
US23357109P 2009-08-13 2009-08-13
US12/691,449 US7839313B2 (en) 2008-12-29 2010-01-21 Calibration of offset, gain and phase errors in M-channel time-interleaved analog-to-digital converters
US13/683,139 USRE45343E1 (en) 2008-12-29 2012-11-21 Calibration of offset gain and phase errors in M-channel time-interleaved analog-to-digital converters

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/691,449 Reissue US7839313B2 (en) 2008-12-29 2010-01-21 Calibration of offset, gain and phase errors in M-channel time-interleaved analog-to-digital converters

Publications (1)

Publication Number Publication Date
USRE45343E1 true USRE45343E1 (en) 2015-01-20

Family

ID=42284224

Family Applications (5)

Application Number Title Priority Date Filing Date
US12/419,599 Ceased US7839323B2 (en) 2008-12-29 2009-04-07 Error estimation and correction in a two-channel time-interleaved analog-to-digital converter
US12/691,449 Ceased US7839313B2 (en) 2008-12-29 2010-01-21 Calibration of offset, gain and phase errors in M-channel time-interleaved analog-to-digital converters
US12/950,751 Expired - Fee Related US8063803B2 (en) 2008-12-29 2010-11-19 Calibration of offset, gain and phase errors in M-channel time-interleaved analog-to-digital converters
US13/683,118 Expired - Fee Related USRE45227E1 (en) 2008-12-29 2012-11-21 Error estimation and correction in a two-channel time-interleaved analog-to-digital converter
US13/683,139 Expired - Fee Related USRE45343E1 (en) 2008-12-29 2012-11-21 Calibration of offset gain and phase errors in M-channel time-interleaved analog-to-digital converters

Family Applications Before (4)

Application Number Title Priority Date Filing Date
US12/419,599 Ceased US7839323B2 (en) 2008-12-29 2009-04-07 Error estimation and correction in a two-channel time-interleaved analog-to-digital converter
US12/691,449 Ceased US7839313B2 (en) 2008-12-29 2010-01-21 Calibration of offset, gain and phase errors in M-channel time-interleaved analog-to-digital converters
US12/950,751 Expired - Fee Related US8063803B2 (en) 2008-12-29 2010-11-19 Calibration of offset, gain and phase errors in M-channel time-interleaved analog-to-digital converters
US13/683,118 Expired - Fee Related USRE45227E1 (en) 2008-12-29 2012-11-21 Error estimation and correction in a two-channel time-interleaved analog-to-digital converter

Country Status (4)

Country Link
US (5) US7839323B2 (en)
KR (1) KR101671024B1 (en)
CN (1) CN101783683B (en)
TW (1) TWI511465B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9584145B1 (en) * 2016-04-20 2017-02-28 Xilinx, Inc. Circuit for and method of compensating for mismatch in a time-interleaved analog-to-digital converter
US10291247B1 (en) * 2018-03-07 2019-05-14 Xilinx, Inc. Chopping switch time-skew calibration in time-interleaved analog-to-digital converters

Families Citing this family (72)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8514997B2 (en) * 2007-09-28 2013-08-20 Broadcom Corporation Method and system for a receiver with undersampling mixing using multiple clock phases
US8098182B2 (en) * 2008-11-12 2012-01-17 Intersil Americas Inc. Cable gateway using a charge-domain pipeline analog to digital converter
US8144040B2 (en) * 2009-07-01 2012-03-27 Intersil Americas, Inc. Randomization of sample window in calibration of time-interleaved analog to digital converter
US8310387B2 (en) * 2009-11-30 2012-11-13 Intersil Americas Inc. Sampling method for time-interleaved data converters in frequency-multiplexed communications systems
US8427175B2 (en) * 2010-02-18 2013-04-23 Intersil Americas Inc. Correction of non-linearities in ADCS
US8564462B2 (en) 2010-09-08 2013-10-22 Broadcom Corporation Digital correction techniques for data converters
US8558725B2 (en) * 2010-10-27 2013-10-15 Intersil Americas Inc. Robust gain and phase calibration method for a time-interleaved analog-to-digital converter
KR20120064503A (en) 2010-12-09 2012-06-19 한국전자통신연구원 Pipelined analog digital convertor
KR101685011B1 (en) 2010-12-09 2016-12-14 한국전자통신연구원 Pipelined analog digital convertor
CN102075190B (en) * 2011-01-17 2013-06-19 中国航天科技集团公司第九研究院第七七一研究所 Analog-to-digital converter with adaptive sampling rate
US8604952B2 (en) * 2011-04-29 2013-12-10 Intersil Americas LLC Multiplier-free algorithms for sample-time and gain mismatch error estimation in a two-channel time-interleaved analog-to-digital converter
US8643517B2 (en) 2011-04-29 2014-02-04 Intersil Americas LLC Gradient-based approach to sample-time mismatch error calibration in a two-channel time-interleaved analog-to-digital converter
JP5742556B2 (en) * 2011-07-29 2015-07-01 富士通セミコンダクター株式会社 ADC
JP5535166B2 (en) * 2011-09-26 2014-07-02 株式会社東芝 Analog-to-digital converter and signal processing system
DE102011054614A1 (en) * 2011-10-19 2013-04-25 Intel Mobile Communications GmbH Receiver circuit and method for operating a receiver circuit
US8625218B1 (en) * 2011-12-22 2014-01-07 Marvell International Ltd. ACQ in the presence of baseline pop
US8587464B2 (en) * 2012-01-09 2013-11-19 International Business Machines Corporation Off-line gain calibration in a time-interleaved analog-to-digital converter
TWI489784B (en) * 2012-03-16 2015-06-21 Ind Tech Res Inst Timing calibration circuit and timing calibration method for time interleaved analog to digital converters
US8779952B1 (en) 2012-04-12 2014-07-15 Pmc-Sierra Us, Inc. Background calibration of threshold errors in analog to digital converters
KR101321942B1 (en) 2012-04-17 2013-10-28 동국대학교 산학협력단 Time interleaved pre-amplifing part and folding-interpolation alalog to digital converter using it
WO2013158104A1 (en) * 2012-04-19 2013-10-24 Intel Corporation System, apparatus and method to improve analog-to-digital converter output
US9325339B2 (en) * 2012-05-01 2016-04-26 Intel Corporation System for analog to digital conversion with improved spurious free dynamic range
CN102664627B (en) * 2012-05-21 2015-03-11 英特格灵芯片(天津)有限公司 Method and device for calibrating double-channel analog-to-digital conversion
US9030341B2 (en) * 2012-06-27 2015-05-12 Broadcom Corporation Compensation for lane imbalance in a multi-lane analog-to-digital converter (ADC)
KR101925355B1 (en) * 2012-09-27 2018-12-06 삼성전자 주식회사 Video signal processing apparatus
TWI456907B (en) * 2012-12-14 2014-10-11 Univ Nat Chiao Tung Digital-to-analog converter circuit and weight errorestimation/calibration method thereof
JP5874929B2 (en) * 2012-12-14 2016-03-02 ソニー株式会社 Receiver
US8810442B1 (en) 2013-02-14 2014-08-19 Pmc-Sierra Us, Inc. Background calibration of aperture center errors in analog to digital converters
US8866652B2 (en) * 2013-03-07 2014-10-21 Analog Devices, Inc. Apparatus and method for reducing sampling circuit timing mismatch
US8816886B1 (en) 2013-03-15 2014-08-26 Pmc-Sierra Us, Inc. Method and apparatus to control the effective gain of a statistically calibrated analog to digital converter
CN103312329B (en) * 2013-05-23 2016-08-10 电子科技大学 Bearing calibration and corrector for time-interleaved ADC sampling time mismatch
US9041571B2 (en) * 2013-09-06 2015-05-26 Broadcom Corporation Flexible ADC calibration technique using ADC capture memory
US9250313B2 (en) * 2013-12-04 2016-02-02 Raytheon Company Electronically reconfigurable bandwidth and channel number analog-to-digital converter circuit for radar systems
CN104038226B (en) * 2014-06-25 2018-06-05 华为技术有限公司 The time-interleaved analog-digital converter of multichannel
US9088293B1 (en) * 2014-09-04 2015-07-21 Semtech Corporation Calibration of a time-interleaved analog-to-digital converter (ADC) circuit
US9106249B1 (en) * 2014-09-04 2015-08-11 Semtech Corporation Calibration of a time-interleaved analog-to-digital converter
US9294112B1 (en) 2014-11-13 2016-03-22 Analog Devices, Inc. Methods and systems for reducing order-dependent mismatch errors in time-interleaved analog-to-digital converters
CN104467843B (en) * 2014-11-18 2017-11-17 北京航空航天大学 A kind of composition error bearing calibration for high-speed data acquistion system
EP3836403A1 (en) * 2014-12-17 2021-06-16 Analog Devices, Inc. Microprocessor-assisted calibration for analog-to-digital converter
US9231608B1 (en) * 2015-03-19 2016-01-05 Teledyne Lecroy, Inc. Method and apparatus for correction of time interleaved ADCs
CN104734711A (en) * 2015-03-20 2015-06-24 合肥工业大学 Calibration module and calibration method used for interchannel gain errors of TIADC
WO2016149907A1 (en) * 2015-03-24 2016-09-29 华为技术有限公司 Receiver and signal processing method
CN104993827B (en) 2015-07-08 2018-03-02 中国电子科技集团公司第二十四研究所 The devices and methods therefor of analog-digital converter estimation error correction
US9787316B2 (en) * 2015-09-14 2017-10-10 Mediatek Inc. System for conversion between analog domain and digital domain with mismatch error shaping
KR101722910B1 (en) * 2015-12-22 2017-04-04 조선대학교산학협력단 Apparatus for digital background calibration for mismatches in m-channel ti adc
CN105680858B (en) * 2016-01-14 2018-08-07 电子科技大学 A method of estimation TIADC parallel acquisition system time offset errors
CN105720983A (en) * 2016-01-22 2016-06-29 广东顺德中山大学卡内基梅隆大学国际联合研究院 Error estimation method and device for time interleaving analog-digital conversion system
US9941893B2 (en) * 2016-04-19 2018-04-10 Texas Instruments Incorporated Pattern based estimation of errors in ADC
US9793910B1 (en) * 2016-09-12 2017-10-17 Analog Devices, Inc. Time-interleaved ADCs with programmable phases
CN107124183B (en) * 2017-05-03 2020-07-03 北华航天工业学院 Double-channel TIADC system mismatch error blind correction method
CN107294534B (en) * 2017-05-15 2020-10-23 中山大学 Double-channel TIADC frequency response mismatch real-time correction method for narrow-band signal sampling
US10103753B1 (en) 2017-06-29 2018-10-16 Texas Instruments Incorporated Error correcting analog-to-digital converters
CN108132383B (en) * 2017-12-26 2020-12-29 哈尔滨工业大学 Time-interleaved multi-harmonic signal undersampling method
CN108055039B (en) * 2018-01-30 2021-01-15 合肥工业大学 All-digital calibration module for TIADC sampling time error and calibration method thereof
US10763878B2 (en) 2018-03-27 2020-09-01 Analog Devices, Inc. Calibrating time-interleaved switched-capacitor track-and-hold circuits and amplifiers
WO2020097939A1 (en) * 2018-11-16 2020-05-22 华为技术有限公司 Error correction method and time interleaved analog-to-digital converter
US10673452B1 (en) 2018-12-12 2020-06-02 Texas Instruments Incorporated Analog-to-digital converter with interpolation
CN109710172B (en) * 2019-01-11 2022-03-25 北京无线电测量研究所 Parameter configuration method, device and system of multi-channel high-speed analog-to-digital conversion chip
US10917103B2 (en) 2019-01-23 2021-02-09 Global Unichip Corporation Analog-to-digital converter device and method for calibrating clock skew
TWI699975B (en) * 2019-08-30 2020-07-21 創意電子股份有限公司 Analog to digital converter device and method for calibrating clock skew
US10763889B1 (en) 2019-03-22 2020-09-01 Texas Instruments Incorporated Analog-to-digital converter with dynamic range enhancer
US10742226B1 (en) * 2019-06-17 2020-08-11 The 58Th Research Institute Of China Electronics Technology Group Corporation Multi-channel high-precision ADC circuit with self-calibration of mismatch error
CN112448719B (en) * 2019-08-30 2024-03-12 创意电子股份有限公司 Analog-to-digital converter device and clock skew correction method
CN113708762B (en) * 2020-05-20 2023-10-24 创意电子股份有限公司 Analog-to-digital converter device and clock skew correction method
CN116547912A (en) * 2020-10-29 2023-08-04 华为技术有限公司 Correction device for multichannel time interleaved ADC system
CN112714085B (en) * 2020-12-11 2022-06-28 硅谷数模(苏州)半导体有限公司 Decision feedback equalization circuit
US11962318B2 (en) 2021-01-12 2024-04-16 Texas Instruments Incorporated Calibration scheme for a non-linear ADC
US11881867B2 (en) 2021-02-01 2024-01-23 Texas Instruments Incorporated Calibration scheme for filling lookup table in an ADC
KR20220142213A (en) * 2021-04-14 2022-10-21 삼성전자주식회사 An Analog-to-Digital conversion circuit and receiver including the same
CN113328748B (en) * 2021-04-30 2023-12-15 澳门大学 Analog-to-digital conversion circuit
CN113346901B (en) * 2021-05-28 2024-03-29 中国科学技术大学 Automatic correction coefficient adaptation method for alternating parallel sampling system under variable temperature condition
CN113346902B (en) * 2021-06-16 2023-04-07 合肥工业大学 All-digital calibration structure based on TIADC composite output and calibration method thereof

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6292121B1 (en) 1998-01-09 2001-09-18 Lecroy Corporation Delta sigma-analog-to-digital converter
WO2006083199A1 (en) 2005-02-04 2006-08-10 Signal Processing Devices Sweden Ab Estimation of timing errors in a time-interleaved analog to digital converter system
US7336729B2 (en) * 2001-03-01 2008-02-26 Broadcom Corporation Digital signal processing based de-serializer
US7501967B2 (en) * 2004-10-08 2009-03-10 Infineon Technologies Ag Analog-to-digital converter operable with staggered timing
US7551114B2 (en) * 2007-05-15 2009-06-23 Texas Instruments Incorporated Reducing power consumption in the early stages of a pipeline sub-ADC used in a time-interleaved ADC
US7693214B2 (en) * 2004-06-03 2010-04-06 Nec Electronics Corporation Receiving device and analog-to-digital conversion device

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4774498A (en) * 1987-03-09 1988-09-27 Tektronix, Inc. Analog-to-digital converter with error checking and correction circuits
JP4547064B2 (en) 1999-03-24 2010-09-22 株式会社アドバンテスト A / D converter and calibration device
JP3947185B2 (en) * 2004-06-01 2007-07-18 株式会社アドバンテスト Analog-digital conversion method and analog-digital conversion apparatus
US20060083199A1 (en) * 2004-10-15 2006-04-20 Yang Jianhao M System, method, and device for handing off between voice over internet protocol over wireless access sessions and CDMA circuit switched voice sessions
JP4774953B2 (en) 2005-11-28 2011-09-21 株式会社日立製作所 Time interleaved AD converter
TWI330000B (en) * 2006-07-27 2010-09-01 Realtek Semiconductor Corp A calibration apparatus for mismatches of time-interleaved analog-to-digital converter
CN101136633B (en) * 2006-08-28 2010-12-08 瑞昱半导体股份有限公司 Correcting device for time interleaving type analog-digital converter
TWI332766B (en) * 2007-01-22 2010-11-01 Realtek Semiconductor Corp Time-interleaved analog-to-digital converter and self-calibration method thereof

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6292121B1 (en) 1998-01-09 2001-09-18 Lecroy Corporation Delta sigma-analog-to-digital converter
US7336729B2 (en) * 2001-03-01 2008-02-26 Broadcom Corporation Digital signal processing based de-serializer
US7693214B2 (en) * 2004-06-03 2010-04-06 Nec Electronics Corporation Receiving device and analog-to-digital conversion device
US7501967B2 (en) * 2004-10-08 2009-03-10 Infineon Technologies Ag Analog-to-digital converter operable with staggered timing
WO2006083199A1 (en) 2005-02-04 2006-08-10 Signal Processing Devices Sweden Ab Estimation of timing errors in a time-interleaved analog to digital converter system
US7551114B2 (en) * 2007-05-15 2009-06-23 Texas Instruments Incorporated Reducing power consumption in the early stages of a pipeline sub-ADC used in a time-interleaved ADC

Non-Patent Citations (13)

* Cited by examiner, † Cited by third party
Title
"A Beginner's Guide to Digital Signal Processing," Analog Devices, Inc., http://www.analog.com/en/content/beginners-guide-to-dsp/fca.html, 2 pages.
"Multiply Your Sampling Rate with Time-Interleaved Data Converters", Application Note 989, [online] http://www/maxim-ic.com/an989, Mar. 1, 2001.
ADSP-21000 Family Application Handbook vol. 1, Analog Devices, Inc., 1994, 333 pages.
D. Camarero, Jean-Francois Naviner and P. Loumeau, "Digital background and blind calibration for clock skew error in time-interleaved analog-go-digital converters", SBCCI, Pernambuco, Brazil, pp. 228-232, Sep. 7-11, 2004.
Goodman, J., et al., "Polyphase Nonlinear Equalization of Timer-Interleaved Analog-to-Digital Converters," IEEE Journal of Selected Topics in Signal Processing 3(3):362-373 (2009).
J. Elbornsson, F. Gustaffson and J. E. Eklund, "Blind Adaptive Equalization of Mismatch Errors in a time-interleaved A/D Converter System", IEEE Transactions on Circuits and Systems-1:, vol. 51, No. 1, pp. 151-158, Jan. 2004 (Day not available).
J. Elbornsson, F. Gustaffson and J. E. Eklund, "Blind Equalization of Time Errors in a Time-Interleaved ADC System", IEEE Transactions on Signal Processing, vol. 53, No. 4, pp. 1413-1424, Apr. 2005 (Day not available).
Jamal, S.M., et al., "Calibration of Sample-Time Error in a Two-Channel Time-Interleaved Analog-to-Digital Converter," pp. 1-29 (2003).
Khoini-Poorfard, R., et al., "Time-Interleaved Oversampling A/D Converters: Theory and Practice," IEEE Transactions and Circuits and Systems-II: Analog and Digital Signal Processing 44(8):634-645 (1997).
M. Seo and M. Rodwell, "Generalized Blind Mismatch Correction for a two-channel Time-interleaved ADC: Analytic Approach", IEEE Transactions on Circuits and Systems, 2007, pp. 109-112, May 27-30, 2007.
M. Seo, M. J. W. Rodwell and U. Madhow, "A low computation adaptive technique for blind correction of mismatch errors in multichannel time-interleaved ADCs", IEEE international Midwest Symposium on Circuits and Systems, pp. 292-296, Sep. 2006 (Day not available).
Takashi, O., et al., "Novel Sampling Timing Background Calibration for Time-Interleaved A/D Converters," MWSCAS: 361-364 (2009).
Texas Instruments "TMS320VC5420 Fixed-Point Digital Signal Processor" SPRS080F-Mar. 1999-Revised Oct. 2008, 82 pages.

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9584145B1 (en) * 2016-04-20 2017-02-28 Xilinx, Inc. Circuit for and method of compensating for mismatch in a time-interleaved analog-to-digital converter
US10291247B1 (en) * 2018-03-07 2019-05-14 Xilinx, Inc. Chopping switch time-skew calibration in time-interleaved analog-to-digital converters

Also Published As

Publication number Publication date
KR101671024B1 (en) 2016-10-31
TW201031124A (en) 2010-08-16
US7839323B2 (en) 2010-11-23
CN101783683B (en) 2013-06-26
USRE45227E1 (en) 2014-11-04
CN101783683A (en) 2010-07-21
US20100253557A1 (en) 2010-10-07
US7839313B2 (en) 2010-11-23
US20110063149A1 (en) 2011-03-17
KR20100080391A (en) 2010-07-08
TWI511465B (en) 2015-12-01
US20100164763A1 (en) 2010-07-01
US8063803B2 (en) 2011-11-22

Similar Documents

Publication Publication Date Title
USRE45343E1 (en) Calibration of offset gain and phase errors in M-channel time-interleaved analog-to-digital converters
US20120075129A1 (en) Calibration of impairments in a multichannel time-interleaved adc
US20170117914A1 (en) Method and apparatus for providing digital background calibration for mismatches in m-channel time-interleved adcs (ti-adcs)
TWI482449B (en) Sampling method for time-interleaved data converters in frequency-multiplexed communications systems
US7138933B2 (en) Time-interleaved signal converter systems with reduced timing skews
US7741982B2 (en) Estimation of timing errors in a time-interleaved analog to digital converter system
US8643517B2 (en) Gradient-based approach to sample-time mismatch error calibration in a two-channel time-interleaved analog-to-digital converter
KR100769868B1 (en) Demodulation circuit and demodulation method
KR20130032919A (en) A universal television receiver
KR20120072262A (en) Digital receiver for mobile communication and operating method using the same
Haftbaradaran et al. A background sample-time error calibration technique using random data for wide-band high-resolution time-interleaved ADCs
US7602321B2 (en) Adaptive composite analog to digital converter
US8798125B2 (en) Phase tracking in communications systems
US9748967B1 (en) Periodic signal averaging with a time interleaving analog to digital converter
JP3768194B2 (en) Apparatus and method for recovering symbol timing of orthogonal frequency division multiplexing receiver
KR20040008872A (en) Ofdm receiver
JP4690655B2 (en) Demodulation circuit and demodulation method for digital TV reception system
TWI505648B (en) Calibration of offset, gain and phase errors in m-channel time-interleaved analog-to-digital converters
US7672655B1 (en) Frequency-selective and adaptive I/Q mismatch digital compensation
KR101691367B1 (en) METHOD OF PROVIDING DIGITAL BACKGROUND CALIBRATION FOR MISMATCHES IN M-CHANNEL TI-ADCs AND THE APPARATUS THEREOF
Mendel et al. A compensation method for magnitude response mismatches in two-channel time-interleaved analog-to-digital converters
KR100407975B1 (en) Apparatus for recovering carrier
JP3996494B2 (en) Digital quadrature demodulator
Savvopoulos et al. An IF digital down-converter for software radio DVB-S2 receivers
Soudan et al. Impact of time-interleaved analog-to-digital converter mismatch on digital receivers

Legal Events

Date Code Title Description
CC Certificate of correction
AS Assignment

Owner name: INTERSIL AMERICAS LLC, CALIFORNIA

Free format text: CHANGE OF NAME;ASSIGNOR:INTERSIL AMERICAS INC.;REEL/FRAME:039277/0363

Effective date: 20111227

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.)

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY