USRE39690E1 - Enhanced planarization technique for an integrated circuit - Google Patents

Enhanced planarization technique for an integrated circuit Download PDF

Info

Publication number
USRE39690E1
USRE39690E1 US09/998,595 US99859501A USRE39690E US RE39690 E1 USRE39690 E1 US RE39690E1 US 99859501 A US99859501 A US 99859501A US RE39690 E USRE39690 E US RE39690E
Authority
US
United States
Prior art keywords
dielectric
layer
integrated circuit
glass
spin
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/998,595
Inventor
Alex Kalnitsky
Yih-Shung Lin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics lnc USA
Original Assignee
STMicroelectronics lnc USA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics lnc USA filed Critical STMicroelectronics lnc USA
Priority to US09/998,595 priority Critical patent/USRE39690E1/en
Application granted granted Critical
Publication of USRE39690E1 publication Critical patent/USRE39690E1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02126Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02164Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/022Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being a laminate, i.e. composed of sublayers, e.g. stacks of alternating high-k metal oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02205Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
    • H01L21/02208Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
    • H01L21/02214Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen
    • H01L21/02216Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen the compound being a molecule comprising at least one silicon-oxygen bond and the compound having hydrogen or an organic group attached to the silicon or oxygen, e.g. a siloxane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • H01L21/02274Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02282Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process liquid deposition, e.g. spin-coating, sol-gel techniques, spray coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/31051Planarisation of the insulating layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/31051Planarisation of the insulating layers
    • H01L21/31053Planarisation of the insulating layers involving a dielectric removal step
    • H01L21/31055Planarisation of the insulating layers involving a dielectric removal step the removal being a chemical etching step, e.g. dry etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/316Inorganic layers composed of oxides or glassy oxides or oxide based glass
    • H01L21/31604Deposition from a gas or vapour
    • H01L21/31608Deposition of SiO2
    • H01L21/31612Deposition of SiO2 on a silicon body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76819Smoothing of the dielectric

Definitions

  • the present invention relates to formation and structures for interlevel dielectrics in integrated circuit fabrication.
  • a high degree of planarization is essential in the fabrication of integrated circuits with multiple levels of interconnect.
  • Application of spin-on glass, 1 followed by global etch-back, is widely used in the industry to achieve the desired level of surface planarity.
  • spin on glass (“SOG”) and SOG etch-back technique are inadequate in a variety of situations where topologies with high aspect ratio and/or more topologies are encountered due to lack of planarization and/or sog cracks.
  • Spin-on glass deposition is an example of a “sol-gel” process, which has been used in the semiconductor industry for many years.
  • the unprocessed spin-on-glass material (available in numerous formulations) is a fluid material (actually a gel).
  • the wafer is rotated at high speed to throw off the excess material.
  • the surface tension and adhesion of the material provides a flat (planarized) surface with a controlled thickness.
  • the liquid material is then baked, to drive off solvents and provide a stable solid silicate glass.
  • the proposed method seeks to alleviate the problem of SOG cracking by performing the following operations:
  • TEOS tetraethoxysilane
  • This process will leave a layer of dielectric between the 1st and the 2nd SOG layers in locations where conventional planarization technique are likely to crack or void. This provides enhanced reliability.
  • the thickness of the first SOG layer can be reduced to avoid any undesired effects, such as field inversion of underlying devices or enhanced hot-carrier injection.
  • a positive sloped valley is produced for second dielectric deposition.
  • the step coverage will be enhanced due to this positive slope.
  • the structure provided by these steps has improved resistance to cracking, and improved resistance to other undesirable possible effects of thick spin-on glass layers.
  • An integrated circuit fabrication method comprising the steps of: providing a partially fabricated integrated circuit structure; applying and curing spin-on glass, to form a first dielectric; depositing dielectric material under vacuum conditions, to form a second dielectric layer over said first layer; applying and curing spin-on glass, to form a dielectric stack including a third dielectric layer over said first and second layers; performing a global etchback to substantially remove said dielectric stack from high points of said partially fabricated structure; deposition of an interlevel dielectric; etching holes in said interlevel dielectric in predetermined locations; and depositing and patterning a metallization layer to form a desired pattern of connections, including connections through said holes.
  • An integrated circuit fabrication method comprising the steps of: providing a partially fabricated integrated circuit structure; applying and curing spin-on glass, to form a first dielectric; depositing silicon dioxide under vacuum conditions, to form a second dielectric layer over said first layer; applying and curing spin-on glass, to form a dielectric stack including a third dielectric layer over said first and second layers; performing a global etchback to substantially remove said dielectric stack from high points of said partially fabricated structure; deposition of an interlevel dielectric; etching holes in said interlevel dielectric in predetermined locations; and depositing and patterning a metallization layer to form a desired pattern of connections, including connections through said holes.
  • An integrated circuit fabrication method comprising the steps of: providing a partially fabricated integrated circuit structure; applying and curing spin-on glass, to form a first dielectric layer; depositing dielectric material under vacuum conditions, to form a second dielectric layer over said first layer, said second dielectric layer having a thickness equal to or less than said first layer; applying and curing spin-on glass, to form a dielectric stack including a third dielectric layer over said first and second layers, said third dielectric layer having a thickness equal to or greater than said second layer; performing a global etchback to substantially remove said dielectric stack from high points of said partially fabricated structure; deposition of an interlevel dielectric; etching holes in said interlevel dielectric in predetermined locations; and depositing and patterning a metallization layer to form a desired pattern of connections, including connections through said holes.
  • An integrated circuit comprising: an active device structure, including therein a substrate, active device structures, isolation structures, and one or more patterned thin film conductor layers including an uppermost conductor layer; and a planarization structure, overlying recessed portions of said active device structure, comprising a layer of sol-gel-deposited dielectric overlain by a layer of vacuum-deposited dielectric overlain by a further layer of sol-gel-deposited dielectric; an interlevel dielectric overlying said planarization structure and said active device structure, and having via holes therein which extend to selected locations of said uppermost conductor layer; and an additional thin-film patterned conductor layer which overlies said interlevel dielectric and extends through said via holes to said selectred locations of said uppermost conductor layer.
  • FIGS. 1A-1C show steps in a conventional process
  • FIGS. 2A-2C show steps in a first embodiment of the invention
  • FIGS. 3A-3C show steps in a second embodiment of the invention.
  • FIG. 4 shows a sample device structure incorporating a planarization layer according to the disclosed innovations.
  • the disclosed process steps can be applied, for example, after fabrication of the first metal layer.
  • the starting structure would be patterned metallization lines running over an interlevel dielectric which includes contact holes, and also has topographical excursions due to the underlying polysilicon layer(s) and field oxide layer.
  • the maximum topographical excursion will include contributions from all of these. (However, the disclosed innovations can also be applied after fabrication of the second metal layer, before deposition of a third metal layer.)
  • FIGS. 1A-1C show steps in a conventional process.
  • the starting structure will of course be defined by the previous process steps; but assume, for example, that the recesses have widths of 0.8 ⁇ m each, are spaced on a minimum pitch of 1.6 ⁇ m, and have a maximum depth of 1 ⁇ m. (Of course, these numbers are merely illustrative.)
  • a first layer 1 of SOG would be spun on and cured, to a thickness of e.g. 3000 ⁇ in flat areas. (The thickness is substantially more in recessed areas ) As is well known to those of ordinary skill, the thickness of the SOG is determined by the individual composition and by the spin rate. As seen in FIG. 1A , a single deposition of SOG is not enough to fill the recesses.
  • a second layer 2 of SOG would then be spun on and cured, to provide an additional thickness of e.g. 3000 ⁇ in flat areas.
  • a global etchback step is then performed, to remove the SOG from flat areas.
  • the resulting surface contour as shown in FIG. 1C , is susceptible to cracking.
  • FIGS. 2A-2C show steps in a first embodiment of the invention. Assume that the same recess dimensions are used as in FIGS. 1A-1C . Again, the specific dimensions and parameters given here are merely illustrative, and do not delimit the invention.
  • a first layer 1 of SOG is deposited as in FIG. 1 A. That is, for example, a siloxane-based spin-on glass 4 is spun on to a thickness of 2000 ⁇ over flat areas, and is then cured for 60 minutes at 425° C.
  • Such materials may be obtained, for example, from Ohka AmericaTM or Allied SignalTM or other suppliers.
  • a layer 3 of low-temperature oxide is then deposited, to a thickness of 2000 ⁇ . (For example, this may be done by plasma-enhanced deposition of TEOS.) This produces the structure shown in FIG. 2 B.
  • a second layer 2 of SOG is then be spun on and cured, to provide an additional thickness of e.g. 3000 ⁇ in flat areas.
  • a global etchback step is then performed, to remove the SOG and TEOS from flat areas.
  • the resulting surface contour as shown in FIG. 2C , provides improved filling of the recessed areas.
  • the combination of slightly different materials reduces susceptibility to cracking.
  • FIG. 2C shows exactly 100% etchback, but of course the degree of etchback can be varied if desired.
  • FIGS. 3A-3C show steps in a second embodiment of the invention. This may be particularly advantageous with more extreme topologies.
  • the recessed areas have widths of 0.8 ⁇ m each, are spaced on a minimum pitch of 1.6 ⁇ m, and have a maximum depth of 2 ⁇ m. (Of course, these numbers are merely illustrative.)
  • a first layer 1 of SOG is spun on and cured to produce a thickness of 2000 ⁇ over flat areas, as shown in FIG. 3 A.
  • a layer 3 of low-temperature oxide is then deposited, to a thickness of 3000 ⁇ . (For example, this may be done by plasma-enhanced deposition of TEOS.) This produces the structure shown in FIG. 3 B.
  • a second layer 2 of SOG is then be spun on and cured, to provide an additional thickness of e.g. 2000 ⁇ in flat areas.
  • a global etchback step is then performed, to remove the SOG and TEOS from flat areas.
  • the resulting surface contour as shown in FIG. 3C , provides improved filling of the recessed areas, even under extreme topologies.
  • the combination of slightly different materials reduces susceptibility to cracking.
  • FIG. 3C shows exactly 100% etchback, but of course the degree of etchback can be varied if desired.
  • a plasma oxide before the first layer of spin-on glass. (This is commonly done to prevent direct contact between the SOG and the underlying metallization.) In this embodiment, 1000 ⁇ -5000 ⁇ of (for example) TEOS oxide would be deposited before the first layer of SOG.
  • Processing then continues with deposition of an interlevel dielectric, such as PSG, and conventional further processing steps.
  • an interlevel dielectric such as PSG
  • One particular advantage of the disclosed invention is that it can be very easily implemented (in at least some processes) by a simple transposition of steps (depositing the low-temperature oxide before, rather than after, the second layer of spin-on glass).
  • FIG. 4 shows a sample device structure incorporating a planarization layer according to the disclosed innovations.
  • the partially fabricated device structure included active devices 12 in a substrate 10 , including polysilicon lines 14 .
  • Field oxide 13 provides lateral separation active devices.
  • Metal lines 18 overlie a first interlevel dielectric 16 (e.g. of BPSG over TEOS), and make contact to active device areas at contact locations 20 . (This provides the starting structure on which planarization is performed as described above.)
  • a planarization layer 22 is then deposited, by the techniques described above, to reduce or eliminate the topographical excursions of the structure.
  • An interlevel dielectric 24 overlies the planarization layer 22 (and the rest of the planarized structure), and includes via holes 25 through which a second metal layer 26 contacts the first metal layer 18 .
  • the structure shown can be topped by a protective overcoat (not shown) through which holes are etched to expose locations of contact pads in the second metal layer.
  • the disclosed innovative steps have been described in the context of via formation (e.g. forming connections from second metal to first metal, or third metal to second metal). Due to the accumulated topographical excursions, planarization is especially desirable at these stages. However, the disclosed innovative concepts can also be applied to planarization of lower levels as well.
  • the disclosed innovative concepts can also be applied to other spin-on materials, such as polyimide or polymethylmethacrylate.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Power Engineering (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Chemical & Material Sciences (AREA)
  • Plasma & Fusion (AREA)
  • Spectroscopy & Molecular Physics (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Formation Of Insulating Films (AREA)

Abstract

A method for planarizing integrated circuit topographies, wherein, after a first layer of spin-on glass is deposited, a layer of low-temperature oxide is deposited before a second layer of spin-on glass.

Description

This application is a continuation of patent application Ser. No. 08/456,343, filed Jun. 1, 1995 now abandoned which is a continuation of Ser. No. 08/163,043 filed on Dec. 6, 1993 now U.S. Pat. No. 5,435,888.
BACKGROUND AND SUMMARY OF THE INVENTION
The present invention relates to formation and structures for interlevel dielectrics in integrated circuit fabrication.
A high degree of planarization is essential in the fabrication of integrated circuits with multiple levels of interconnect. Application of spin-on glass,1 followed by global etch-back, is widely used in the industry to achieve the desired level of surface planarity. However, spin on glass (“SOG”) and SOG etch-back technique are inadequate in a variety of situations where topologies with high aspect ratio and/or more topologies are encountered due to lack of planarization and/or sog cracks.
1Spin-on glass deposition is an example of a “sol-gel” process, which has been used in the semiconductor industry for many years. The unprocessed spin-on-glass material (available in numerous formulations) is a fluid material (actually a gel). After the liquid material is coated onto the face of a wafer, the wafer is rotated at high speed to throw off the excess material. The surface tension and adhesion of the material provides a flat (planarized) surface with a controlled thickness. The liquid material is then baked, to drive off solvents and provide a stable solid silicate glass. See generally, e.g., Dauksher et al., “Three ‘low Dt’ options for planarizing the pre-metal dielectric on an advanced double poly BiCMOS process,” 139 J. Electrochem Soc 532-6 (1992), which is hereby incorporated by reference.
In most cases, successful planarization of severe topologies is achieved by a single or double SOG deposition+etchback step in the following sequence:
  • a) a layer of dielectric is applied between the underlying surface and SOG.
  • b) application of a layer of SOG and SOG cure;
  • c) application of a second layer of SOG and SOG cure (optional); and
  • d) SOG etchback.
However, in extreme topologies, when the volume of SOG is very large, shrinkage of SOG during planarization and post-planarization processing leads to formation of undesirable cracks or voids.
The proposed method seeks to alleviate the problem of SOG cracking by performing the following operations:
  • a) Conventional dielectric deposition is applied (optional);
  • b) Application of a layer of SOG and SOG cure (as in prior art);
  • c) deposition of a layer of dielectric (e.g. TEOS/ozone deposition, or simple plasma-enhanced-TEOS,2 or plasma-enhanced-silane oxide) with or without dopant can be used to adjust for etch back selectivity between SOG and dielectric. Thicknesses between 1000 Å to 5000 Å can be used.
2“TEOS,” or tetraethoxysilane, is a popular and convenient feedstock for deposition of oxides from the vapor phase.
  • d) application of a second layer of SOG and/or SOG cure: and
  • e) SOG etchback.
This process will leave a layer of dielectric between the 1st and the 2nd SOG layers in locations where conventional planarization technique are likely to crack or void. This provides enhanced reliability.
The thickness of the first SOG layer can be reduced to avoid any undesired effects, such as field inversion of underlying devices or enhanced hot-carrier injection.3
3See, e.g., Lifshitz et al., “Hot-carrier aging of the MOS transistor in the presence of spin-on glass as the interlevel dielectric,” 12 IEEE ELECTRON DEVICE LETTERS 140-2 (March 1991), which is hereby incorporated by reference.
A positive sloped valley is produced for second dielectric deposition. The step coverage will be enhanced due to this positive slope.
The structure provided by these steps has improved resistance to cracking, and improved resistance to other undesirable possible effects of thick spin-on glass layers.
According to a disclosed class of innovative embodiments, there is provided: An integrated circuit fabrication method, comprising the steps of: providing a partially fabricated integrated circuit structure; applying and curing spin-on glass, to form a first dielectric; depositing dielectric material under vacuum conditions, to form a second dielectric layer over said first layer; applying and curing spin-on glass, to form a dielectric stack including a third dielectric layer over said first and second layers; performing a global etchback to substantially remove said dielectric stack from high points of said partially fabricated structure; deposition of an interlevel dielectric; etching holes in said interlevel dielectric in predetermined locations; and depositing and patterning a metallization layer to form a desired pattern of connections, including connections through said holes.
According to a disclosed class of innovative embodiments, there is provided: An integrated circuit fabrication method, comprising the steps of: providing a partially fabricated integrated circuit structure; applying and curing spin-on glass, to form a first dielectric; depositing silicon dioxide under vacuum conditions, to form a second dielectric layer over said first layer; applying and curing spin-on glass, to form a dielectric stack including a third dielectric layer over said first and second layers; performing a global etchback to substantially remove said dielectric stack from high points of said partially fabricated structure; deposition of an interlevel dielectric; etching holes in said interlevel dielectric in predetermined locations; and depositing and patterning a metallization layer to form a desired pattern of connections, including connections through said holes.
According to a disclosed class of innovative embodiments, there is provided: An integrated circuit fabrication method, comprising the steps of: providing a partially fabricated integrated circuit structure; applying and curing spin-on glass, to form a first dielectric layer; depositing dielectric material under vacuum conditions, to form a second dielectric layer over said first layer, said second dielectric layer having a thickness equal to or less than said first layer; applying and curing spin-on glass, to form a dielectric stack including a third dielectric layer over said first and second layers, said third dielectric layer having a thickness equal to or greater than said second layer; performing a global etchback to substantially remove said dielectric stack from high points of said partially fabricated structure; deposition of an interlevel dielectric; etching holes in said interlevel dielectric in predetermined locations; and depositing and patterning a metallization layer to form a desired pattern of connections, including connections through said holes.
According to a disclosed class of innovative embodiments, there is provided: An integrated circuit, comprising: an active device structure, including therein a substrate, active device structures, isolation structures, and one or more patterned thin film conductor layers including an uppermost conductor layer; and a planarization structure, overlying recessed portions of said active device structure, comprising a layer of sol-gel-deposited dielectric overlain by a layer of vacuum-deposited dielectric overlain by a further layer of sol-gel-deposited dielectric; an interlevel dielectric overlying said planarization structure and said active device structure, and having via holes therein which extend to selected locations of said uppermost conductor layer; and an additional thin-film patterned conductor layer which overlies said interlevel dielectric and extends through said via holes to said selectred locations of said uppermost conductor layer.
BRIEF DESCRIPTION OF THE DRAWING
The present invention will be described with reference to the accompanying drawings, which show important sample embodiments of the invention and which are incorporated in the specification hereof by reference, wherein:
FIGS. 1A-1C show steps in a conventional process;
FIGS. 2A-2C show steps in a first embodiment of the invention;
FIGS. 3A-3C show steps in a second embodiment of the invention.
FIG. 4 shows a sample device structure incorporating a planarization layer according to the disclosed innovations.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
The numerous innovative teachings of the present application will be described with particular reference to the presently preferred embodiment. However, it should be understood that this class of embodiments provides only a few examples of the many advantageous uses of the innovative teachings herein. In general, statements made in the specification of the present application do not necessarily delimit any of the various claimed inventions. Moreover, some statements may apply to some inventive features but not to others.
The disclosed process steps can be applied, for example, after fabrication of the first metal layer. Thus, the starting structure would be patterned metallization lines running over an interlevel dielectric which includes contact holes, and also has topographical excursions due to the underlying polysilicon layer(s) and field oxide layer. The maximum topographical excursion will include contributions from all of these. (However, the disclosed innovations can also be applied after fabrication of the second metal layer, before deposition of a third metal layer.)
FIGS. 1A-1C show steps in a conventional process. The starting structure will of course be defined by the previous process steps; but assume, for example, that the recesses have widths of 0.8 μm each, are spaced on a minimum pitch of 1.6 μm, and have a maximum depth of 1 μm. (Of course, these numbers are merely illustrative.)
As shown in FIG. 1A, a first layer 1 of SOG would be spun on and cured, to a thickness of e.g. 3000 Å in flat areas. (The thickness is substantially more in recessed areas ) As is well known to those of ordinary skill, the thickness of the SOG is determined by the individual composition and by the spin rate. As seen in FIG. 1A, a single deposition of SOG is not enough to fill the recesses.
As shown in FIG. 1B, a second layer 2 of SOG would then be spun on and cured, to provide an additional thickness of e.g. 3000 Å in flat areas.
A global etchback step is then performed, to remove the SOG from flat areas. The resulting surface contour, as shown in FIG. 1C, is susceptible to cracking.
FIGS. 2A-2C show steps in a first embodiment of the invention. Assume that the same recess dimensions are used as in FIGS. 1A-1C. Again, the specific dimensions and parameters given here are merely illustrative, and do not delimit the invention.
A first layer 1 of SOG is deposited as in FIG. 1A. That is, for example, a siloxane-based spin-on glass4 is spun on to a thickness of 2000 Å over flat areas, and is then cured for 60 minutes at 425° C.
4Such materials may be obtained, for example, from Ohka America™ or Allied Signal™ or other suppliers.
A layer 3 of low-temperature oxide is then deposited, to a thickness of 2000 Å. (For example, this may be done by plasma-enhanced deposition of TEOS.) This produces the structure shown in FIG. 2B.
A second layer 2 of SOG is then be spun on and cured, to provide an additional thickness of e.g. 3000 Å in flat areas.
A global etchback step is then performed, to remove the SOG and TEOS from flat areas. The resulting surface contour, as shown in FIG. 2C, provides improved filling of the recessed areas. Moreover, the combination of slightly different materials (SOG and low-temperature oxide) reduces susceptibility to cracking.
For simplicity, the drawing of FIG. 2C shows exactly 100% etchback, but of course the degree of etchback can be varied if desired.
FIGS. 3A-3C show steps in a second embodiment of the invention. This may be particularly advantageous with more extreme topologies. In this embodiment, assume, for example, that the recessed areas have widths of 0.8 μm each, are spaced on a minimum pitch of 1.6 μm, and have a maximum depth of 2 μm. (Of course, these numbers are merely illustrative.)
A first layer 1 of SOG is spun on and cured to produce a thickness of 2000 Å over flat areas, as shown in FIG. 3A.
A layer 3 of low-temperature oxide is then deposited, to a thickness of 3000 Å. (For example, this may be done by plasma-enhanced deposition of TEOS.) This produces the structure shown in FIG. 3B.
A second layer 2 of SOG is then be spun on and cured, to provide an additional thickness of e.g. 2000 Å in flat areas.
A global etchback step is then performed, to remove the SOG and TEOS from flat areas. The resulting surface contour, as shown in FIG. 3C, provides improved filling of the recessed areas, even under extreme topologies. Moreover, the combination of slightly different materials (SOG and low-temperature oxide) reduces susceptibility to cracking.
For simplicity, the drawing of FIG. 3C shows exactly 100% etchback, but of course the degree of etchback can be varied if desired.
In alternative embodiments, it is also possible to deposit a plasma oxide before the first layer of spin-on glass. (This is commonly done to prevent direct contact between the SOG and the underlying metallization.) In this embodiment, 1000 Å-5000 Å of (for example) TEOS oxide would be deposited before the first layer of SOG.
Processing then continues with deposition of an interlevel dielectric, such as PSG, and conventional further processing steps.
One particular advantage of the disclosed invention is that it can be very easily implemented (in at least some processes) by a simple transposition of steps (depositing the low-temperature oxide before, rather than after, the second layer of spin-on glass).
FIG. 4 shows a sample device structure incorporating a planarization layer according to the disclosed innovations. In this example, the partially fabricated device structure included active devices 12 in a substrate 10, including polysilicon lines 14. Field oxide 13 provides lateral separation active devices. Metal lines 18 overlie a first interlevel dielectric 16 (e.g. of BPSG over TEOS), and make contact to active device areas at contact locations 20. (This provides the starting structure on which planarization is performed as described above.) A planarization layer 22 is then deposited, by the techniques described above, to reduce or eliminate the topographical excursions of the structure. An interlevel dielectric 24 overlies the planarization layer 22 (and the rest of the planarized structure), and includes via holes 25 through which a second metal layer 26 contacts the first metal layer 18. The structure shown can be topped by a protective overcoat (not shown) through which holes are etched to expose locations of contact pads in the second metal layer.
FURTHER MODIFICATIONS AND VARIATIONS
It will be recognized by those skilled in the art that the innovative concepts disclosed in the present application can be applied in a wide variety of contexts. Moreover, the preferred implementation can be modified in a tremendous variety of ways. Accordingly, it should be understood that the modifications and variations suggested below and above are merely illustrative. These examples may help to show some of the scope of the inventive concepts, but these examples do not nearly exhaust the full scope of variations in the disclosed novel concepts.
The disclosed innovative steps have been described in the context of via formation (e.g. forming connections from second metal to first metal, or third metal to second metal). Due to the accumulated topographical excursions, planarization is especially desirable at these stages. However, the disclosed innovative concepts can also be applied to planarization of lower levels as well.
The disclosed innovative concepts can also be applied to other spin-on materials, such as polyimide or polymethylmethacrylate.
As will be recognized by those skilled in the art, the innovative concepts described in the present application can be modified and varied over a tremendous range of applications, and accordingly the scope of patented subject matter is not limited by any of the specific exemplary teachings given.

Claims (29)

1. An integrated circuit manufactured by the method comprising the acts of:
(a.) providing a partially fabricated integrated circuit structure;
(b.) applying and curing spin-on glass, to form a first dielectric layer;
(c.) depositing dielectric material, to form a second dielectric layer over said first dielectric layer;
(d.) applying and curing spin-on glass, to form a third dielectric layer, to produce a stack including said third dielectric layer over said first and second dielectric layers;
(e.) performing a global etchback to substantially remove portions of said dielectric stack from high points of said partially fabricated structure, wherein at least a portion of said third dielectric layer remains after said global etchback;
(f.) deposition of an interlevel dielectric at least over said remaining third dielectric layer;
(g.) etching holes in said interlevel dielectric in predetermined locations; and
(h.) depositing and patterning a metallization layer to form a desired pattern of connections, including connections through said holes.
2. The integrated circuit of claim 1, wherein said deposition step (c.) is plasma-enhanced.
3. The integrated circuit of claim 1, wherein said deposition step (c.) uses TEOS as a source gas.
4. The integrated circuit of claim 1, comprising the additional step of applying a passivating dielectric, under vacuum conditions, after said step (a.) and Am before said deposition step (b.).
5. The integrated circuit of claim 1, Hi wherein said deposition step (b.) applies said spin-on glass with a thickness in the range of 1000-5000 Å inclusive.
6. The integrated circuit of claim 1, wherein said deposition step (d.) applies said spin-on glass with a thickness in the range of 1000-5000 Å inclusive.
7. The integrated circuit of claim 1, wherein said interlevel dielectric is a doped silicate glass.
8. An integrated circuit manufactured by the method comprising the acts of:
(a.) providing a partially fabricated integrated circuit structure;
(b.) applying and curing spin-on glass, to form a first dielectric layer;
(c.) depositing silicon dioxide, to form a second dielectric layer over said first dielectric layer;
(d.) applying and curing spin-on glass, to form a third dielectric layer to produce a dielectric stack including said third dielectric layer over said first and second layers;
(e.) performing a global etchback to substantially remove said dielectric stack from high points of said partially fabricated structure, wherein at least a portion of said spin-on glass of said third dielectric layer remains after said global etchback;
(f.) deposition of an interlevel dielectric at least over said remaining spin-on glass of said third dielectric layer;
(g.) etching holes in said interlevel dielectric in predetermined locations; and
(h.) depositing and patterning a metallization layer to form a desired pattern of connections, including connections through said holes.
9. The integrated circuit of claim 8, wherein said deposition step (c.) is plasma-enhanced.
10. The integrated circuit of claim 8, wherein said deposition step (c.) uses TEOS as a source gas.
11. The integrated circuit of claim 8, comprising the additional step of applying a passivating dielectric, under vacuum conditions, after said step (a.) and before said deposition step (b.).
12. The integrated circuit of claim 8, wherein said deposition step (b.) applies said spin-on glass with a thickness in the range of 1000-5000 Å inclusive.
13. The integrated circuit of claim 8, wherein said deposition step (d.) applies said spin-on glass with a thickness in the range of 1000-5000 Å inclusive.
14. The integrated circuit of claim 8, wherein said interlevel dielectric is a doped silicate glass.
15. An integrated circuit manufactured by the method comprising the acts of:
(a.) providing a partially fabricated integrated circuit structure;
(b.) applying and curing spin-on glass, to form a first dielectric layer;
(c.) depositing dielectric material, to form a second dielectric layer over said first dielectric layer, said second dielectric layer having a thickness equal to or less than said first dielectric layer;
(d.) applying and curing spin-on glass, to form a third dielectric layer to produce a dielectric stack including said third dielectric layer over said first and second dielectric layers, said third dielectric layer having a thickness equal to or greater than said second layer;
(e.) performing a global etchback to substantially remove said dielectric stack from high points of said partially fabricated structure, wherein at least a portion of said third dielectric layer remains after said global etchback;
(f.) deposition of an interlevel dielectric at least over said remaining second dielectric layer;
(g.) etching holes in said interlevel dielectric in predetermined locations; and
(h.) depositing and patterning a metallization layer to form a desired pattern of connections, including connections through said holes.
16. The integrated circuit of claim 15, wherein said deposition step (c.) is plasma-enhanced.
17. The integrated circuit of claim 15, wherein said deposition step (c.) uses TEOS as a source gas.
18. The integrated circuit of claim 15, comprising the additional step of applying a passivating dielectric, under vacuum conditions, after said step (a.) and before said deposition step (b.).
19. The integrated circuit of claim 15, wherein said deposition step (b.) applies said spin-on glass with a thickness in the range of 1000-5000 Å inclusive.
20. The integrated circuit of claim 15, wherein said interlevel dielectric is a doped silicate glass.
21. The integrated circuit of claim 15, wherein said deposition step (d.) applies said spin-on glass with a thickness in the range of 1000-5000 Å inclusive.
22. An integrated circuit, comprising:
(a.) an active device structure, including therein a substrate, active device structures, isolation structures, and one or more patterned thin film conductor layers including an uppermost conductor layer; and
(b.) a planarization structure, overlying recessed portions of said active device structure, comprising a layer of sol-gel-deposited dielectric overlain by a layer of vacuum-deposited dielectric overlain by a further layer of sol-gel-deposited dielectric;
(c.) an interlevel dielectric overlying said planarization structure and said active device structure, and having via holes therein which extend to selected locations of said uppermost conductor layer; and
(d.) an additional thin-film patterned conductor layer which overlies said interlevel dielectric and extends through said via holes to said selected locations of said uppermost conductor layer.
23. A semiconductor structure, comprising:
a substrate;
a first layer of inorganic spin-on glass disposed on the substrate;
a first dielectric disposed on the first layer; and
a planarized second layer of inorganic spin-on glass disposed on the first dielectric.
24. The semiconductor structure of claim 23, further comprising:
a second dielectric disposed on the substrate; and
wherein the first layer of spin-on glass is disposed on the second dielectric.
25. The semiconductor structure of claim 23, further comprising:
a metal layer disposed on the substrate; and
wherein the first layer of spin-on glass is disposed on the metal layer.
26. The semiconductor structure of claim 23, further comprising:
a metal layer disposed on the substrate;
a second dielectric disposed on the metal layer; and
wherein the first layer of spin-on glass is disposed on the second dielectric.
27. The semiconductor structure of claim 23 wherein the first dielectric comprises a low-temperature oxide.
28. The semiconductor structure of claim 23, further comprising a planarized boundary that includes the planarized second layer of spin-on glass and a planarized portion of the first dielectric.
29. The semiconductor structure of claim 23, further comprising a planarized boundary that includes the planarized second layer of spin-on glass, a planarized portion of the first dielectric, and a planarized portion of the first layer of spin-on glass.
US09/998,595 1993-12-06 2001-11-16 Enhanced planarization technique for an integrated circuit Expired - Lifetime USRE39690E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/998,595 USRE39690E1 (en) 1993-12-06 2001-11-16 Enhanced planarization technique for an integrated circuit

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US08/163,043 US5435888A (en) 1993-12-06 1993-12-06 Enhanced planarization technique for an integrated circuit
US45634395A 1995-06-01 1995-06-01
US09/007,668 US5986330A (en) 1993-12-06 1998-01-15 Enhanced planarization technique for an integrated circuit
US09/998,595 USRE39690E1 (en) 1993-12-06 2001-11-16 Enhanced planarization technique for an integrated circuit

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/007,668 Reissue US5986330A (en) 1993-12-06 1998-01-15 Enhanced planarization technique for an integrated circuit

Publications (1)

Publication Number Publication Date
USRE39690E1 true USRE39690E1 (en) 2007-06-12

Family

ID=22588229

Family Applications (5)

Application Number Title Priority Date Filing Date
US08/163,043 Expired - Lifetime US5435888A (en) 1993-12-06 1993-12-06 Enhanced planarization technique for an integrated circuit
US08/679,946 Expired - Lifetime US5633534A (en) 1993-12-06 1996-07-15 Integrated circuit with enhanced planarization
US08/976,760 Expired - Lifetime US5837613A (en) 1993-12-06 1997-11-24 Enhanced planarization technique for an integrated circuit
US09/007,668 Ceased US5986330A (en) 1993-12-06 1998-01-15 Enhanced planarization technique for an integrated circuit
US09/998,595 Expired - Lifetime USRE39690E1 (en) 1993-12-06 2001-11-16 Enhanced planarization technique for an integrated circuit

Family Applications Before (4)

Application Number Title Priority Date Filing Date
US08/163,043 Expired - Lifetime US5435888A (en) 1993-12-06 1993-12-06 Enhanced planarization technique for an integrated circuit
US08/679,946 Expired - Lifetime US5633534A (en) 1993-12-06 1996-07-15 Integrated circuit with enhanced planarization
US08/976,760 Expired - Lifetime US5837613A (en) 1993-12-06 1997-11-24 Enhanced planarization technique for an integrated circuit
US09/007,668 Ceased US5986330A (en) 1993-12-06 1998-01-15 Enhanced planarization technique for an integrated circuit

Country Status (4)

Country Link
US (5) US5435888A (en)
EP (1) EP0657925B1 (en)
JP (1) JPH07201997A (en)
DE (1) DE69425636T2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070059898A1 (en) * 2005-09-09 2007-03-15 Dong-Suk Shin Semiconductor devices including trench isolation structures and methods of forming the same
US20080157191A1 (en) * 2006-12-28 2008-07-03 Hynix Semiconductor Inc. Semiconductor device having recess channel structure and method for manufacturing the same
US20100078757A1 (en) * 2008-09-29 2010-04-01 Hynix Semiconductor Inc. Semiconductor device having recess gate and isolation structure and method for fabricating the same
US9252080B1 (en) * 2014-10-15 2016-02-02 Globalfoundries Inc. Dielectric cover for a through silicon via

Families Citing this family (61)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5435888A (en) * 1993-12-06 1995-07-25 Sgs-Thomson Microelectronics, Inc. Enhanced planarization technique for an integrated circuit
DE4432294A1 (en) 1994-09-12 1996-03-14 Telefunken Microelectron Process for reducing the surface recombination speed in silicon
US5534731A (en) * 1994-10-28 1996-07-09 Advanced Micro Devices, Incorporated Layered low dielectric constant technology
JP3369817B2 (en) * 1995-06-23 2003-01-20 三菱電機株式会社 Semiconductor device
US5631197A (en) * 1995-08-30 1997-05-20 Taiwan Semiconductor Manufacturing Company, Ltd Sacrificial etchback layer for improved spin-on-glass planarization
US5770469A (en) * 1995-12-29 1998-06-23 Lam Research Corporation Method for forming semiconductor structure using modulation doped silicate glasses
US5691247A (en) * 1996-12-19 1997-11-25 Tower Semiconductor Ltd. Method for depositing a flow fill layer on an integrated circuit wafer
US5850105A (en) 1997-03-21 1998-12-15 Advanced Micro Devices, Inc. Substantially planar semiconductor topography using dielectrics and chemical mechanical polish
JP3909912B2 (en) * 1997-05-09 2007-04-25 東京応化工業株式会社 Silica-based thick film coating method
US5814564A (en) * 1997-05-15 1998-09-29 Vanguard International Semiconductor Corporation Etch back method to planarize an interlayer having a critical HDP-CVD deposition process
JP2000031488A (en) * 1997-08-26 2000-01-28 Semiconductor Energy Lab Co Ltd Semiconductor device and manufacture thereof
GB9718931D0 (en) * 1997-09-05 1997-11-12 Imperial College Sol gel process
US6114219A (en) * 1997-09-15 2000-09-05 Advanced Micro Devices, Inc. Method of manufacturing an isolation region in a semiconductor device using a flowable oxide-generating material
US5918152A (en) * 1997-09-19 1999-06-29 Chartered Semiconductor Manufacturing, Ltd. Gap filling method using high pressure
US6054390A (en) * 1997-11-05 2000-04-25 Chartered Semiconductor Manufacturing Ltd. Grazing incident angle processing method for microelectronics layer fabrication
US5933747A (en) * 1997-12-18 1999-08-03 Advanced Micro Devices, Inc. Method and structure for an advanced isolation spacer shell
US6376359B1 (en) * 1998-03-18 2002-04-23 United Microelectronics Corp. Method of manufacturing metallic interconnect
US6017780A (en) * 1998-07-06 2000-01-25 Chartered Semiconductor Manufacturing, Ltd. Passivation scheme for LCD and other applications
US6114220A (en) * 1998-11-18 2000-09-05 United Microelectronics Corp. Method of fabricating a shallow trench isolation
US6008108A (en) * 1998-12-07 1999-12-28 United Microelectronics Corp. Method of fabricating a shallow-trench isolation structure in an integrated circuit
US6204149B1 (en) * 1999-05-26 2001-03-20 Micron Technology, Inc. Methods of forming polished material and methods of forming isolation regions
US6303043B1 (en) * 1999-07-07 2001-10-16 United Microelectronics Corp. Method of fabricating preserve layer
US6465325B2 (en) * 2001-02-27 2002-10-15 Fairchild Semiconductor Corporation Process for depositing and planarizing BPSG for dense trench MOSFET application
KR100512167B1 (en) * 2001-03-12 2005-09-02 삼성전자주식회사 Method of forming trench type isolation layer
KR100428805B1 (en) * 2001-08-09 2004-04-28 삼성전자주식회사 Structure of Trench Isolation and Method of Forming The Same
US6503848B1 (en) 2001-11-20 2003-01-07 Taiwan Semiconductor Manufacturing Company Method of forming a smooth polysilicon surface using a soft etch to enlarge the photo lithography window
JP2004022575A (en) * 2002-06-12 2004-01-22 Sanyo Electric Co Ltd Semiconductor device
US7323417B2 (en) * 2004-09-21 2008-01-29 Molecular Imprints, Inc. Method of forming a recessed structure employing a reverse tone process
WO2005065144A2 (en) * 2003-12-19 2005-07-21 Third Dimension (3D) Semiconductor, Inc. Planarization method of manufacturing a superjunction device
US7023069B2 (en) * 2003-12-19 2006-04-04 Third Dimension (3D) Semiconductor, Inc. Method for forming thick dielectric regions using etched trenches
WO2005065140A2 (en) * 2003-12-19 2005-07-21 Third Dimension (3D) Semiconductor, Inc. Method of manufacturing a superjunction device with conventional terminations
KR20070029655A (en) * 2003-12-19 2007-03-14 써드 디멘존 세미컨덕터, 인코포레이티드 A method for manufacturing a superjunction device with wide mesas
EP1721344A4 (en) * 2003-12-19 2009-06-10 Third Dimension 3D Sc Inc Method of manufacturing a superjunction device
US8989523B2 (en) 2004-01-22 2015-03-24 Vescent Photonics, Inc. Liquid crystal waveguide for dynamically controlling polarized light
US20050271325A1 (en) * 2004-01-22 2005-12-08 Anderson Michael H Liquid crystal waveguide having refractive shapes for dynamically controlling light
US8860897B1 (en) 2004-01-22 2014-10-14 Vescent Photonics, Inc. Liquid crystal waveguide having electric field orientated for controlling light
US7720116B2 (en) * 2004-01-22 2010-05-18 Vescent Photonics, Inc. Tunable laser having liquid crystal waveguide
US8463080B1 (en) 2004-01-22 2013-06-11 Vescent Photonics, Inc. Liquid crystal waveguide having two or more control voltages for controlling polarized light
US7205244B2 (en) 2004-09-21 2007-04-17 Molecular Imprints Patterning substrates employing multi-film layers defining etch-differential interfaces
US7547504B2 (en) 2004-09-21 2009-06-16 Molecular Imprints, Inc. Pattern reversal employing thick residual layers
TWI401749B (en) * 2004-12-27 2013-07-11 Third Dimension 3D Sc Inc Process for high voltage superjunction termination
US7439583B2 (en) * 2004-12-27 2008-10-21 Third Dimension (3D) Semiconductor, Inc. Tungsten plug drain extension
US20090026586A1 (en) * 2005-04-22 2009-01-29 Icemos Technology Corporation Superjunction Device Having Oxide Lined Trenches and Method for Manufacturing a Superjunction Device Having Oxide Lined Trenches
US7446018B2 (en) * 2005-08-22 2008-11-04 Icemos Technology Corporation Bonded-wafer superjunction semiconductor device
US7570320B1 (en) 2005-09-01 2009-08-04 Vescent Photonics, Inc. Thermo-optic liquid crystal waveguides
US7259102B2 (en) * 2005-09-30 2007-08-21 Molecular Imprints, Inc. Etching technique to planarize a multi-layer structure
US8580651B2 (en) * 2007-04-23 2013-11-12 Icemos Technology Ltd. Methods for manufacturing a trench type semiconductor device having a thermally sensitive refill material
US7723172B2 (en) * 2007-04-23 2010-05-25 Icemos Technology Ltd. Methods for manufacturing a trench type semiconductor device having a thermally sensitive refill material
US20080272429A1 (en) * 2007-05-04 2008-11-06 Icemos Technology Corporation Superjunction devices having narrow surface layout of terminal structures and methods of manufacturing the devices
US8012806B2 (en) * 2007-09-28 2011-09-06 Icemos Technology Ltd. Multi-directional trenching of a die in manufacturing superjunction devices
KR100891535B1 (en) * 2007-10-26 2009-04-03 주식회사 하이닉스반도체 Method for manufacturing isolation layer of semiconductor device
KR100891533B1 (en) * 2007-10-26 2009-04-03 주식회사 하이닉스반도체 Method for forming isolation layer of semiconductor device
US7846821B2 (en) * 2008-02-13 2010-12-07 Icemos Technology Ltd. Multi-angle rotation for ion implantation of trenches in superjunction devices
US8030133B2 (en) 2008-03-28 2011-10-04 Icemos Technology Ltd. Method of fabricating a bonded wafer substrate for use in MEMS structures
US9366938B1 (en) 2009-02-17 2016-06-14 Vescent Photonics, Inc. Electro-optic beam deflector device
US8995038B1 (en) 2010-07-06 2015-03-31 Vescent Photonics, Inc. Optical time delay control device
US8946814B2 (en) 2012-04-05 2015-02-03 Icemos Technology Ltd. Superjunction devices having narrow surface layout of terminal structures, buried contact regions and trench gates
TWI687987B (en) * 2015-02-17 2020-03-11 愛爾蘭商滿捷特科技公司 Process for filling etched holes
JP6364544B2 (en) 2015-03-30 2018-07-25 三井化学株式会社 Method for manufacturing buried planarization film and method for manufacturing electronic device
US9799529B2 (en) * 2016-03-17 2017-10-24 Taiwan Semiconductor Manufacturing Co., Ltd. Method of planarizing a film layer
US11201122B2 (en) 2018-09-27 2021-12-14 Taiwan Semiconductor Manufacturing Co., Ltd. Method of fabricating semiconductor device with reduced warpage and better trench filling performance

Citations (48)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE410244C (en) * 1924-02-02 1925-02-26 Friedrich Lunow Loose-leaf book with swingably mounted, interlocking strings
US4253907A (en) * 1979-03-28 1981-03-03 Western Electric Company, Inc. Anisotropic plasma etching
GB2083948A (en) * 1980-09-15 1982-03-31 Gen Electric Method of making integrated circuits
US4354896A (en) * 1980-08-05 1982-10-19 Texas Instruments Incorporated Formation of submicron substrate element
US4384938A (en) * 1982-05-03 1983-05-24 International Business Machines Corporation Reactive ion etching chamber
EP0111706A1 (en) * 1982-12-07 1984-06-27 International Business Machines Corporation Sidewall isolation for gate of field effect transistor and process for the formation thereof
JPS6058635A (en) * 1983-09-12 1985-04-04 Toshiba Corp Manufacture of semiconductor device
JPS6126240A (en) * 1984-07-17 1986-02-05 Hitachi Ltd Method of dielectric isolation
GB2167901A (en) * 1981-10-22 1986-06-04 Sharp Kk Thin-film electroluminescent display panel
EP0185787A1 (en) * 1984-12-21 1986-07-02 Deutsche ITT Industries GmbH Plastic encapsulated semiconductor component
JPS61232646A (en) * 1985-04-09 1986-10-16 Nec Corp Resin-sealed type semiconductor integrated circuit device
US4654112A (en) * 1984-09-26 1987-03-31 Texas Instruments Incorporated Oxide etch
US4657628A (en) * 1985-05-01 1987-04-14 Texas Instruments Incorporated Process for patterning local interconnects
US4660278A (en) * 1985-06-26 1987-04-28 Texas Instruments Incorporated Process of making IC isolation structure
JPS62106645A (en) * 1985-11-01 1987-05-18 Fujitsu Ltd Element isolating method for integrated circuit
US4676867A (en) * 1986-06-06 1987-06-30 Rockwell International Corporation Planarization process for double metal MOS using spin-on glass as a sacrificial layer
US4707218A (en) * 1986-10-28 1987-11-17 International Business Machines Corporation Lithographic image size reduction
US4721548A (en) * 1987-05-13 1988-01-26 Intel Corporation Semiconductor planarization process
US4755476A (en) * 1985-12-17 1988-07-05 Siemens Aktiengesellschaft Process for the production of self-adjusted bipolar transistor structures having a reduced extrinsic base resistance
JPS63293946A (en) * 1987-05-27 1988-11-30 Matsushita Electric Ind Co Ltd Manufacture of semiconductor device
US4792534A (en) * 1985-12-25 1988-12-20 Kabushiki Kaisha Toshiba Method of manufacturing a semiconductor device involving sidewall spacer formation
US4801350A (en) * 1986-12-29 1989-01-31 Motorola, Inc. Method for obtaining submicron features from optical lithography technology
US4801560A (en) * 1987-10-02 1989-01-31 Motorola Inc. Semiconductor processing utilizing carbon containing thick film spin-on glass
US4824767A (en) * 1986-01-09 1989-04-25 Intel Corporation Dual glass contact process
EP0327412A1 (en) * 1988-01-13 1989-08-09 STMicroelectronics S.A. Passivation process of a integrated circuit
US4894351A (en) * 1988-02-16 1990-01-16 Sprague Electric Company Method for making a silicon IC with planar double layer metal conductors system
US4912061A (en) * 1988-04-04 1990-03-27 Digital Equipment Corporation Method of forming a salicided self-aligned metal oxide semiconductor device using a disposable silicon nitride spacer
GB2227452A (en) * 1989-01-20 1990-08-01 Charles Howard Ensor Display device
US4962414A (en) * 1988-02-11 1990-10-09 Sgs-Thomson Microelectronics, Inc. Method for forming a contact VIA
US4986878A (en) * 1988-07-19 1991-01-22 Cypress Semiconductor Corp. Process for improved planarization of the passivation layers for semiconductor devices
US5003062A (en) * 1990-04-19 1991-03-26 Taiwan Semiconductor Manufacturing Co. Semiconductor planarization process for submicron devices
US5063176A (en) * 1989-05-30 1991-11-05 Hyundai Electronics Industries Co., Ltd. Fabrication of contact hole using an etch barrier layer
US5068711A (en) * 1989-03-20 1991-11-26 Fujitsu Limited Semiconductor device having a planarized surface
JPH0492453A (en) * 1990-08-08 1992-03-25 Seiko Epson Corp Semiconductor device
US5110763A (en) * 1990-01-29 1992-05-05 Yamaha Corporation Process of fabricating multi-level wiring structure, incorporated in semiconductor device
US5117273A (en) * 1990-11-16 1992-05-26 Sgs-Thomson Microelectronics, Inc. Contact for integrated circuits
EP0491408A2 (en) * 1990-11-20 1992-06-24 Consorzio per la Ricerca sulla Microelettronica nel Mezzogiorno - CoRiMMe Process for making planarized sub-micrometric trenches in integrated circuits
US5158910A (en) * 1990-08-13 1992-10-27 Motorola Inc. Process for forming a contact structure
US5166088A (en) * 1990-07-03 1992-11-24 Sharp Kabushiki Kaisha Method of manufacturing semiconductor device contact vias in layers comprising silicon nitride and glass
US5244841A (en) * 1988-11-10 1993-09-14 Applied Materials, Inc. Method for planarizing an integrated circuit structure using low melting inorganic material and flowing while depositing
US5250472A (en) * 1992-09-03 1993-10-05 Industrial Technology Research Institute Spin-on-glass integration planarization having siloxane partial etchback and silicate processes
US5266525A (en) * 1990-08-07 1993-11-30 Seiko Epson Corporation Microelectronic interlayer dielectric structure and methods of manufacturing same
US5310720A (en) * 1992-02-28 1994-05-10 Fujitsu Limited Process for fabricating an integrated circuit device by forming a planarized polysilazane layer and oxidizing to form oxide layer
US5320983A (en) * 1990-02-07 1994-06-14 Mitel Corporation Spin-on glass processing technique for the fabrication of semiconductor devices
US5331117A (en) * 1992-11-12 1994-07-19 Sgs-Thomson Microelectronics, Inc. Method to improve interlevel dielectric planarization
US5399533A (en) * 1993-12-01 1995-03-21 Vlsi Technology, Inc. Method improving integrated circuit planarization during etchback
US5435888A (en) * 1993-12-06 1995-07-25 Sgs-Thomson Microelectronics, Inc. Enhanced planarization technique for an integrated circuit
US5534731A (en) * 1994-10-28 1996-07-09 Advanced Micro Devices, Incorporated Layered low dielectric constant technology

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4686000A (en) * 1985-04-02 1987-08-11 Heath Barbara A Self-aligned contact process
JPS61292951A (en) * 1985-06-21 1986-12-23 Hitachi Ltd Semiconductor integrated circuit device
JP2523488B2 (en) * 1986-04-18 1996-08-07 株式会社日立製作所 Semiconductor memory device
US4872947A (en) * 1986-12-19 1989-10-10 Applied Materials, Inc. CVD of silicon oxide using TEOS decomposition and in-situ planarization process
GB2207281B (en) * 1987-07-24 1992-02-05 Plessey Co Plc A method of providing refilled trenches
JPH0770623B2 (en) * 1988-07-08 1995-07-31 三菱電機株式会社 Static random access memory device
JP2805765B2 (en) * 1988-09-13 1998-09-30 ソニー株式会社 Semiconductor memory device
US5204288A (en) * 1988-11-10 1993-04-20 Applied Materials, Inc. Method for planarizing an integrated circuit structure using low melting inorganic material
US5083190A (en) * 1989-09-05 1992-01-21 Motorola, Inc. Shared gate CMOS transistor
JPH03133131A (en) * 1989-10-18 1991-06-06 Mitsubishi Electric Corp Semiconductor device
US5159416A (en) * 1990-04-27 1992-10-27 Nec Corporation Thin-film-transistor having schottky barrier
EP0469214A1 (en) * 1990-07-31 1992-02-05 International Business Machines Corporation Method of forming stacked conductive and/or resistive polysilicon lands in multilevel semiconductor chips and structures resulting therefrom
US5290399A (en) * 1991-02-05 1994-03-01 Advanced Micro Devices, Inc. Surface planarizing methods for integrated circuit devices
JPH0574958A (en) * 1991-09-13 1993-03-26 Nec Corp Semiconductor device and manufacture thereof
US5266516A (en) * 1992-01-02 1993-11-30 Chartered Semiconductor Manufacturing Pte Ltd Method for making electrical contact through an opening of one micron or less for CMOS technology
EP0582724A1 (en) * 1992-08-04 1994-02-16 Siemens Aktiengesellschaft Method of CVD deposition of SiO2 layers with local and global planarization on structured silicon substrates
US5373170A (en) * 1993-03-15 1994-12-13 Motorola Inc. Semiconductor memory device having a compact symmetrical layout

Patent Citations (49)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE410244C (en) * 1924-02-02 1925-02-26 Friedrich Lunow Loose-leaf book with swingably mounted, interlocking strings
US4253907A (en) * 1979-03-28 1981-03-03 Western Electric Company, Inc. Anisotropic plasma etching
US4354896A (en) * 1980-08-05 1982-10-19 Texas Instruments Incorporated Formation of submicron substrate element
GB2083948A (en) * 1980-09-15 1982-03-31 Gen Electric Method of making integrated circuits
GB2167901A (en) * 1981-10-22 1986-06-04 Sharp Kk Thin-film electroluminescent display panel
US4384938A (en) * 1982-05-03 1983-05-24 International Business Machines Corporation Reactive ion etching chamber
EP0111706A1 (en) * 1982-12-07 1984-06-27 International Business Machines Corporation Sidewall isolation for gate of field effect transistor and process for the formation thereof
JPS6058635A (en) * 1983-09-12 1985-04-04 Toshiba Corp Manufacture of semiconductor device
JPS6126240A (en) * 1984-07-17 1986-02-05 Hitachi Ltd Method of dielectric isolation
US4654112A (en) * 1984-09-26 1987-03-31 Texas Instruments Incorporated Oxide etch
EP0185787A1 (en) * 1984-12-21 1986-07-02 Deutsche ITT Industries GmbH Plastic encapsulated semiconductor component
JPS61232646A (en) * 1985-04-09 1986-10-16 Nec Corp Resin-sealed type semiconductor integrated circuit device
US4657628A (en) * 1985-05-01 1987-04-14 Texas Instruments Incorporated Process for patterning local interconnects
US4660278A (en) * 1985-06-26 1987-04-28 Texas Instruments Incorporated Process of making IC isolation structure
JPS62106645A (en) * 1985-11-01 1987-05-18 Fujitsu Ltd Element isolating method for integrated circuit
US4755476A (en) * 1985-12-17 1988-07-05 Siemens Aktiengesellschaft Process for the production of self-adjusted bipolar transistor structures having a reduced extrinsic base resistance
US4792534A (en) * 1985-12-25 1988-12-20 Kabushiki Kaisha Toshiba Method of manufacturing a semiconductor device involving sidewall spacer formation
US4824767A (en) * 1986-01-09 1989-04-25 Intel Corporation Dual glass contact process
US4676867A (en) * 1986-06-06 1987-06-30 Rockwell International Corporation Planarization process for double metal MOS using spin-on glass as a sacrificial layer
US4707218A (en) * 1986-10-28 1987-11-17 International Business Machines Corporation Lithographic image size reduction
EP0265638A2 (en) * 1986-10-28 1988-05-04 International Business Machines Corporation Lithographic image size reduction
US4801350A (en) * 1986-12-29 1989-01-31 Motorola, Inc. Method for obtaining submicron features from optical lithography technology
US4721548A (en) * 1987-05-13 1988-01-26 Intel Corporation Semiconductor planarization process
JPS63293946A (en) * 1987-05-27 1988-11-30 Matsushita Electric Ind Co Ltd Manufacture of semiconductor device
US4801560A (en) * 1987-10-02 1989-01-31 Motorola Inc. Semiconductor processing utilizing carbon containing thick film spin-on glass
EP0327412A1 (en) * 1988-01-13 1989-08-09 STMicroelectronics S.A. Passivation process of a integrated circuit
US4962414A (en) * 1988-02-11 1990-10-09 Sgs-Thomson Microelectronics, Inc. Method for forming a contact VIA
US4894351A (en) * 1988-02-16 1990-01-16 Sprague Electric Company Method for making a silicon IC with planar double layer metal conductors system
US4912061A (en) * 1988-04-04 1990-03-27 Digital Equipment Corporation Method of forming a salicided self-aligned metal oxide semiconductor device using a disposable silicon nitride spacer
US4986878A (en) * 1988-07-19 1991-01-22 Cypress Semiconductor Corp. Process for improved planarization of the passivation layers for semiconductor devices
US5244841A (en) * 1988-11-10 1993-09-14 Applied Materials, Inc. Method for planarizing an integrated circuit structure using low melting inorganic material and flowing while depositing
GB2227452A (en) * 1989-01-20 1990-08-01 Charles Howard Ensor Display device
US5068711A (en) * 1989-03-20 1991-11-26 Fujitsu Limited Semiconductor device having a planarized surface
US5063176A (en) * 1989-05-30 1991-11-05 Hyundai Electronics Industries Co., Ltd. Fabrication of contact hole using an etch barrier layer
US5110763A (en) * 1990-01-29 1992-05-05 Yamaha Corporation Process of fabricating multi-level wiring structure, incorporated in semiconductor device
US5320983A (en) * 1990-02-07 1994-06-14 Mitel Corporation Spin-on glass processing technique for the fabrication of semiconductor devices
US5003062A (en) * 1990-04-19 1991-03-26 Taiwan Semiconductor Manufacturing Co. Semiconductor planarization process for submicron devices
US5166088A (en) * 1990-07-03 1992-11-24 Sharp Kabushiki Kaisha Method of manufacturing semiconductor device contact vias in layers comprising silicon nitride and glass
US5266525A (en) * 1990-08-07 1993-11-30 Seiko Epson Corporation Microelectronic interlayer dielectric structure and methods of manufacturing same
JPH0492453A (en) * 1990-08-08 1992-03-25 Seiko Epson Corp Semiconductor device
US5158910A (en) * 1990-08-13 1992-10-27 Motorola Inc. Process for forming a contact structure
US5117273A (en) * 1990-11-16 1992-05-26 Sgs-Thomson Microelectronics, Inc. Contact for integrated circuits
EP0491408A2 (en) * 1990-11-20 1992-06-24 Consorzio per la Ricerca sulla Microelettronica nel Mezzogiorno - CoRiMMe Process for making planarized sub-micrometric trenches in integrated circuits
US5310720A (en) * 1992-02-28 1994-05-10 Fujitsu Limited Process for fabricating an integrated circuit device by forming a planarized polysilazane layer and oxidizing to form oxide layer
US5250472A (en) * 1992-09-03 1993-10-05 Industrial Technology Research Institute Spin-on-glass integration planarization having siloxane partial etchback and silicate processes
US5331117A (en) * 1992-11-12 1994-07-19 Sgs-Thomson Microelectronics, Inc. Method to improve interlevel dielectric planarization
US5399533A (en) * 1993-12-01 1995-03-21 Vlsi Technology, Inc. Method improving integrated circuit planarization during etchback
US5435888A (en) * 1993-12-06 1995-07-25 Sgs-Thomson Microelectronics, Inc. Enhanced planarization technique for an integrated circuit
US5534731A (en) * 1994-10-28 1996-07-09 Advanced Micro Devices, Incorporated Layered low dielectric constant technology

Non-Patent Citations (19)

* Cited by examiner, † Cited by third party
Title
"A Margin-Free Contact Process Using an AI303 Etch-Stop Layer for High □□Density Devices", Fukase et al., IEDM, p. 837 (1992). *
"A New Technology for Oxide Contact and Via Etch", by Pete Singer, □□Semiconductor International, p. 36 (1993). □□. *
"A Super Self-Aligned Source/Drain MOSFET," Lau et al., IEDM, p. 358 □□(1987). □□. *
"Advantages of Using Spin on Glass Layer in Interconnection Dielectric Planarization", Microelectronic Engineering, vol. 5 (1986). *
"Doped Silicon Oxide Deposition by Atmospheric Pressure and Low Temperature Chemical Vapor Deposition Using Tetraethoxysilane and Ozone", Fujino et al., J. Electrochem. Society, vol. 138, No. 10, p. 3019 Oct. 1991. *
"Etching Applications and Trends of Dry Etching", Ephrath et al., □□Semiconductor Technology and Computer Systems, Ch. 2, p. 26. 1991. □□. *
"Etching-Applications and Trends of Dry Etching", by L.M. Eprath and G.S. □□ Mathad, Handbook of Advanced Technology and Computer Systems at 27 ff (1988). *
"Hot-Carrier Aging of the MOS Transistor in the Presence of Spin-On Glass as the Interlevel Dielectric", by N. Lifschitz and G. Smolinsky, IEEE Electron Device Letters, vol. 12, No. 3, p. 140 (1991). *
"Plasma Etch Anisotrophy", C.B. Zarowin, J. Electrochem. Soc., Solid-State □□Science and Technology, p. 1144 (1983). *
"Polysilicon Planarization Using Spin-On Glass", S. Ramaswami and A. Nagy, J. Electrochem. Soc., vol. 139, No. 2, p. 591 (1992). *
"Reactive Ion Etching", by B. Gorowitz and R. Saia, 8 VLSI Electronics, □□297ff (1984). *
"The Effect of Plasma Cure Temperature on Spin-On Glass", by H. Namatsu and K. Minegishi, J. Electrochem. Soc., vol. 140, No., p. 140 (1991). *
"Three 'Low Dt' Options for Planarizing the Premetal Dielectric on an Advanced Double Poly BiCMOS Process", by W. Dauksher, M. Miller, and C. Tracey, J. Electrochem. Soc., vol. 139, No. 2, p. 532 (1992). *
Handbook on Semiconductors, (ed. C. Holson), vol. 4, p. 208 (1981). *
IBM Technical Disclosure Bulletin, vol. 29, No. 3, p. 1328, Aug. 1986. □□. *
IBM Technical Disclosure Bulletin, vol. 30, No. 8, p. 252, Jan. 1988. *
Patent Abstracts of Japan, vol. 15, No. 348 (E-1107) Sep. 4, 1991 & JP-A-31 33 131 (Mitsubishi Electric Corp.) Jun. 6, 1991. *
Research Disclosure No. 282, Oct. 1987, Havant GB p. 608, "Spin on Glass □□Insulator Enhancement". *
VLSI Electronics Microstructures Science, vol. 8, ed. Norman Einspruch, p. □□298 (1984). *

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070059898A1 (en) * 2005-09-09 2007-03-15 Dong-Suk Shin Semiconductor devices including trench isolation structures and methods of forming the same
US20080157191A1 (en) * 2006-12-28 2008-07-03 Hynix Semiconductor Inc. Semiconductor device having recess channel structure and method for manufacturing the same
US7833861B2 (en) * 2006-12-28 2010-11-16 Hynix Semiconductor Inc. Semiconductor device having recess channel structure and method for manufacturing the same
US20110057261A1 (en) * 2006-12-28 2011-03-10 Hynix Semiconductor Inc. Semiconductor device having recess channel structure and method for manufacturing the same
US8067799B2 (en) 2006-12-28 2011-11-29 Hynix Semiconductor Inc. Semiconductor device having recess channel structure and method for manufacturing the same
US20100078757A1 (en) * 2008-09-29 2010-04-01 Hynix Semiconductor Inc. Semiconductor device having recess gate and isolation structure and method for fabricating the same
US7737017B2 (en) * 2008-09-29 2010-06-15 Hynix Semiconductor Inc. Semiconductor device having recess gate and isolation structure and method for fabricating the same
US9252080B1 (en) * 2014-10-15 2016-02-02 Globalfoundries Inc. Dielectric cover for a through silicon via
US9524924B2 (en) 2014-10-15 2016-12-20 Globalfoundries Inc. Dielectric cover for a through silicon via

Also Published As

Publication number Publication date
US5435888A (en) 1995-07-25
US5837613A (en) 1998-11-17
EP0657925A1 (en) 1995-06-14
DE69425636T2 (en) 2001-01-25
DE69425636D1 (en) 2000-09-28
US5986330A (en) 1999-11-16
EP0657925B1 (en) 2000-08-23
JPH07201997A (en) 1995-08-04
US5633534A (en) 1997-05-27

Similar Documents

Publication Publication Date Title
USRE39690E1 (en) Enhanced planarization technique for an integrated circuit
US5393708A (en) Inter-metal-dielectric planarization process
US5250472A (en) Spin-on-glass integration planarization having siloxane partial etchback and silicate processes
KR900004264B1 (en) A planarization process for double metal mos using spin-on glass a sacrificial layer
US5003062A (en) Semiconductor planarization process for submicron devices
US5607773A (en) Method of forming a multilevel dielectric
US5393702A (en) Via sidewall SOG nitridation for via filling
US5665657A (en) Spin-on-glass partial etchback planarization process
US6114186A (en) Hydrogen silsesquioxane thin films for low capacitance structures in integrated circuits
US6207554B1 (en) Gap filling process in integrated circuits using low dielectric constant materials
US5804503A (en) Method and structure for reducing microelectronic short circuits using spin-on glass as part of the interlayer dielectric
US6750138B2 (en) Semiconductor device of multi-wiring structure and method of manufacturing the same
US5366850A (en) Submicron planarization process with passivation on metal line
JP3362662B2 (en) Method for manufacturing semiconductor device
US5517062A (en) Stress released VLSI structure by the formation of porous intermetal layer
US5567660A (en) Spin-on-glass planarization by a new stagnant coating method
US5527736A (en) Dimple-free tungsten etching back process
US5930677A (en) Method for reducing microloading in an etchback of spin-on-glass or polymer
US6184123B1 (en) Method to prevent delamination of spin-on-glass and plasma nitride layers using ion implantation
US6037251A (en) Process for intermetal SOG/SOP dielectric planarization
US5817571A (en) Multilayer interlevel dielectrics using phosphorus-doped glass
US5597764A (en) Method of contact formation and planarization for semiconductor processes
US6472751B1 (en) H2 diffusion barrier formation by nitrogen incorporation in oxide layer
JPWO2009022718A1 (en) Interlayer insulating film and wiring structure, and manufacturing method thereof
JPH0637069A (en) Manufacture of semiconductor device

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 12