US9271393B2 - Multilayer wiring base plate and probe card using the same - Google Patents

Multilayer wiring base plate and probe card using the same Download PDF

Info

Publication number
US9271393B2
US9271393B2 US13/943,618 US201313943618A US9271393B2 US 9271393 B2 US9271393 B2 US 9271393B2 US 201313943618 A US201313943618 A US 201313943618A US 9271393 B2 US9271393 B2 US 9271393B2
Authority
US
United States
Prior art keywords
synthetic resin
thin
film resistor
base plate
resin layers
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US13/943,618
Other versions
US20140118017A1 (en
Inventor
Noboru OTABE
Toshinori OMORI
Takayasu SUGAI
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micronics Japan Co Ltd
Original Assignee
Micronics Japan Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micronics Japan Co Ltd filed Critical Micronics Japan Co Ltd
Assigned to KABUSHIKI KAISHA NIHON MICRONICS reassignment KABUSHIKI KAISHA NIHON MICRONICS ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: OMORI, TOSHINORI, OTABE, NOBORU, SUGAI, TAKAYASU
Publication of US20140118017A1 publication Critical patent/US20140118017A1/en
Application granted granted Critical
Publication of US9271393B2 publication Critical patent/US9271393B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0271Arrangements for reducing stress or warp in rigid printed circuit boards, e.g. caused by loads, vibrations or differences in thermal expansion
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R1/00Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
    • G01R1/02General constructional details
    • G01R1/06Measuring leads; Measuring probes
    • G01R1/067Measuring probes
    • G01R1/073Multiple probes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/16Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor
    • H05K1/167Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor incorporating printed resistors
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0302Properties and characteristics in general
    • H05K2201/0317Thin film conductor layer; Thin film passive component
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/06Thermal details
    • H05K2201/068Thermal details wherein the coefficient of thermal expansion is important
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09654Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
    • H05K2201/09781Dummy conductors, i.e. not used for normal transport of current; Dummy electrodes of components

Definitions

  • the subject matter relates to a multilayer wiring base plate in which a thin-film resistor is incorporated and a probe card using the multilayer wiring base plate.
  • Semiconductor ICs such as semiconductor chips are collectively formed on a semiconductor wafer and undergo an electrical test before being separated into respective chips.
  • a probe card to be connected to electrode pads of each semiconductor IC as a device under test is used in general. Respective probes of the probe card contact the corresponding electrode pads of the device under test to cause the device under test to be connected to a tester for the electrical test (for example, refer to Patent Literature 1).
  • a multilayer wiring base plate is used as a probe base plate, and multiple probes are arranged on one surface of the probe base plate.
  • an electrical resistor is incorporated for the purpose of electrical matching such as impedance matching or for the purpose of control of supply power to the respective probes (for example, refer to Patent Literature 2).
  • a thin-film resistor is buried and formed in a synthetic resin layer made of an electrical insulating material as a base material for the wiring base plate.
  • This thin-film resistor is made of a metal material having a smaller linear expansion coefficient than a linear expansion coefficient of the aforementioned synthetic resin layer as a base material for the wiring base plate.
  • the aforementioned thin-film resistor of the probe card results in receiving relatively large stresses repeatedly at a border with the synthetic resin layer in accordance with a difference in the linear expansion coefficient between the thin-film resistor and the synthetic resin layer to which the thin-film resistor is fixed. Such repeated stresses by the temperature shock promote deterioration of the thin-film resistor and cause breakage.
  • Patent Literature 1 Japanese Patent Appln. Public Disclosure No. 2010-151497
  • Patent Literature 2 Japanese Patent Appln. Public Disclosure No. 2008-283131
  • a multilayer wiring base plate includes an insulating plate including a plurality of insulating synthetic resin layers, a wiring circuit provided in the insulating plate, a thin-film resistor formed along at least one of the synthetic resin layers to be buried in the synthetic resin layer and inserted in the wiring circuit, and a heat expansion and contraction restricting layer formed to be buried in the synthetic resin layer adjacent to the synthetic resin layer in which the thin-film resistor is formed to be buried, arranged along the thin-film resistor, and having a smaller linear expansion coefficient than a linear expansion coefficient of the adjacent synthetic resin layers.
  • a probe card includes a multilayer wiring base plate and a plurality of probes projecting from a surface of the multilayer wiring base plate.
  • the multilayer wiring base plate includes an insulating plate including a plurality of insulating synthetic resin layers, a wiring circuit provided in the insulating plate, a thin-film resistor formed along at least one of the synthetic resin layers to be buried in the synthetic resin layer and inserted in the wiring circuit, and a heat expansion and contraction restricting layer formed to be buried in the synthetic resin layer adjacent to the synthetic resin layer in which the thin-film resistor is formed to be buried, arranged along the thin-film resistor, and having a smaller linear expansion coefficient than a linear expansion coefficient of the adjacent synthetic resin layers.
  • the probes are respectively connected to corresponding wiring paths of the wiring circuit.
  • the heat expansion and contraction restricting layer arranged in the synthetic resin layer has a smaller linear expansion coefficient than a linear expansion coefficient of the adjacent synthetic resin layers, the heat expansion and contraction restricting layer effectively restricts heat expansion and contraction of the synthetic resin layer along the thin-film resistor in which the thin-film resistor is buried. Consequently, a heat expansion and contraction difference between the thin-film resistor and the synthetic resin layers surrounding the thin-film resistor caused by a heat expansion coefficient difference between them is restricted.
  • the multilayer wiring base plate is used under heat cycle test conditions, for example, which causes an ambient temperature to be changed significantly as in a conventional case, the heat expansion and contraction difference between the thin-film resistor and the synthetic resin layers caused by the heat expansion coefficient difference between them along with these temperature changes is restricted. Thus, a stress acting on the thin-film resistor by this heat expansion and contraction difference is reduced. As a result, durability of the thin-film resistor of the multilayer wiring base plate is enhanced, and durability of the multilayer wiring base plate and the probe card using this the multilayer wiring base plate is improved.
  • the heat expansion and contraction restricting layer is preferably arranged to be approximately parallel to the thin-film resistor and preferably extends outward from an arranging area of the thin-film resistor, going over the arranging area. Since this enables a stress acting on the thin-film resistor on an interface between the thin-film resistor and the synthetic resin layers surrounding the thin-film resistor to be reduced and dispersed more reliably, a protection effect of the thin-film resistor by the heat expansion and contraction restricting layer can be enhanced.
  • the heat expansion and contraction restricting layer can be made of a metal material.
  • the heat expansion and contraction restricting layer made of the metal material is preferably electrically insulated from the wiring circuit in terms of restriction of noises, restriction of impedance changes, and the like.
  • the heat expansion and contraction restricting layer can be made of an equal metal material to a metal material constituting the wiring circuit. By doing so, the heat expansion and contraction restricting layer can be formed in a process of forming the wiring circuit without adding a dedicated process for forming the heat expansion and contraction restricting layer.
  • connection electrodes connected to the wiring circuit.
  • the connection electrodes as a pair are electrically and mechanically connected to corresponding end portions of the thin-film resistor, respectively.
  • a temperature shock such as a heat cycle test
  • relatively strong stresses are concentrated on connection parts between the thin-film resistor and the connection electrodes as a pair by the heat expansion and contraction difference between the thin-film resistor and the synthetic resin layers surrounding the thin-film resistor.
  • connection electrodes by covering the respective corresponding end portions of the thin-film resistor by the connection electrodes as a pair, contact areas of electrical connection portions between the connection electrodes as a pair and the thin-film resistor can be enlarged, and thus the stresses acting on the end portions of the thin-film resistor can be dispersed effectively at the contact areas. Accordingly, the thin-film resistor can be reliably protected from the stresses acting on the thin-film resistor caused by the heat expansion and contraction.
  • step portions respectively receiving the corresponding end portions of the thin-film resistor can be formed on mutually opposed surfaces of the respective connection electrodes.
  • the pair of connection electrodes can be supported by a wiring circuit that is not subjected to significant heat expansion and contraction as in a case of the synthetic resin layer.
  • the pair of connection electrodes can be supported by a conductive path extending in the synthetic resin layer in a thickness direction of the synthetic resin layer to constitute a part of the wiring circuit.
  • the pair of connection electrodes can be coupled with the wiring circuit more reliably than in a case of connecting the pair of connection electrode to a wiring path extending planarly along the synthetic resin layer to support the connection electrodes, the pair of connection electrodes can be supported more tightly.
  • the heat expansion and contraction restricting layer is formed on a first synthetic resin layer
  • a second synthetic resin layer is formed on the first synthetic resin layer to bury the heat expansion and contraction restricting layer
  • the thin-film resistor is formed on the second synthetic resin layer
  • a third synthetic resin layer burying the thin-film resistor therein is sequentially deposited on the second synthetic resin layer.
  • a via wiring path is formed in a synthetic resin layer to be formed as a lower layer of the first synthetic resin layer, large unevenness may be formed on a surface of the first synthetic resin layer along with formation of the via wiring path.
  • the heat expansion and contraction difference between the synthetic resin layers and the thin-film resistor caused by the heat expansion coefficient difference between them along with changes in an ambient temperature is restricted by the heat expansion and contraction restricting layer, the stress acting on the thin-film resistor by this heat expansion and contraction difference is reduced. Consequently, durability of the thin-film resistor of the multilayer wiring base plate is enhanced, and durability of the multilayer wiring base plate and the probe card using this multilayer wiring base plate is improved.
  • FIG. 1 is a cross-sectional view schematically illustrating a probe card using a prove base plate according to an embodiment.
  • FIG. 2 is a partially enlarged cross-sectional view of the probe base plate illustrated in FIG. 1 .
  • FIG. 3A illustrates a process for forming a heat expansion and contraction restricting layer on a first synthetic resin layer of the probe base plate illustrated in FIG. 2 .
  • FIG. 3B illustrates a process for forming a thin-film resistor layer on a second synthetic resin layer covering the heat expansion and contraction restricting layer.
  • FIG. 3C illustrates an etching mask forming process for patterning the thin-film resistor layer.
  • FIG. 3D illustrates a process for forming a thin-film resistor having a predetermined resistance value from the thin-film resistor layer.
  • FIG. 3E illustrates a process for forming a third synthetic resin layer burying the thin-film resistor therein.
  • FIG. 3F illustrates a process for forming a pair of connection electrodes for the thin-film resistor.
  • FIG. 4A illustrates a process for forming a second heat expansion and contraction restricting layer in a process for manufacturing another probe base plate according to an embodiment.
  • FIG. 4B illustrates a process for forming a fourth synthetic resin layer covering the second heat expansion and contraction restricting layer.
  • FIG. 4C illustrates a process for forming a connection pad for a probe.
  • a probe card 10 is used for an electrical test of multiple IC circuits (not illustrated) formed on a semiconductor wafer 12 as illustrated in FIG. 1 .
  • IC circuits (not illustrated) formed on a semiconductor wafer 12 as illustrated in FIG. 1 .
  • On one surface of the semiconductor wafer 12 are formed multiple electrodes 12 a for the respective IC circuits.
  • the semiconductor wafer 12 is removably held on a support table 16 as a vacuum chuck held on a support mechanism 14 such as an xyz ⁇ mechanism with the multiple electrodes 12 a facing upward.
  • the vacuum chuck 16 moves along an x axis and a y axis on a horizontal plane (xy plane) perpendicular to a vertical axis (z axis), moves in an up-down direction along the vertical axis, and rotates the horizontal plane (xy plane) around the vertical axis by the xyz ⁇ mechanism 14 . By doing so, a position and a posture of the semiconductor wafer 12 against the probe card 10 are controlled.
  • the probe card 10 includes an entirely circular rigid wiring base plate 18 formed with a glass-containing epoxy resin material as a base material and a probe base plate 22 fixed on a lower surface of the rigid wiring base plate 18 via an electrical connector 20 .
  • the rigid wiring base plate 18 an edge portion thereof is mounted on an annular card holder 24 provided at a frame of a not-illustrated test head.
  • the electrical connector 20 is an electrical connector having pogo pins, for example.
  • the electrical connector 20 mutually electrically connects wiring paths of a wiring circuit of the rigid wiring base plate 18 to wiring paths of an after-mentioned wiring circuit of the probe base plate 22 , which are wiring paths corresponding to the wiring paths of the rigid wiring base plate 18 .
  • an upper surface of the rigid wiring base plate 18 is provided with a reinforcing member 26 for the rigid wiring base plate. Also, to the upper surface of the rigid wiring base plate 18 is attached a cover 30 covering the upper surface of the rigid wiring base plate 18 so as to allow exposure of multiple connectors 28 provided on the upper surface.
  • the respective connectors 28 are connected to the aforementioned corresponding wiring paths of the wiring circuit of the rigid wiring base plate 18 . Also, to each connector 28 is removably connected a wiring path 34 extending to a tester 32 .
  • each connector 28 functions as a connection end of the probe card 10 to the tester 32 .
  • the reinforcing member 26 and the cover 30 can be dispensed with.
  • the probe base plate 22 includes a ceramic plate 36 having formed therein wiring paths (not illustrated) corresponding to the respective wiring paths of the wiring circuit of the rigid wiring base plate 18 and fixed on a lower surface of the electrical connector 20 so as for both the corresponding wiring paths to be connected to each other and a multilayer wiring base plate 38 having formed therein a wiring circuit (not illustrated) including wiring paths corresponding to the wiring paths of the ceramic plate and fixed on a lower surface of the ceramic plate 36 so as for the corresponding wiring paths to be mutually connected to the wiring paths of the ceramic plate 36 .
  • a lower surface of the multilayer wiring base plate 38 is provided with multiple probes 40 connected to the corresponding wiring paths of the multilayer wiring base plate 38 and connectable to the corresponding electrodes 12 a of the semiconductor wafer 12 as is conventionally well known.
  • the multilayer wiring base plate 38 is a flexible wiring base plate using a flexible electrical insulating material such as a polyimide synthetic resin material as a base material.
  • FIG. 2 illustrates the multilayer wiring base plate 38 illustrated in FIG. 1 corresponding to FIG. 3A to FIG. 3F illustrating an after-mentioned process for manufacturing the multilayer wiring base plate so that a posture thereof may be illustrated to be upside down.
  • the multilayer wiring base plate 38 includes an insulating plate 42 including a four-layer laminated structure from a first layer 42 a located on the ceramic plate 36 and located in a lowermost layer as seen in FIG. 2 , a second layer 42 b , a third layer 42 c , and a fourth layer 42 d as an uppermost layer.
  • the respective layers 42 a to 42 d are made of a flexible insulating synthetic resin material consisting primarily of polyimide, for example, and the adjacent layers 42 a to 42 d are formed to be fixed to one another.
  • the respective synthetic resin layers 42 a , 42 b , 42 c and 42 d can have different compositions or can be made of different synthetic resin materials.
  • the respective synthetic resin layers 42 a , 42 b , 42 c and 42 d are synthetic resin layers having equal compositions will be described as seen in a normal multilayer wiring base plate.
  • FIG. 2 as the wiring paths constituting the wiring circuit of the multilayer wiring base plate 38 is formed a pair of via wiring paths 44 a passing through the first synthetic resin layer 42 a in a direction of a thickness thereof.
  • the respective wiring paths 44 a are connected to the corresponding wiring paths of the ceramic plate 36 on one surface of the first synthetic resin layer 42 a.
  • the wiring paths 44 a as a pair are connected to corresponding wiring paths 44 b formed on the other surface of the first synthetic resin layer 42 a .
  • To the via wiring paths 44 a as a pair are respectively connected connection electrodes 44 c as a pair via the respective wiring paths 44 b .
  • the respective wiring paths 44 a and 44 b are respectively connected to other wiring paths formed between the second to fourth synthetic resin layers 42 b to 42 d as needed.
  • connection electrodes 44 c As a pair, a thin-film resistor 46 is formed to be buried in the third synthetic resin layer 42 c . Also, between the wiring paths 44 b as a pair, a heat expansion and contraction restricting layer 48 is arranged to be buried in the second synthetic resin layer 42 b.
  • the thin-film resistor 46 is formed by depositing, e.g., an Ni—Cr alloy material, on the second synthetic resin layer 42 b to have a predetermined thickness as described below and thereafter patterning this deposit material in a shape causing a predetermined resistance value to be generated.
  • the thin-film resistor 46 made of the Ni—Cr alloy material has a linear expansion coefficient of approximately 2 to 13 ppm/° C.
  • This thin-film resistor 46 is formed to be fixed on the second synthetic resin layer 42 b , and the third synthetic resin layer 42 c burying the thin-film resistor 46 therein is formed to be fixed on the thin-film resistor 46 .
  • a linear expansion coefficient of these synthetic resin layers 42 b and 42 c surrounding the thin-film resistor 46 is approximately 40 ppm/° C.
  • the aforementioned heat expansion and contraction restricting layer 48 is provided to be buried in the second synthetic resin layer 42 b , which is a lower layer than the third synthetic resin layer 42 c.
  • This heat expansion and contraction restricting layer 48 is made of a material having a smaller value than the linear expansion coefficient of the synthetic resin layers 42 b and 42 c surrounding the thin-film resistor 46 .
  • the heat expansion and contraction restricting layer 48 is made of a metal material constituting wiring paths or a wiring layer formed on the first synthetic resin layer 42 a , which is an equal layer to a layer on which the heat expansion and contraction restricting layer 48 is deposited, such as a metal material such as Au, Cu, Ni and Ag.
  • the heat expansion and contraction restricting layer 48 is arranged along the respective synthetic resin layers 42 a , 42 b , 42 c and 42 d so as to be spaced from the thin-film resistor 46 and approximately parallel to the thin-film resistor in the example illustrated in the figure. Also, the heat expansion and contraction restricting layer 48 extends outward from a flat surface area of the thin-film resistor 46 , going over both ends of the thin-film resistor 46 , as seen on a flat surface parallel to the xy plane in FIG. 1 . Since the second synthetic resin layer 42 b partially lies between the heat expansion and contraction restricting layer 48 and the thin-film resistor 46 , the heat expansion and contraction restricting layer 48 and the thin-film resistor 46 are electrically shielded against each other.
  • the heat expansion and contraction restricting layer 48 is arranged to be buried in the second synthetic resin layer 42 b along the thin-film resistor 46 in the vicinity of a portion in which the thin-film resistor 46 is buried and is formed to be fixed to the synthetic resin layers 42 a and 42 b surrounding the heat expansion and contraction restricting layer 48 .
  • connection electrodes 44 c as a pair formed to be fixed via the respective wiring paths 44 b to the wiring paths 44 a as a pair have step portions 50 receiving corresponding end portions of the thin-film resistor 46 at inner ends opposed to each other. Since the respective step portions 50 cover the end portions of the thin-film resistor 46 over an entire width of the thin-film resistor at edges of the thin-film resistor 46 , the respective step portions 50 contact the thin-film resistor 46 at larger contact areas than in a case of contacting only end surfaces of the thin-film resistor 46 and are thus mechanically and electrically connected to the corresponding end portions of the thin-film resistor 46 reliably.
  • connection electrode 44 c located on a left side in FIG. 2 is electrically connected to a probe pad 52 arranged on the fourth synthetic resin layer 42 d . To this probe pad 52 is fixed the probe 40 .
  • the respective probes 40 are connected to the tester 32 via the respective corresponding wiring paths of the multilayer wiring base plate 38 , the ceramic plate 36 , the electrical connector 20 , and the rigid wiring base plate 18 .
  • necessary electrical signals are supplied from the tester 32 via the predetermined probes 40 to respective semiconductor ICs of the semiconductor wafer 12 , and response signals are returned from the respective semiconductor ICs via the predetermined probes 40 to the tester 32 .
  • the respective semiconductor IC chips of the semiconductor wafer 12 undergo an electrical test.
  • connection portions between the thin-film resistor 46 and the connection electrodes 44 c act on connection portions between the thin-film resistor 46 and the connection electrodes 44 c as a pair as well by a heat expansion and contraction difference between the insulating plate 42 and the thin-film resistor 46 and the pair of connection electrodes 44 c buried in the insulating plate.
  • stresses act on connection portions between the thin-film resistor 46 and the connection electrodes 44 c as a pair as well by a heat expansion and contraction difference between the insulating plate 42 and the thin-film resistor 46 and the pair of connection electrodes 44 c buried in the insulating plate.
  • these stresses are dispersed by the large contact areas between the thin-film resistor 46 and the step portions 50 of the respective connection electrodes 44 c , it is possible to prevent rupture from being generated at the connection portions between them reliably.
  • a stress acting on the thin-film resistor 46 caused by a linear expansion coefficient difference between the insulating plate 42 and the thin-film resistor 46 buried in the insulating plate 42 can be reduced further and can be prevented from concentrating further, and durability of the thin-film resistor 46 can be enhanced further than in a conventional case, deterioration of the thin-film resistor 46 can be prevented, and durability of the probe card 10 can be improved.
  • a polyimide resin material is coated on a base table such as the aforementioned ceramic plate 36 to form the first synthetic resin layer 42 a by thermal cure, and via holes 54 corresponding to the wiring paths of the ceramic plate 36 are formed at predetermined positions of the first synthetic resin layer 42 a . Thereafter, a wiring metal material is deposited on the first synthetic resin layer 42 a with use of a plating method, for example.
  • the wiring metal material fills the via holes 54 and is deposited on the first synthetic resin layer 42 a with an approximately uniform thickness. Thereafter, by removing an unnecessary deposit material with use of photolithographic and etching techniques, the pair of via wiring paths 44 a and the wiring paths 44 b on the via wiring paths 44 a are formed. Also, between the wiring paths 44 b as a pair, the heat expansion and contraction restricting layer 48 spaced from the wiring paths 44 b are formed to be fixed on the first synthetic resin layer 42 a.
  • the via wiring paths 44 a , the wiring paths 44 b , and the heat expansion and contraction restricting layer 48 can be formed by a plating method with use of a predetermined mask in which the wiring metal material is selectively deposited in predetermined portions, instead of the aforementioned method using the etching technique.
  • the second synthetic resin layer 42 b is formed to cover the wiring paths 44 b and the heat expansion and contraction restricting layer 48 , in a similar manner to that of the first synthetic resin layer 42 a .
  • This second synthetic resin layer 42 b is fixed to the heat expansion and contraction restricting layer 48 and surrounds the heat expansion and contraction restricting layer 48 in cooperation with the first synthetic resin layer 42 a as a lower layer.
  • This second synthetic resin layer 42 b is provided with openings 56 opened on the wiring paths 44 b . After formation of the openings 56 , a metal material 46 X for the thin-film resistor 46 is deposited on the second synthetic resin layer 42 b.
  • an etching mask 58 for the thin-film resistor 46 having a predetermined flat surface shape is formed.
  • the thin-film resistor 46 having a predetermined resistance value is formed to be fixed on the second synthetic resin layer 42 b by the remaining metal material 46 X as illustrated in FIG. 3D .
  • the openings 56 are void.
  • the third synthetic resin layer 42 c is formed to cover the thin-film resistor 46 .
  • recesses 60 for the pair of connection electrodes 44 c are formed with use of photolithographic and etching techniques.
  • the openings 56 of the second synthetic resin layer 42 b are opened.
  • the edges of the end portions of the thin-film resistor 46 are exposed over the entire width thereof.
  • connection electrodes 44 c are formed to fill the openings 56 , and by removing an unnecessary part of the wiring metal material on the third synthetic resin layer 42 c with use of photolithographic and etching techniques, the pair of connection electrodes 44 c coupled with and supported by the via wiring paths 44 a via the wiring paths 44 b are formed as illustrated in FIG. 3F .
  • connection electrodes 44 c as a pair can be formed by a plating method with use of a predetermined mask in which the metal material for the pair of connection electrodes 44 c is selectively deposited in predetermined portions, instead of the aforementioned method using the etching technique, in a similar manner to that described based on FIG. 3A .
  • the wiring material deposited in the recesses 60 is deposited along the end portions of the thin-film resistor 46 exposed in the recesses 60 .
  • the connection electrodes 44 c as a pair are provided with the step portions 50 contacting and electrically connected to the corresponding end portions of the thin-film resistor 46 . Accordingly, the connection electrodes 44 c as a pair are reliably connected to the thin-film resistor 46 at the step portions 50 thereof.
  • the probe 40 can be fixed directly to one connection electrode 44 c .
  • the fourth synthetic resin layer 42 d burying the pair of connection electrodes 44 c is further deposited, and the probe 40 is fixed to the probe pad 52 on the synthetic resin layer 42 d , as illustrated in FIG. 2 .
  • Planarity of a surface of the second synthetic resin layer 42 b burying the heat expansion and contraction restricting layer 48 whose planarity has been enhanced is enhanced at least in an area in which the heat expansion and contraction restricting layer 48 is arranged. Since the thin-film resistor 46 is formed in the area of the second synthetic resin layer 42 b having enhanced planarity by deposition of the metal material, an effective length of the thin-film resistor 46 is not fluctuated significantly by unevenness of the first synthetic resin layer 42 a even in a case where the unevenness appears on the surface of the first synthetic resin layer 42 a . Accordingly, variation of a resistance value of the thin-film resistor 46 can be restricted.
  • FIG. 4A to FIG. 4C illustrate an example of a process for manufacturing the probe card 10 incorporating a second heat expansion and contraction restricting layer 62 in addition to the heat expansion and contraction restricting layer 48 .
  • the second heat expansion and contraction restricting layer 62 is formed to be fixed on the third synthetic resin layer 42 c between the connection electrodes 44 c as a pair to be mutually spaced from the connection electrodes.
  • the fourth synthetic resin layer 42 d is formed on the third synthetic resin layer 42 c to bury the second heat expansion and contraction restricting layer 62 and the pair of connection electrodes 44 c .
  • This fourth synthetic resin layer 42 d is provided with an opening 64 opened to one connection electrode 44 c in relation to the connection electrode 44 c.
  • the probe pad 52 to be connected to the connection electrode 44 c via the opening 64 is formed by deposition of a wiring metal material, and the probe 40 corresponding to the probe pad is fixed although it is not illustrated in the figure, in a similar manner to that in FIG. 2 .
  • the second heat expansion and contraction restricting layer 62 is formed on the third synthetic resin layer 42 c , in which the thin-film resistor 42 has been buried, and is buried in the fourth synthetic resin layer 42 d contacting the synthetic resin layer 42 c . Also, the second heat expansion and contraction restricting layer 62 is electrically insulated from the connection electrodes 44 c between the connection electrodes 44 c as a pair and extends in parallel with the thin-film resistor 46 to be spaced from the thin-film resistor 46 .
  • the second heat expansion and contraction restricting layer 62 does not extend over an area of the thin-film resistor 46 .
  • the second heat expansion and contraction restricting layer 62 effectively restricts heat expansion and contraction of the second and third synthetic resin layers 42 b and 42 c surrounding the thin-film resistor 46 in cooperation with the heat expansion and contraction restricting layer 48 buried in the second synthetic resin layer 42 b contacting the third synthetic resin layer 42 c burying the thin-film resistor 46 therein. Accordingly, it is possible to effectively prevent the aforementioned deterioration of the thin-film resistor 46 caused by the thermal shock.
  • the first heat expansion and contraction restricting layer 48 out of the heat expansion and contraction restricting layers 48 and 62 as a pair can be dispensed with, and the aforementioned deterioration of the thin-film resistor 46 caused by the thermal shock can be prevented by the second heat expansion and contraction restricting layer 62 .
  • the heat expansion and contraction restricting layers 48 and 62 can be made of metal materials constituting wiring circuits or nonmetal materials. However, as described above, since using the metal materials constituting wiring circuits enables the heat expansion and contraction restricting layers 48 and 62 to be formed in the processes for forming the wiring circuits, the multilayer wiring base plate 38 and the probe card 10 using the same according to the embodiment can be manufactured without adding dedicated processes for forming the heat expansion and contraction restricting layers.
  • the thin-film resistor can be made of a metal material such as a Cr—Pd alloy, a Ti—Pd alloy, tantalum oxide, tantalum nitride, Cr, or Ti arbitrarily, instead of the aforementioned Ni—Cr alloy.
  • the probe card 10 can dispense with the electrical connector 20 .
  • the probe base plate 22 is directly fixed to the rigid wiring base plate 18 , and the aforementioned mutually corresponding wiring paths of the rigid wiring base plate 18 and the probe base plate 22 are connected directly.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Testing Or Measuring Of Semiconductors Or The Like (AREA)
  • Measuring Leads Or Probes (AREA)
  • Parts Printed On Printed Circuit Boards (AREA)

Abstract

A multilayer wiring base plate includes an insulating plate including a plurality of synthetic resin layers made of an insulating material, a wiring circuit provided in the insulating plate, a thin-film resistor formed along at least one of the synthetic resin layers to be buried in the synthetic resin layer and inserted in the wiring circuit, and a heat expansion and contraction restricting layer formed to be buried in the synthetic resin layer adjacent to the synthetic resin layer in which the thin-film resistor is formed to be buried, arranged along the thin-film resistor, and having a smaller linear expansion coefficient than a linear expansion coefficient of the adjacent synthetic resin layers.

Description

RELATED APPLICATION
This application claims the benefit of, and claims priority to, Japanese patent application number 2012-238504, filed on Oct. 30, 2012.
TECHNICAL FIELD
The subject matter relates to a multilayer wiring base plate in which a thin-film resistor is incorporated and a probe card using the multilayer wiring base plate.
BACKGROUND
Semiconductor ICs such as semiconductor chips are collectively formed on a semiconductor wafer and undergo an electrical test before being separated into respective chips. For this electrical test, a probe card to be connected to electrode pads of each semiconductor IC as a device under test is used in general. Respective probes of the probe card contact the corresponding electrode pads of the device under test to cause the device under test to be connected to a tester for the electrical test (for example, refer to Patent Literature 1).
In such a probe card, a multilayer wiring base plate is used as a probe base plate, and multiple probes are arranged on one surface of the probe base plate. Also, in a wiring circuit incorporated in this probe base plate or multilayer wiring base plate, an electrical resistor is incorporated for the purpose of electrical matching such as impedance matching or for the purpose of control of supply power to the respective probes (for example, refer to Patent Literature 2).
To incorporate a resistor in such a multilayer wiring base plate, a thin-film resistor is buried and formed in a synthetic resin layer made of an electrical insulating material as a base material for the wiring base plate. This thin-film resistor is made of a metal material having a smaller linear expansion coefficient than a linear expansion coefficient of the aforementioned synthetic resin layer as a base material for the wiring base plate.
Thus, when the aforementioned electrical test of the device under test is performed under heat cycle test conditions, the aforementioned thin-film resistor of the probe card results in receiving relatively large stresses repeatedly at a border with the synthetic resin layer in accordance with a difference in the linear expansion coefficient between the thin-film resistor and the synthetic resin layer to which the thin-film resistor is fixed. Such repeated stresses by the temperature shock promote deterioration of the thin-film resistor and cause breakage.
Citation List
Patent Literature 1: Japanese Patent Appln. Public Disclosure No. 2010-151497
Patent Literature 2: Japanese Patent Appln. Public Disclosure No. 2008-283131
SUMMARY
Durability of a thin-film resistor against heat changes of a multilayer wiring base plate in which the thin-film resistor is incorporated is enhanced, and durability of a probe card using this multilayer wiring base plate against heat changes is enhanced.
A multilayer wiring base plate according to an embodiment includes an insulating plate including a plurality of insulating synthetic resin layers, a wiring circuit provided in the insulating plate, a thin-film resistor formed along at least one of the synthetic resin layers to be buried in the synthetic resin layer and inserted in the wiring circuit, and a heat expansion and contraction restricting layer formed to be buried in the synthetic resin layer adjacent to the synthetic resin layer in which the thin-film resistor is formed to be buried, arranged along the thin-film resistor, and having a smaller linear expansion coefficient than a linear expansion coefficient of the adjacent synthetic resin layers.
Also, a probe card according to an embodiment includes a multilayer wiring base plate and a plurality of probes projecting from a surface of the multilayer wiring base plate. The multilayer wiring base plate includes an insulating plate including a plurality of insulating synthetic resin layers, a wiring circuit provided in the insulating plate, a thin-film resistor formed along at least one of the synthetic resin layers to be buried in the synthetic resin layer and inserted in the wiring circuit, and a heat expansion and contraction restricting layer formed to be buried in the synthetic resin layer adjacent to the synthetic resin layer in which the thin-film resistor is formed to be buried, arranged along the thin-film resistor, and having a smaller linear expansion coefficient than a linear expansion coefficient of the adjacent synthetic resin layers. The probes are respectively connected to corresponding wiring paths of the wiring circuit.
In the multilayer wiring base plate according to the embodiment, since the heat expansion and contraction restricting layer arranged in the synthetic resin layer has a smaller linear expansion coefficient than a linear expansion coefficient of the adjacent synthetic resin layers, the heat expansion and contraction restricting layer effectively restricts heat expansion and contraction of the synthetic resin layer along the thin-film resistor in which the thin-film resistor is buried. Consequently, a heat expansion and contraction difference between the thin-film resistor and the synthetic resin layers surrounding the thin-film resistor caused by a heat expansion coefficient difference between them is restricted.
Accordingly, even when the multilayer wiring base plate is used under heat cycle test conditions, for example, which causes an ambient temperature to be changed significantly as in a conventional case, the heat expansion and contraction difference between the thin-film resistor and the synthetic resin layers caused by the heat expansion coefficient difference between them along with these temperature changes is restricted. Thus, a stress acting on the thin-film resistor by this heat expansion and contraction difference is reduced. As a result, durability of the thin-film resistor of the multilayer wiring base plate is enhanced, and durability of the multilayer wiring base plate and the probe card using this the multilayer wiring base plate is improved.
To protect the thin-film resistor from the heat expansion and contraction difference more reliably, the heat expansion and contraction restricting layer is preferably arranged to be approximately parallel to the thin-film resistor and preferably extends outward from an arranging area of the thin-film resistor, going over the arranging area. Since this enables a stress acting on the thin-film resistor on an interface between the thin-film resistor and the synthetic resin layers surrounding the thin-film resistor to be reduced and dispersed more reliably, a protection effect of the thin-film resistor by the heat expansion and contraction restricting layer can be enhanced.
The heat expansion and contraction restricting layer can be made of a metal material. The heat expansion and contraction restricting layer made of the metal material is preferably electrically insulated from the wiring circuit in terms of restriction of noises, restriction of impedance changes, and the like.
The heat expansion and contraction restricting layer can be made of an equal metal material to a metal material constituting the wiring circuit. By doing so, the heat expansion and contraction restricting layer can be formed in a process of forming the wiring circuit without adding a dedicated process for forming the heat expansion and contraction restricting layer.
In relation to both ends of the thin-film resistor, a pair of connection electrodes connected to the wiring circuit can be provided. The connection electrodes as a pair are electrically and mechanically connected to corresponding end portions of the thin-film resistor, respectively. Under a temperature shock such as a heat cycle test, relatively strong stresses are concentrated on connection parts between the thin-film resistor and the connection electrodes as a pair by the heat expansion and contraction difference between the thin-film resistor and the synthetic resin layers surrounding the thin-film resistor. However, by covering the respective corresponding end portions of the thin-film resistor by the connection electrodes as a pair, contact areas of electrical connection portions between the connection electrodes as a pair and the thin-film resistor can be enlarged, and thus the stresses acting on the end portions of the thin-film resistor can be dispersed effectively at the contact areas. Accordingly, the thin-film resistor can be reliably protected from the stresses acting on the thin-film resistor caused by the heat expansion and contraction.
To cover the respective corresponding end portions of the thin-film resistor by the connection electrodes as a pair, step portions respectively receiving the corresponding end portions of the thin-film resistor can be formed on mutually opposed surfaces of the respective connection electrodes. By electrically and mechanically coupling the connection electrodes as a pair with both the corresponding ends of the thin-film resistor by the opposed step portions, the contact areas of the connection portions between the thin-film resistor and the connection electrodes as a pair can be enlarged relatively easily. Thus, with a relatively simple configuration, the thin-film resistor can be more reliably protected from the stresses acting on the thin-film resistor caused by the heat expansion and contraction.
The pair of connection electrodes can be supported by a wiring circuit that is not subjected to significant heat expansion and contraction as in a case of the synthetic resin layer. In this case, the pair of connection electrodes can be supported by a conductive path extending in the synthetic resin layer in a thickness direction of the synthetic resin layer to constitute a part of the wiring circuit. Thus, since the pair of connection electrodes can be coupled with the wiring circuit more reliably than in a case of connecting the pair of connection electrode to a wiring path extending planarly along the synthetic resin layer to support the connection electrodes, the pair of connection electrodes can be supported more tightly.
In a case where the multilayer wiring base plate is formed by repetition of deposition processes of respective materials including the thin-film resistor, the heat expansion and contraction restricting layer made of the metal material can function to smooth a surface of the synthetic resin layer on which a material for the thin-film resistor is deposited.
For example, there is a case in which the heat expansion and contraction restricting layer is formed on a first synthetic resin layer, a second synthetic resin layer is formed on the first synthetic resin layer to bury the heat expansion and contraction restricting layer, the thin-film resistor is formed on the second synthetic resin layer, and a third synthetic resin layer burying the thin-film resistor therein is sequentially deposited on the second synthetic resin layer. In this case, when a via wiring path is formed in a synthetic resin layer to be formed as a lower layer of the first synthetic resin layer, large unevenness may be formed on a surface of the first synthetic resin layer along with formation of the via wiring path.
By depositing a metal material for the heat expansion and contraction restricting layer on the first synthetic resin layer, alleviation of a degree of the unevenness that may be generated on the deposit material can be expected more than in a case of depositing the second synthetic resin layer directly on the first synthetic resin layer. Accordingly, by forming the second synthetic resin layer burying the heat expansion and contraction restricting layer therein on the heat expansion and contraction restricting layer whose unevenness has been alleviated, unevenness on a surface of the second synthetic resin layer is alleviated.
As described above, since the thin-film resistor is formed along the surface of the second synthetic resin layer, an effective length of the thin-film resistor is strongly influenced by unevenness on the surface of the synthetic resin layer. Thus, the more planar the synthetic resin layer surface is, the more the effective length of the thin-film resistor approximates a predetermined value while the larger unevenness of the synthetic resin layer surface is, the larger the effective length of the thin-film resistor gets than the predetermined value. Thus, as described above, by the heat expansion and contraction restricting layer, which restricts and alleviates unevenness on the surface of the synthetic resin layer in which the thin-film resistor is formed, an effect of restricting variation of a resistance value of the thin-film resistor can be expected.
With the embodiment, as described above, since the heat expansion and contraction difference between the synthetic resin layers and the thin-film resistor caused by the heat expansion coefficient difference between them along with changes in an ambient temperature is restricted by the heat expansion and contraction restricting layer, the stress acting on the thin-film resistor by this heat expansion and contraction difference is reduced. Consequently, durability of the thin-film resistor of the multilayer wiring base plate is enhanced, and durability of the multilayer wiring base plate and the probe card using this multilayer wiring base plate is improved.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a cross-sectional view schematically illustrating a probe card using a prove base plate according to an embodiment.
FIG. 2 is a partially enlarged cross-sectional view of the probe base plate illustrated in FIG. 1.
FIG. 3A illustrates a process for forming a heat expansion and contraction restricting layer on a first synthetic resin layer of the probe base plate illustrated in FIG. 2.
FIG. 3B illustrates a process for forming a thin-film resistor layer on a second synthetic resin layer covering the heat expansion and contraction restricting layer.
FIG. 3C illustrates an etching mask forming process for patterning the thin-film resistor layer.
FIG. 3D illustrates a process for forming a thin-film resistor having a predetermined resistance value from the thin-film resistor layer.
FIG. 3E illustrates a process for forming a third synthetic resin layer burying the thin-film resistor therein.
FIG. 3F illustrates a process for forming a pair of connection electrodes for the thin-film resistor.
FIG. 4A illustrates a process for forming a second heat expansion and contraction restricting layer in a process for manufacturing another probe base plate according to an embodiment.
FIG. 4B illustrates a process for forming a fourth synthetic resin layer covering the second heat expansion and contraction restricting layer.
FIG. 4C illustrates a process for forming a connection pad for a probe.
DETAILED DESCRIPTION
A probe card 10 is used for an electrical test of multiple IC circuits (not illustrated) formed on a semiconductor wafer 12 as illustrated in FIG. 1. On one surface of the semiconductor wafer 12 are formed multiple electrodes 12 a for the respective IC circuits. The semiconductor wafer 12 is removably held on a support table 16 as a vacuum chuck held on a support mechanism 14 such as an xyzθ mechanism with the multiple electrodes 12 a facing upward.
As is conventionally well known, the vacuum chuck 16 moves along an x axis and a y axis on a horizontal plane (xy plane) perpendicular to a vertical axis (z axis), moves in an up-down direction along the vertical axis, and rotates the horizontal plane (xy plane) around the vertical axis by the xyzθ mechanism 14. By doing so, a position and a posture of the semiconductor wafer 12 against the probe card 10 are controlled.
The probe card 10 includes an entirely circular rigid wiring base plate 18 formed with a glass-containing epoxy resin material as a base material and a probe base plate 22 fixed on a lower surface of the rigid wiring base plate 18 via an electrical connector 20. As for the rigid wiring base plate 18, an edge portion thereof is mounted on an annular card holder 24 provided at a frame of a not-illustrated test head. The electrical connector 20 is an electrical connector having pogo pins, for example. As is conventionally well known, the electrical connector 20 mutually electrically connects wiring paths of a wiring circuit of the rigid wiring base plate 18 to wiring paths of an after-mentioned wiring circuit of the probe base plate 22, which are wiring paths corresponding to the wiring paths of the rigid wiring base plate 18.
In an example illustrated in FIG. 1, an upper surface of the rigid wiring base plate 18 is provided with a reinforcing member 26 for the rigid wiring base plate. Also, to the upper surface of the rigid wiring base plate 18 is attached a cover 30 covering the upper surface of the rigid wiring base plate 18 so as to allow exposure of multiple connectors 28 provided on the upper surface. The respective connectors 28 are connected to the aforementioned corresponding wiring paths of the wiring circuit of the rigid wiring base plate 18. Also, to each connector 28 is removably connected a wiring path 34 extending to a tester 32. Thus, each connector 28 functions as a connection end of the probe card 10 to the tester 32. The reinforcing member 26 and the cover 30 can be dispensed with.
In the example illustrated in FIG. 1, the probe base plate 22 includes a ceramic plate 36 having formed therein wiring paths (not illustrated) corresponding to the respective wiring paths of the wiring circuit of the rigid wiring base plate 18 and fixed on a lower surface of the electrical connector 20 so as for both the corresponding wiring paths to be connected to each other and a multilayer wiring base plate 38 having formed therein a wiring circuit (not illustrated) including wiring paths corresponding to the wiring paths of the ceramic plate and fixed on a lower surface of the ceramic plate 36 so as for the corresponding wiring paths to be mutually connected to the wiring paths of the ceramic plate 36. A lower surface of the multilayer wiring base plate 38 is provided with multiple probes 40 connected to the corresponding wiring paths of the multilayer wiring base plate 38 and connectable to the corresponding electrodes 12 a of the semiconductor wafer 12 as is conventionally well known.
The multilayer wiring base plate 38 is a flexible wiring base plate using a flexible electrical insulating material such as a polyimide synthetic resin material as a base material. FIG. 2 illustrates the multilayer wiring base plate 38 illustrated in FIG. 1 corresponding to FIG. 3A to FIG. 3F illustrating an after-mentioned process for manufacturing the multilayer wiring base plate so that a posture thereof may be illustrated to be upside down.
In an enlarged example illustrated in FIG. 2, the multilayer wiring base plate 38 includes an insulating plate 42 including a four-layer laminated structure from a first layer 42 a located on the ceramic plate 36 and located in a lowermost layer as seen in FIG. 2, a second layer 42 b, a third layer 42 c, and a fourth layer 42 d as an uppermost layer. The respective layers 42 a to 42 d are made of a flexible insulating synthetic resin material consisting primarily of polyimide, for example, and the adjacent layers 42 a to 42 d are formed to be fixed to one another. Between the respective synthetic resin layers 42 a, 42 b, 42 c and 42 d, and on the synthetic resin layer 42 d as the uppermost layer are formed wiring paths constituting a wiring circuit of the multilayer wiring base plate 38 as needed, as is conventionally well known.
For achievement of multilayer wiring, the respective synthetic resin layers 42 a, 42 b, 42 c and 42 d can have different compositions or can be made of different synthetic resin materials. However, for simplicity of description, an example in which the respective synthetic resin layers 42 a, 42 b, 42 c and 42 d are synthetic resin layers having equal compositions will be described as seen in a normal multilayer wiring base plate.
In FIG. 2, as the wiring paths constituting the wiring circuit of the multilayer wiring base plate 38 is formed a pair of via wiring paths 44 a passing through the first synthetic resin layer 42 a in a direction of a thickness thereof. The respective wiring paths 44 a are connected to the corresponding wiring paths of the ceramic plate 36 on one surface of the first synthetic resin layer 42 a.
The wiring paths 44 a as a pair are connected to corresponding wiring paths 44 b formed on the other surface of the first synthetic resin layer 42 a. To the via wiring paths 44 a as a pair are respectively connected connection electrodes 44 c as a pair via the respective wiring paths 44 b. Also, the respective wiring paths 44 a and 44 b are respectively connected to other wiring paths formed between the second to fourth synthetic resin layers 42 b to 42 d as needed.
Between the connection electrodes 44 c as a pair, a thin-film resistor 46 is formed to be buried in the third synthetic resin layer 42 c. Also, between the wiring paths 44 b as a pair, a heat expansion and contraction restricting layer 48 is arranged to be buried in the second synthetic resin layer 42 b.
The thin-film resistor 46 is formed by depositing, e.g., an Ni—Cr alloy material, on the second synthetic resin layer 42 b to have a predetermined thickness as described below and thereafter patterning this deposit material in a shape causing a predetermined resistance value to be generated. The thin-film resistor 46 made of the Ni—Cr alloy material has a linear expansion coefficient of approximately 2 to 13 ppm/° C. This thin-film resistor 46 is formed to be fixed on the second synthetic resin layer 42 b, and the third synthetic resin layer 42 c burying the thin-film resistor 46 therein is formed to be fixed on the thin-film resistor 46. A linear expansion coefficient of these synthetic resin layers 42 b and 42 c surrounding the thin-film resistor 46 is approximately 40 ppm/° C.
By this linear expansion difference between the thin-film resistor 46 and the synthetic resin layers 42 b and 42 c surrounding the thin-film resistor, a large stress acts on the thin-film resistor 46 on an interface between the thin-film resistor 46 and the synthetic resin layers 42 b and 42 c when an ambient temperature of the probe card 10 changes.
To reduce the stress acting on the thin-film resistor 46, the aforementioned heat expansion and contraction restricting layer 48 is provided to be buried in the second synthetic resin layer 42 b, which is a lower layer than the third synthetic resin layer 42 c.
This heat expansion and contraction restricting layer 48 is made of a material having a smaller value than the linear expansion coefficient of the synthetic resin layers 42 b and 42 c surrounding the thin-film resistor 46. The heat expansion and contraction restricting layer 48 is made of a metal material constituting wiring paths or a wiring layer formed on the first synthetic resin layer 42 a, which is an equal layer to a layer on which the heat expansion and contraction restricting layer 48 is deposited, such as a metal material such as Au, Cu, Ni and Ag.
The heat expansion and contraction restricting layer 48 is arranged along the respective synthetic resin layers 42 a, 42 b, 42 c and 42 d so as to be spaced from the thin-film resistor 46 and approximately parallel to the thin-film resistor in the example illustrated in the figure. Also, the heat expansion and contraction restricting layer 48 extends outward from a flat surface area of the thin-film resistor 46, going over both ends of the thin-film resistor 46, as seen on a flat surface parallel to the xy plane in FIG. 1. Since the second synthetic resin layer 42 b partially lies between the heat expansion and contraction restricting layer 48 and the thin-film resistor 46, the heat expansion and contraction restricting layer 48 and the thin-film resistor 46 are electrically shielded against each other.
More specifically, the heat expansion and contraction restricting layer 48 is arranged to be buried in the second synthetic resin layer 42 b along the thin-film resistor 46 in the vicinity of a portion in which the thin-film resistor 46 is buried and is formed to be fixed to the synthetic resin layers 42 a and 42 b surrounding the heat expansion and contraction restricting layer 48.
The connection electrodes 44 c as a pair formed to be fixed via the respective wiring paths 44 b to the wiring paths 44 a as a pair have step portions 50 receiving corresponding end portions of the thin-film resistor 46 at inner ends opposed to each other. Since the respective step portions 50 cover the end portions of the thin-film resistor 46 over an entire width of the thin-film resistor at edges of the thin-film resistor 46, the respective step portions 50 contact the thin-film resistor 46 at larger contact areas than in a case of contacting only end surfaces of the thin-film resistor 46 and are thus mechanically and electrically connected to the corresponding end portions of the thin-film resistor 46 reliably.
One connection electrode 44 c located on a left side in FIG. 2 is electrically connected to a probe pad 52 arranged on the fourth synthetic resin layer 42 d. To this probe pad 52 is fixed the probe 40.
In the probe card 10 according to the embodiment, in a similar manner to that in a conventional case, when the respective probes 40 are connected to the corresponding electrodes 12 a of the semiconductor wafer 12 as illustrated in FIG. 1, the respective probes 40 are connected to the tester 32 via the respective corresponding wiring paths of the multilayer wiring base plate 38, the ceramic plate 36, the electrical connector 20, and the rigid wiring base plate 18. Under this connection condition, necessary electrical signals are supplied from the tester 32 via the predetermined probes 40 to respective semiconductor ICs of the semiconductor wafer 12, and response signals are returned from the respective semiconductor ICs via the predetermined probes 40 to the tester 32. By this signal communication, the respective semiconductor IC chips of the semiconductor wafer 12 undergo an electrical test.
In the probe card 10 according to the embodiment, even in a case where this electrical test is performed under heat cycle conditions, and where this causes the multilayer wiring base plate 38 to be subjected to significant ambient temperature changes, heat expansion and contraction of the insulating plate 42 including the synthetic resin layers 42 b and 42 c surrounding the thin-film resistor 46 are restricted by the heat expansion and contraction restricting layer 48. Thus, since a heat expansion and contraction difference between the thin-film resistor 46 and the synthetic resin layers 42 b and 42 c surrounding the thin-film resistor 46 is restricted, the stress acting on the thin-film resistor 46 on the interface between the thin-film resistor 46 and the synthetic resin layers 42 b and 42 c surrounding the thin-film resistor 46 is reduced. Accordingly, breakage of the thin-film resistor 46 caused by rupture and destruction of the thin-film resistor 46 on the interface can be prevented reliably.
Also, stresses act on connection portions between the thin-film resistor 46 and the connection electrodes 44 c as a pair as well by a heat expansion and contraction difference between the insulating plate 42 and the thin-film resistor 46 and the pair of connection electrodes 44 c buried in the insulating plate. However, since these stresses are dispersed by the large contact areas between the thin-film resistor 46 and the step portions 50 of the respective connection electrodes 44 c, it is possible to prevent rupture from being generated at the connection portions between them reliably.
Accordingly, since a stress acting on the thin-film resistor 46 caused by a linear expansion coefficient difference between the insulating plate 42 and the thin-film resistor 46 buried in the insulating plate 42 can be reduced further and can be prevented from concentrating further, and durability of the thin-film resistor 46 can be enhanced further than in a conventional case, deterioration of the thin-film resistor 46 can be prevented, and durability of the probe card 10 can be improved.
Also, as will be described in a process for manufacturing the multilayer wiring base plate 38 described below, since an effect of restricting and alleviating unevenness on a surface of the second synthetic resin layer 42 b to be formed by deposition of the thin-film resistor 46 can be expected by the heat expansion and contraction restricting layer 48, an effect of restricting variation of a resistance value of the thin-film resistor 46 can be expected in the heat expansion and contraction restricting layer 48.
Hereinafter, a process for manufacturing the probe card 10 will be described schematically with reference to FIG. 3A to FIG. 3F.
As illustrated in FIG. 3A, a polyimide resin material is coated on a base table such as the aforementioned ceramic plate 36 to form the first synthetic resin layer 42 a by thermal cure, and via holes 54 corresponding to the wiring paths of the ceramic plate 36 are formed at predetermined positions of the first synthetic resin layer 42 a. Thereafter, a wiring metal material is deposited on the first synthetic resin layer 42 a with use of a plating method, for example.
By the plating method, the wiring metal material fills the via holes 54 and is deposited on the first synthetic resin layer 42 a with an approximately uniform thickness. Thereafter, by removing an unnecessary deposit material with use of photolithographic and etching techniques, the pair of via wiring paths 44 a and the wiring paths 44 b on the via wiring paths 44 a are formed. Also, between the wiring paths 44 b as a pair, the heat expansion and contraction restricting layer 48 spaced from the wiring paths 44 b are formed to be fixed on the first synthetic resin layer 42 a.
The via wiring paths 44 a, the wiring paths 44 b, and the heat expansion and contraction restricting layer 48 can be formed by a plating method with use of a predetermined mask in which the wiring metal material is selectively deposited in predetermined portions, instead of the aforementioned method using the etching technique.
As illustrated in FIG. 3B, on the first synthetic resin layer 42 a, the second synthetic resin layer 42 b is formed to cover the wiring paths 44 b and the heat expansion and contraction restricting layer 48, in a similar manner to that of the first synthetic resin layer 42 a. This second synthetic resin layer 42 b is fixed to the heat expansion and contraction restricting layer 48 and surrounds the heat expansion and contraction restricting layer 48 in cooperation with the first synthetic resin layer 42 a as a lower layer. This second synthetic resin layer 42 b is provided with openings 56 opened on the wiring paths 44 b. After formation of the openings 56, a metal material 46X for the thin-film resistor 46 is deposited on the second synthetic resin layer 42 b.
As illustrated in FIG. 3C, with use of a photolithographic technique, an etching mask 58 for the thin-film resistor 46 having a predetermined flat surface shape is formed.
When an unnecessary part of the metal material 46X is removed with use of the etching mask 58, the thin-film resistor 46 having a predetermined resistance value is formed to be fixed on the second synthetic resin layer 42 b by the remaining metal material 46X as illustrated in FIG. 3D. At this time, since the metal material 46X deposited in the openings 56 of the second synthetic resin layer 42 b is removed as well, the openings 56 are void.
As illustrated in FIG. 3E, on the second synthetic resin layer 42 b, the third synthetic resin layer 42 c is formed to cover the thin-film resistor 46. In this third synthetic resin layer 42 c, recesses 60 for the pair of connection electrodes 44 c are formed with use of photolithographic and etching techniques. In the recesses 60, the openings 56 of the second synthetic resin layer 42 b are opened. Also, in the recesses 60, the edges of the end portions of the thin-film resistor 46 are exposed over the entire width thereof.
Thereafter, on the third synthetic resin layer 42 c, a wiring metal material for the connection electrodes 44 c is deposited to fill the openings 56, and by removing an unnecessary part of the wiring metal material on the third synthetic resin layer 42 c with use of photolithographic and etching techniques, the pair of connection electrodes 44 c coupled with and supported by the via wiring paths 44 a via the wiring paths 44 b are formed as illustrated in FIG. 3F.
The connection electrodes 44 c as a pair can be formed by a plating method with use of a predetermined mask in which the metal material for the pair of connection electrodes 44 c is selectively deposited in predetermined portions, instead of the aforementioned method using the etching technique, in a similar manner to that described based on FIG. 3A.
By any of the aforementioned methods, the wiring material deposited in the recesses 60 is deposited along the end portions of the thin-film resistor 46 exposed in the recesses 60. Thus, the connection electrodes 44 c as a pair are provided with the step portions 50 contacting and electrically connected to the corresponding end portions of the thin-film resistor 46. Accordingly, the connection electrodes 44 c as a pair are reliably connected to the thin-film resistor 46 at the step portions 50 thereof.
The probe 40 can be fixed directly to one connection electrode 44 c. However, in the probe card 10, the fourth synthetic resin layer 42 d burying the pair of connection electrodes 44 c is further deposited, and the probe 40 is fixed to the probe pad 52 on the synthetic resin layer 42 d, as illustrated in FIG. 2.
In the aforementioned process for manufacturing the probe card 10, the heat expansion and contraction restricting layer 48 is formed on the first synthetic resin layer 42 a by deposition of the metal material as described based on FIG. 3A. However, when via wiring paths are formed under the heat expansion and contraction restricting layer 48 although such a case is not illustrated in the figure, unevenness easily occurs on a surface of the first synthetic resin layer 42 a on which the metal material for the heat expansion and contraction restricting layer 48 is to be deposited.
However, in a case where the metal material for the heat expansion and contraction restricting layer 48 is deposited on the first synthetic resin layer 42 a, unevenness appearing on a surface of the deposit is physically alleviated further than in a case of forming the second synthetic resin layer 42 b directly on this synthetic resin layer 42 a. Accordingly, planarity of the deposit surface of the heat expansion and contraction restricting layer 48 is enhanced further than that of the aforementioned uneven surface on the first synthetic resin layer 42 a.
Planarity of a surface of the second synthetic resin layer 42 b burying the heat expansion and contraction restricting layer 48 whose planarity has been enhanced is enhanced at least in an area in which the heat expansion and contraction restricting layer 48 is arranged. Since the thin-film resistor 46 is formed in the area of the second synthetic resin layer 42 b having enhanced planarity by deposition of the metal material, an effective length of the thin-film resistor 46 is not fluctuated significantly by unevenness of the first synthetic resin layer 42 a even in a case where the unevenness appears on the surface of the first synthetic resin layer 42 a. Accordingly, variation of a resistance value of the thin-film resistor 46 can be restricted.
Although an example in which the single heat expansion and contraction restricting layer 48 is arranged in the insulating plate 42 of the multilayer wiring base plate 38 has been given in the foregoing description, a pair of heat expansion and contraction restricting layers 48 can be arranged on upper and lower sides of the thin-film resistor 46.
FIG. 4A to FIG. 4C illustrate an example of a process for manufacturing the probe card 10 incorporating a second heat expansion and contraction restricting layer 62 in addition to the heat expansion and contraction restricting layer 48. In FIG. 4A, in the process of forming the pair of connection electrodes 44 c described based on FIG. 3F, the second heat expansion and contraction restricting layer 62 is formed to be fixed on the third synthetic resin layer 42 c between the connection electrodes 44 c as a pair to be mutually spaced from the connection electrodes.
Thereafter, as illustrated in FIG. 4B, the fourth synthetic resin layer 42 d is formed on the third synthetic resin layer 42 c to bury the second heat expansion and contraction restricting layer 62 and the pair of connection electrodes 44 c. This fourth synthetic resin layer 42 d is provided with an opening 64 opened to one connection electrode 44 c in relation to the connection electrode 44 c.
On the fourth synthetic resin layer 42 d, the probe pad 52 to be connected to the connection electrode 44 c via the opening 64 is formed by deposition of a wiring metal material, and the probe 40 corresponding to the probe pad is fixed although it is not illustrated in the figure, in a similar manner to that in FIG. 2.
The second heat expansion and contraction restricting layer 62 is formed on the third synthetic resin layer 42 c, in which the thin-film resistor 42 has been buried, and is buried in the fourth synthetic resin layer 42 d contacting the synthetic resin layer 42 c. Also, the second heat expansion and contraction restricting layer 62 is electrically insulated from the connection electrodes 44 c between the connection electrodes 44 c as a pair and extends in parallel with the thin-film resistor 46 to be spaced from the thin-film resistor 46.
The second heat expansion and contraction restricting layer 62 does not extend over an area of the thin-film resistor 46. However, the second heat expansion and contraction restricting layer 62 effectively restricts heat expansion and contraction of the second and third synthetic resin layers 42 b and 42 c surrounding the thin-film resistor 46 in cooperation with the heat expansion and contraction restricting layer 48 buried in the second synthetic resin layer 42 b contacting the third synthetic resin layer 42 c burying the thin-film resistor 46 therein. Accordingly, it is possible to effectively prevent the aforementioned deterioration of the thin-film resistor 46 caused by the thermal shock.
The first heat expansion and contraction restricting layer 48 out of the heat expansion and contraction restricting layers 48 and 62 as a pair can be dispensed with, and the aforementioned deterioration of the thin-film resistor 46 caused by the thermal shock can be prevented by the second heat expansion and contraction restricting layer 62.
The heat expansion and contraction restricting layers 48 and 62 can be made of metal materials constituting wiring circuits or nonmetal materials. However, as described above, since using the metal materials constituting wiring circuits enables the heat expansion and contraction restricting layers 48 and 62 to be formed in the processes for forming the wiring circuits, the multilayer wiring base plate 38 and the probe card 10 using the same according to the embodiment can be manufactured without adding dedicated processes for forming the heat expansion and contraction restricting layers.
As the wiring metal materials, various metal materials can be used instead of the aforementioned examples. Also, the thin-film resistor can be made of a metal material such as a Cr—Pd alloy, a Ti—Pd alloy, tantalum oxide, tantalum nitride, Cr, or Ti arbitrarily, instead of the aforementioned Ni—Cr alloy.
The respective synthetic resin layers of the multilayer wiring base plate can be made of various insulating synthetic resin materials instead of the aforementioned polyimide synthetic resin layers or polyimide synthetic films.
The described subject matter is not limited to the above embodiments but may be altered in various ways without departing from the spirit and scope presented here.
For example, as is conventionally well known, the probe card 10 can dispense with the electrical connector 20. In this case, the probe base plate 22 is directly fixed to the rigid wiring base plate 18, and the aforementioned mutually corresponding wiring paths of the rigid wiring base plate 18 and the probe base plate 22 are connected directly.

Claims (5)

What is claimed is:
1. A multilayer wiring base plate comprising:
an insulating plate including a plurality of insulating synthetic resin layers;
a wiring circuit provided in the insulating plate;
a thin-film resistor formed along one of the synthetic resin layers to be buried in the synthetic resin layers and inserted in the wiring circuit; and
a heat expansion and contraction restricting layer formed to be buried in the synthetic resin layers adjacent to the one of the synthetic resin layers along which the thin-film resistor is formed, and having a smaller linear expansion coefficient than a linear expansion coefficient of the adjacent synthetic resin layers;
wherein the heat expansion and contraction restricting layer is arranged to be approximately parallel to the thin-film resistor and extends outward and beyond an arranging area of the thin-film resistor, and wherein the heat expansion and contraction restricting layer is made of a metal material and is electrically insulated from the wiring circuit;
wherein both ends of the thin-film resistor are electrically connected to connection electrodes as a pair connected to the wiring circuit, respectively, and the connection electrodes as a pair cover respective corresponding end portions and edges of the thin-film resistor; and
wherein the respective connection electrodes have on mutually opposed surfaces thereof step portions respectively receiving the corresponding end portions and edges of the thin-film resistor and are electrically and mechanically coupled with both the corresponding end portions and edges of the thin-film resistor by the opposed step portions.
2. The multilayer wiring base plate according to claim 1, wherein the heat expansion and contraction restricting layer is made of an equal metal material to a metal material constituting the wiring circuit.
3. The multilayer wiring base plate according to claim 1, wherein the pair of connection electrodes is supported by a conductive path constituting a part of the wiring circuit, and the conductive path extends in the synthetic resin layer in a thickness direction of the synthetic resin layer.
4. A probe card comprising:
the multilayer wiring base plate according to claim 1; and
a plurality of probes projecting from a surface of the multilayer wiring base plate.
5. A multilayer wiring base plate comprising:
an insulating plate including a plurality of insulating synthetic resin layers;
a wiring circuit provided in the insulating plate;
a thin-film resistor formed along one of the synthetic resin layers to be buried in the synthetic resin layers and inserted in the wiring circuit, wherein both ends of the thin-film resistor are electrically connected to respective connection electrodes, the connection electrodes connected to the wiring circuit, and wherein each connection electrode comprises a step portion that receives and covers an end edge of the thin-film resistor; and
a heat expansion and contraction restricting layer formed to be buried in the synthetic resin layers adjacent to the one of the synthetic resin layers along which the thin-film resistor is formed, and having a smaller linear expansion coefficient than a linear expansion coefficient of the adjacent synthetic resin layers.
US13/943,618 2012-10-30 2013-07-16 Multilayer wiring base plate and probe card using the same Active 2034-04-09 US9271393B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
JP2012-238504 2012-10-30
JP2012238504 2012-10-30
JP2012238504A JP6092572B2 (en) 2012-10-30 2012-10-30 Multilayer wiring board and probe card using the same

Publications (2)

Publication Number Publication Date
US20140118017A1 US20140118017A1 (en) 2014-05-01
US9271393B2 true US9271393B2 (en) 2016-02-23

Family

ID=50546483

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/943,618 Active 2034-04-09 US9271393B2 (en) 2012-10-30 2013-07-16 Multilayer wiring base plate and probe card using the same

Country Status (5)

Country Link
US (1) US9271393B2 (en)
JP (1) JP6092572B2 (en)
KR (1) KR101498135B1 (en)
CN (1) CN103796420B (en)
TW (1) TWI532420B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11099227B2 (en) 2016-05-06 2021-08-24 Kabushiki Kaisha Nihon Micronics Multilayer wiring base plate and probe card using the same

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103983817A (en) * 2014-05-27 2014-08-13 上海华力微电子有限公司 Switchable resistance-type probe card
GB201519905D0 (en) * 2015-11-11 2015-12-23 Analog Devices Global A thin film resistive device for use in an integrated circuit, an integrated cicruit including a thin film resistive device
WO2019017515A1 (en) * 2017-07-21 2019-01-24 주식회사 기가레인 Thin film resistor for probe card
TWI734354B (en) * 2020-01-21 2021-07-21 松翰股份有限公司 Microelectromechanical probe head structure for image sensing chip
CN113973432A (en) * 2020-07-23 2022-01-25 庆鼎精密电子(淮安)有限公司 Embedded circuit board and manufacturing method thereof
US20230408547A1 (en) 2020-11-17 2023-12-21 Japan Electronic Materials Corporation Probe-card multilayer wiring substrate and probe card
KR102576178B1 (en) * 2021-07-14 2023-09-07 주식회사 티에스이 Test socket and test apparatus having the same, manufacturing method for the test socket
TWI807918B (en) * 2022-07-14 2023-07-01 中華精測科技股份有限公司 Chip testing socket having common ground configuration

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0763786A (en) 1993-06-16 1995-03-10 Nitto Denko Corp Probe structure
JP2004311628A (en) 2003-04-04 2004-11-04 Denso Corp Multilayer substrate and its manufacturing method
US6818836B2 (en) * 2001-06-13 2004-11-16 Denso Corporation Printed circuit board and its manufacturing method
US20050186768A1 (en) * 2000-02-09 2005-08-25 Matsushita Electric Industrial Co., Ltd. Wiring substrate produced by transfer material method
TWI259743B (en) 2005-06-14 2006-08-01 Advanced Semiconductor Eng Warpage-preventing substrate
JP2008283131A (en) 2007-05-14 2008-11-20 Micronics Japan Co Ltd Multilayer wiring board, method of manufacturing the same, and probe apparatus
US20090129037A1 (en) * 2006-01-13 2009-05-21 Yutaka Yoshino Printed wiring board with built-in semiconductor element, and process for producing the same
US20100156449A1 (en) 2008-12-24 2010-06-24 Kabushiki Kaisha Nihon Micronics Probe card

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4870746A (en) * 1988-11-07 1989-10-03 Litton Systems, Inc. Method of making a multilayer printed circuit board having screened-on resistors
JP2003037369A (en) * 2001-07-24 2003-02-07 Hitachi Ltd Multilayer wiring board and its manufacturing method
JP5251395B2 (en) * 2008-09-24 2013-07-31 富士通株式会社 Multilayer wiring board, probe card, and method for manufacturing multilayer wiring board

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0763786A (en) 1993-06-16 1995-03-10 Nitto Denko Corp Probe structure
US20050186768A1 (en) * 2000-02-09 2005-08-25 Matsushita Electric Industrial Co., Ltd. Wiring substrate produced by transfer material method
US6818836B2 (en) * 2001-06-13 2004-11-16 Denso Corporation Printed circuit board and its manufacturing method
JP2004311628A (en) 2003-04-04 2004-11-04 Denso Corp Multilayer substrate and its manufacturing method
TWI259743B (en) 2005-06-14 2006-08-01 Advanced Semiconductor Eng Warpage-preventing substrate
US20090129037A1 (en) * 2006-01-13 2009-05-21 Yutaka Yoshino Printed wiring board with built-in semiconductor element, and process for producing the same
JP2008283131A (en) 2007-05-14 2008-11-20 Micronics Japan Co Ltd Multilayer wiring board, method of manufacturing the same, and probe apparatus
US20080315901A1 (en) 2007-05-14 2008-12-25 Kabushiki Kaisha Nihon Micronics Multilayer wiring board and method for manufacturing the same and probe apparatus
US20100156449A1 (en) 2008-12-24 2010-06-24 Kabushiki Kaisha Nihon Micronics Probe card
JP2010151497A (en) 2008-12-24 2010-07-08 Micronics Japan Co Ltd Probe card

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11099227B2 (en) 2016-05-06 2021-08-24 Kabushiki Kaisha Nihon Micronics Multilayer wiring base plate and probe card using the same

Also Published As

Publication number Publication date
CN103796420B (en) 2017-03-01
JP6092572B2 (en) 2017-03-08
KR101498135B1 (en) 2015-03-04
TWI532420B (en) 2016-05-01
JP2014089089A (en) 2014-05-15
TW201417664A (en) 2014-05-01
CN103796420A (en) 2014-05-14
US20140118017A1 (en) 2014-05-01
KR20140055957A (en) 2014-05-09

Similar Documents

Publication Publication Date Title
US9271393B2 (en) Multilayer wiring base plate and probe card using the same
KR101921291B1 (en) Semiconductor Device Test Socket
JP5012191B2 (en) MULTILAYER WIRING BOARD, MANUFACTURING METHOD THEREOF, AND PROBE DEVICE
US20150070046A1 (en) Semiconductor device and method of inspecting the same
US8692136B2 (en) Method of repairing probe card and probe board using the same
US11099227B2 (en) Multilayer wiring base plate and probe card using the same
TWI430411B (en) Stacked guard structures
JP4343256B1 (en) Manufacturing method of semiconductor device
US20130048350A1 (en) Base member
JP2017228585A (en) Wiring board and method of manufacturing the same, and method of manufacturing semiconductor device
US20080203526A1 (en) Semiconductor device equipped with thin-film circuit elements
US20210057296A1 (en) Electric component embedded structure
US20160300764A1 (en) Semiconductor device and method for manufacturing the same
JP7458505B2 (en) Multilayer wiring board for probe card and probe card
KR102201929B1 (en) Probe card
US8330190B2 (en) Semiconductor device
JP4492976B2 (en) Semiconductor device
JP4877465B2 (en) Semiconductor device, semiconductor device inspection method, semiconductor wafer
TW202109348A (en) Semiconductor device structure
JP2004214518A (en) Apparatus for inspecting semiconductor element and method for manufacturing semiconductor device
JP2009267269A (en) Electronic component mounting substrate

Legal Events

Date Code Title Description
AS Assignment

Owner name: KABUSHIKI KAISHA NIHON MICRONICS, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:OTABE, NOBORU;OMORI, TOSHINORI;SUGAI, TAKAYASU;REEL/FRAME:030886/0305

Effective date: 20130611

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8