US8937258B1 - Transceiver power distribution network - Google Patents
Transceiver power distribution network Download PDFInfo
- Publication number
- US8937258B1 US8937258B1 US14/473,884 US201414473884A US8937258B1 US 8937258 B1 US8937258 B1 US 8937258B1 US 201414473884 A US201414473884 A US 201414473884A US 8937258 B1 US8937258 B1 US 8937258B1
- Authority
- US
- United States
- Prior art keywords
- island
- package substrate
- distribution network
- power distribution
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/115—Via connections; Lands around holes or via connections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/147—Semiconductor insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
Definitions
- This relates to a power distribution network.
- a conventional power distribution network may include an interposer mounted on a package substrate. Electrical and mechanical connections between the interposer and the package substrate are provided by a plurality of copper islands on a lower surface of the interposer, a copper island on an upper surface of the substrate opposite the copper islands on the lower surface of the interposer, and solder balls or solder bumps connecting the copper islands on the interposer to the copper island on the substrate.
- TSV Through silicon vias
- uVIA may extend into the package substrate from the upper surface and connect to metal layers in the package substrate. These metal layers are connected by other microvias to still other metal layers or to a lower surface of the package substrate.
- the microvias and metal layers define electrical interconnection paths that connect the copper island on the upper surface of the package substrate to one or more surface connectors on the lower surface of the package substrate.
- this conventional power distribution network may have a high impedance peak and high Q factor which result in high power noise.
- the high power noise leads to undesirable high jitter at frequencies over 50 GigaHertz(GHz).
- the conventional power distribution network described above may also lead to high cost in terms of solder balls or bumps since there is a ball or bump for each power channel, lost space on the interposer and the package substrate that is used for the copper islands and/or lost area that is required for die capacitors.
- the present invention is an improved power distribution network in an interposer and package substrate structure.
- the structure comprises an interposer and a package substrate, each of which has a major upper surface and a major lower surface substantially parallel to the upper surface.
- a single copper island is formed on the lower surface of the interposer opposite and substantially co-extensive with a single copper island formed on the upper surface of the package substrate.
- a plurality of leads extends from the copper island on the lower surface of the interposer forming a damping and isolation bridge. Each lead couples to a different TSV that extends through the interposer to the upper surface of the interposer.
- FIGS. 1A-1D are views of an illustrative embodiment of a power distribution network for an interposer and package structure of the present invention.
- FIGS. 2 and 3 are plots depicting the performance of two implementations of the structure of FIGS. 1A-1D compared to a conventional structure.
- FIGS. 1A-1D depict an illustrative example of a power distribution network of the present invention formed in an interposer and a package substrate structure.
- FIG. 1A is a side view of the structure; and
- FIG. 1B is an end-on view of the same structure.
- FIG. 1C depicts the lower layer on the interposer; and
- FIG. 1D depicts the upper layer on the package substrate.
- the structure comprises an interposer 110 mounted on a package substrate 140 .
- the interposer is made of silicon and the package substrate is made of FR4 or BT resin.
- the interposer has a major upper surface 112 and a major lower surface 114 that is substantially parallel to upper surface 112 ; and the package substrate has a major upper surface 142 and a major lower surface 144 that is substantially parallel to upper surface 142 .
- Electrical and mechanical connections between the interposer and the package substrate are provided by a single copper island 130 on lower surface 114 of interposer 110 , a copper island 160 on upper surface 142 of substrate 140 , and bumps 170 connecting the copper island 130 to the copper island 160 , as shown in FIG. 1B .
- copper island 130 is opposite copper island 160 and is substantially co-terminous with it.
- through silicon vias (TSV) 120 extend through interposer 110 between lower surface 114 to contact pads (not shown) on upper surface 112 .
- Leads 132 shown in FIGS. 1B and 1C extend from copper island 130 to each of the TSVs 120 .
- Microvias (uVIA) 150 extend into package substrate from copper island 160 on upper surface 142 .
- the microvias connect to metal layers (not shown) in the package substrate; and these metal layers are connected by other microvias (not shown) to still other metal layers or to lower surface 144 .
- the microvias and metal layers define electrical interconnection paths that connect copper island 160 to one or more connectors on lower surface 144 .
- an integrated circuit (IC) 180 is mounted on interposer 110 in a flip-chip arrangement with a ball grid array 182 that provides electrical and mechanical connection between the integrated circuit 180 and the contact pads on upper surface 112 .
- bumps 170 are used to provide the power connections between the package substrate 140 and the interposer 110 .
- additional rows (or columns) of bumps may also be used.
- the bumps are C4 (controlled collapse chip connection) bumps; but other types of connectors may be used in place of the C4 bumps.
- the term “bumps” will be understood to refer to all types of solder balls, solder bumps, studs, pillars and the like performing similar functions.
- FIG. 1C depicts a portion of lower surface 114 of interposer 110 .
- a single copper island 130 connects to several power channels Ch0-Ch5 that extend through interposer 110 in the form of TSVs 120 .
- Copper island 130 is a continuous layer extending in two-dimensions on lower surface 114 .
- a plurality of leads 132 extend from copper island 130 to form a damping and isolation bridge 135 in which a different lead connects to each of the TSVs 120
- each lead is a metal trace on lower surface 114 .
- damping and isolation bridge 135 has the appearance of a comb.
- Copper island 130 further comprises at least one bump pad 134 for connecting to one of the bumps 170 .
- the number of bumps that are used can be substantially fewer than the number of power channels connected to the copper island 130 .
- the total area taken up by copper island 130 can be substantially smaller than the total area taken up by the copper islands on the lower surface of the interposer in a conventional power distribution network. This can produce a savings of more than 50 percent (%) in the area formerly allocated to the copper islands.
- FIG. 1D depicts a portion of upper surface 142 of package substrate 140 on which is formed copper island 160 .
- Copper island 160 is a continuous layer extending in two dimensions on upper surface 142 .
- Copper island 160 includes one or more contact areas 152 to connect to microvias that extend into substrate 140 and eventually connect to lower surface 144 of substrate 140 .
- Copper island 160 also includes enough bump pads 172 that each bump 170 connects to a different bump pad 172 . In the example illustrated in FIGS. 1A-1D , there are two bump pads 172 in copper island 160 . Since copper island 160 preferably is co-terminous with copper island 130 , its area can also be reduced by more than 50% compared to the area of a copper island in a conventional substrate.
- the design of a power distribution network is based on equation (1) for the impedance peak and equation (2) for the Q factor.
- Z peak ( L/C )/ R (1)
- Q sqrt( L/C )/ R (2).
- Inductance L is mostly from the package substrate while capacitance C and resistance R are mostly from the die. The smaller the Zpeak and Q are the better the power distribution network is.
- FIG. 2 depicts the transfer impedance versus frequency for a prior art device (plot 210 ) and for two devices (plots 220 , 230 ) made in accordance with the invention.
- FIG. 3 depicts the self-impedance versus frequency for the prior art device (plot 310 ) and the same two devices (plots 320 , 330 ) made in accordance with the invention.
- the prior art device has a peak transfer impedance and a peak self-impedance that are both significantly higher than the peak transfer impedance and peak self-impedance of the two devices made in accordance with the invention.
- the prior art device has a second peak that is believed to be caused by inadequate isolation.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Geometry (AREA)
- Wire Bonding (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Zpeak=(L/C)/R (1)
Q=sqrt(L/C)/R (2).
Inductance L is mostly from the package substrate while capacitance C and resistance R are mostly from the die. The smaller the Zpeak and Q are the better the power distribution network is.
Interposer | Die | System Level PDN |
Package | L | R | C | Self Z | Trans Z | Perform- |
Balls | Bumps | (pH) | (mOhm) | (nF) | (Ohm) | (Ohm) | ance | Cost | |
| 2 | 6 | 0.6 | 11 | 1 | 7.42 | 7.38 | Low | |
Invention # | |||||||||
1 | 1 | 2 | 12.6 | 220 | 1 | 2.85 | 2.63 | High | |
Invention # | |||||||||
2 | 2 | 2 | 12.6 | 220 | 0.5 | 3.19 | 2.98 | High | Low |
As can be seen, while the peak transfer impedance of the prior art device is 7.38 Ohms, the peak transfer impedance of the two embodiments of the invention are 2.63 and 2.98 Ohms, representing reductions of 64% and 60%, respectively, Likewise, while the peak self-impedance of the prior art device is 7.42 Ohms, the peak self-impedances of the two embodiments of the invention are 2.85 and 3.19 Ohms, representing reductions of 62% and 57%, respectively. At the same time, these performance improvements are achieved while reducing the number of bumps from 6 to 2 which significantly reduces manufacturing costs and conserves space on the package substrate and interposer that can be used for other purposes.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/473,884 US8937258B1 (en) | 2012-06-22 | 2014-08-29 | Transceiver power distribution network |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/531,217 US8866024B1 (en) | 2012-06-22 | 2012-06-22 | Transceiver power distribution network |
US14/473,884 US8937258B1 (en) | 2012-06-22 | 2014-08-29 | Transceiver power distribution network |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/531,217 Continuation US8866024B1 (en) | 2012-06-22 | 2012-06-22 | Transceiver power distribution network |
Publications (1)
Publication Number | Publication Date |
---|---|
US8937258B1 true US8937258B1 (en) | 2015-01-20 |
Family
ID=51702284
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/531,217 Expired - Fee Related US8866024B1 (en) | 2012-06-22 | 2012-06-22 | Transceiver power distribution network |
US14/473,884 Active US8937258B1 (en) | 2012-06-22 | 2014-08-29 | Transceiver power distribution network |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/531,217 Expired - Fee Related US8866024B1 (en) | 2012-06-22 | 2012-06-22 | Transceiver power distribution network |
Country Status (1)
Country | Link |
---|---|
US (2) | US8866024B1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9184123B1 (en) * | 2014-08-20 | 2015-11-10 | Altera Corporation | Package substrate with current flow shaping features |
Citations (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7838337B2 (en) * | 2008-12-01 | 2010-11-23 | Stats Chippac, Ltd. | Semiconductor device and method of forming an interposer package with through silicon vias |
US20110037169A1 (en) * | 2009-08-12 | 2011-02-17 | Stats Chippac, Ltd. | Semiconductor Device and Method of Dual-Molding Die Formed on Opposite Sides of Build-Up Interconnect Structures |
US7944041B2 (en) * | 2007-09-24 | 2011-05-17 | Research Triangle Institute | Integrated semiconductor substrate structure using incompatible processes |
US20110156226A1 (en) * | 2005-06-06 | 2011-06-30 | Rohm Co., Ltd. | Interposer and semiconductor device |
US8035992B2 (en) * | 2005-10-18 | 2011-10-11 | Nec Corporation | Vertical transitions, printed circuit boards therewith and semiconductor packages with the printed circuit boards and semiconductor chip |
US20120061814A1 (en) * | 2010-09-14 | 2012-03-15 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming Leadframe Interposer Over Semiconductor Die and TSV Substrate for Vertical Electrical Interconnect |
US8143704B2 (en) * | 2009-10-02 | 2012-03-27 | Texas Instruments Incorporated | Electronic assemblies including mechanically secured protruding bonding conductor joints |
US20120217653A1 (en) * | 2009-11-10 | 2012-08-30 | Nec Corporation | Semiconductor device and noise suppressing method |
US20120228760A1 (en) * | 2011-03-11 | 2012-09-13 | Altera Corporation | Systems including an i/o stack and methods for fabricating such systems |
US20120261178A1 (en) * | 2009-10-20 | 2012-10-18 | Nec Corporation | Interconnection substrate design supporting device, method of designing interconnection substrate, program, and interconnection substrate |
US20120305916A1 (en) * | 2011-06-03 | 2012-12-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interposer Test Structures and Methods |
US20130020675A1 (en) * | 2011-07-20 | 2013-01-24 | Xilinx, Inc. | Inductive structure formed using through silicon vias |
US20130070437A1 (en) * | 2011-09-20 | 2013-03-21 | Invensas Corp. | Hybrid interposer |
US8405420B2 (en) * | 2009-04-14 | 2013-03-26 | Monolithic 3D Inc. | System comprising a semiconductor device and structure |
US20130157639A1 (en) * | 2011-12-16 | 2013-06-20 | SRC Computers, LLC | Mobile electronic devices utilizing reconfigurable processing techniques to enable higher speed applications with lowered power consumption |
US20140073087A1 (en) * | 2012-09-10 | 2014-03-13 | Pin-Cheng Huang | Method of fabricating a semiconductor package |
US20140145326A1 (en) * | 2012-11-29 | 2014-05-29 | United Microelectronics Corp. | Substrate with integrated passive devices and method of manufacturing the same |
-
2012
- 2012-06-22 US US13/531,217 patent/US8866024B1/en not_active Expired - Fee Related
-
2014
- 2014-08-29 US US14/473,884 patent/US8937258B1/en active Active
Patent Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110156226A1 (en) * | 2005-06-06 | 2011-06-30 | Rohm Co., Ltd. | Interposer and semiconductor device |
US8022532B2 (en) * | 2005-06-06 | 2011-09-20 | Rohm Co., Ltd. | Interposer and semiconductor device |
US8035992B2 (en) * | 2005-10-18 | 2011-10-11 | Nec Corporation | Vertical transitions, printed circuit boards therewith and semiconductor packages with the printed circuit boards and semiconductor chip |
US7944041B2 (en) * | 2007-09-24 | 2011-05-17 | Research Triangle Institute | Integrated semiconductor substrate structure using incompatible processes |
US7838337B2 (en) * | 2008-12-01 | 2010-11-23 | Stats Chippac, Ltd. | Semiconductor device and method of forming an interposer package with through silicon vias |
US8405420B2 (en) * | 2009-04-14 | 2013-03-26 | Monolithic 3D Inc. | System comprising a semiconductor device and structure |
US20110037169A1 (en) * | 2009-08-12 | 2011-02-17 | Stats Chippac, Ltd. | Semiconductor Device and Method of Dual-Molding Die Formed on Opposite Sides of Build-Up Interconnect Structures |
US8143704B2 (en) * | 2009-10-02 | 2012-03-27 | Texas Instruments Incorporated | Electronic assemblies including mechanically secured protruding bonding conductor joints |
US20120261178A1 (en) * | 2009-10-20 | 2012-10-18 | Nec Corporation | Interconnection substrate design supporting device, method of designing interconnection substrate, program, and interconnection substrate |
US20120217653A1 (en) * | 2009-11-10 | 2012-08-30 | Nec Corporation | Semiconductor device and noise suppressing method |
US20120061814A1 (en) * | 2010-09-14 | 2012-03-15 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming Leadframe Interposer Over Semiconductor Die and TSV Substrate for Vertical Electrical Interconnect |
US20120228760A1 (en) * | 2011-03-11 | 2012-09-13 | Altera Corporation | Systems including an i/o stack and methods for fabricating such systems |
US20120305916A1 (en) * | 2011-06-03 | 2012-12-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interposer Test Structures and Methods |
US20130020675A1 (en) * | 2011-07-20 | 2013-01-24 | Xilinx, Inc. | Inductive structure formed using through silicon vias |
US20130070437A1 (en) * | 2011-09-20 | 2013-03-21 | Invensas Corp. | Hybrid interposer |
US20130157639A1 (en) * | 2011-12-16 | 2013-06-20 | SRC Computers, LLC | Mobile electronic devices utilizing reconfigurable processing techniques to enable higher speed applications with lowered power consumption |
US20140073087A1 (en) * | 2012-09-10 | 2014-03-13 | Pin-Cheng Huang | Method of fabricating a semiconductor package |
US20140145326A1 (en) * | 2012-11-29 | 2014-05-29 | United Microelectronics Corp. | Substrate with integrated passive devices and method of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
US8866024B1 (en) | 2014-10-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10026720B2 (en) | Semiconductor structure and a method of making thereof | |
US9018040B2 (en) | Power distribution for 3D semiconductor package | |
US20140021591A1 (en) | Emi shielding semiconductor element and semiconductor stack structure | |
US10573616B2 (en) | Semiconductor package and method for fabricating base for semiconductor package | |
TWI474461B (en) | Integrated circuit and three-dimensional stacked multi-chip module | |
KR100881182B1 (en) | De-coupling capacitor formed between wafers, wafer stack package comprising the same capacitor, and method of fabricating the same package | |
KR102603163B1 (en) | High density 3d interconnect configuration | |
KR20130006260A (en) | Innovative bump-on-trace package-on-package | |
US20140001609A1 (en) | Interposer and semiconductor package with noise suppression features | |
US9425149B1 (en) | Integrated circuit package routing with reduced crosstalk | |
US20150048497A1 (en) | Interposer with electrostatic discharge protection | |
US10057976B1 (en) | Power-ground co-reference transceiver structure to deliver ultra-low crosstalk | |
US9431337B2 (en) | Semiconductor device having an inner power supply plate structure | |
US8937258B1 (en) | Transceiver power distribution network | |
TW200629438A (en) | Chip structure with bumps and testing pads | |
US11088123B1 (en) | Package system having laterally offset and ovelapping chip packages | |
US8120162B2 (en) | Package with improved connection of a decoupling capacitor | |
US20130176685A1 (en) | Multi-layer ceramic circuit board, method of manufacturing the same, and electric device module using the same | |
CN110911384A (en) | Embedded passive bridge chip and application thereof | |
CN211376635U (en) | Embedded passive bridge chip and packaging structure thereof | |
US9536820B1 (en) | Power distribution network | |
CN221201179U (en) | Packaging structure | |
TWI793971B (en) | Semiconductor device and bond pad arrangement | |
US20240113004A1 (en) | Connecting a chiplet to an interposer die and to a package interface using a spacer interconnect coupled to a portion of the chiplet | |
US11901300B2 (en) | Universal interposer for a semiconductor package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ALTERA CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIU, HUI;LI, ZHE;SIGNING DATES FROM 20120718 TO 20120730;REEL/FRAME:033643/0367 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |