US8319166B2 - Solid-state image pick-up device and pixel signal readout method having dual potential well, dual transfer gate electrode and dual floating-diffusion region for separately transferring and storing charges respectively - Google Patents
Solid-state image pick-up device and pixel signal readout method having dual potential well, dual transfer gate electrode and dual floating-diffusion region for separately transferring and storing charges respectively Download PDFInfo
- Publication number
- US8319166B2 US8319166B2 US12/161,300 US16130007A US8319166B2 US 8319166 B2 US8319166 B2 US 8319166B2 US 16130007 A US16130007 A US 16130007A US 8319166 B2 US8319166 B2 US 8319166B2
- Authority
- US
- United States
- Prior art keywords
- potential
- region
- potential well
- embedded
- charge
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/80—Constructional details of image sensors
- H10F39/803—Pixels having integrated switching, control, storage or amplification elements
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/50—Control of the SSIS exposure
- H04N25/57—Control of the dynamic range
- H04N25/58—Control of the dynamic range involving two or more exposures
- H04N25/581—Control of the dynamic range involving two or more exposures acquired simultaneously
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/50—Control of the SSIS exposure
- H04N25/57—Control of the dynamic range
- H04N25/58—Control of the dynamic range involving two or more exposures
- H04N25/587—Control of the dynamic range involving two or more exposures acquired sequentially, e.g. using the combination of odd and even image fields
- H04N25/589—Control of the dynamic range involving two or more exposures acquired sequentially, e.g. using the combination of odd and even image fields with different integration times, e.g. short and long exposures
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/60—Noise processing, e.g. detecting, correcting, reducing or removing noise
- H04N25/616—Noise processing, e.g. detecting, correcting, reducing or removing noise involving a correlated sampling function, e.g. correlated double sampling [CDS] or triple sampling
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/77—Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/77—Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components
- H04N25/771—Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components comprising storage means other than floating diffusion
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/78—Readout circuits for addressed sensors, e.g. output amplifiers or A/D converters
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/80—Constructional details of image sensors
- H10F39/802—Geometry or disposition of elements in pixels, e.g. address-lines or gate electrodes
Definitions
- the present invention relates to a solid-state image pick-up device having a large dynamic range and a method of reading out a pixel signal thereof.
- Patent Document 1 proposes a method of enlarging a dynamic range of an output signal in response to the quantity of incident light in the array of pixels each including high-sensitive and low-sensitive photoelectric conversion elements.
- these photoelectric conversion elements are exposed through a single microlens to light to read out signals from these elements and to combine them.
- Nonpatent Document 1 also proposes a method of enlarging a dynamic range using a photodiode, which has a capacitor for storing charges overflowing therefrom, by combining signals from charges stored in the capacitor.
- Patent Document 2 proposes a method of storing a part of electric charges overflowing over a potential barrier.
- Patent Document 3 also describes a solid-state image pick-up device.
- a light signal from an image pick-up area is converted using first and second photosensitive pixels to signal charges. These signal charges are read out into a vertical CCD and is transferred thereby, and then the transferred charges are further transferred using a horizontal CCD.
- the sensitivity characteristics of the first and second photosensitive pixels are different from each other.
- the signal charges of the first and second photosensitive pixels are read out at the same time.
- a representative method among them combines plural signals generated in different exposure times. Since generating these signals in the two exposure times needs different processing in different timing, thereby distorting a moving object in an image from the signals.
- Patent Document 1 Japanese Unexamined Patent Application Publication No. 2004-335803
- Patent Document 2 Japanese Unexamined Patent Application Publication No. 2005-86082
- Patent Document 3 Japanese Unexamined Patent Application Publication No. 3-117281
- Nonpatent Document 1 Shigetoshi Sugawa et al., “A 100 dB dynamic range CMOS image sensor using a lateral overflow integration capacitor”, Dig. Tech. Papers, ISSCC, 2005, p. 352-353
- Patent Document 1 Since the method described in Patent Document 1 needs a isolation area of a given width between the two photoelectric conversion elements, a light receiving area of the high-sensitive photoelectric conversion element is made relatively small as compared to that of the low-sensitive photoelectric conversion element. In addition, since charges generated from incident light always flow into a floating-diffusion region in signal readout, a reset level is changed in receiving a large amount of light to cause black inversion readily.
- Nonpatent Document 1 uses a high capacitance for storing overflowing charges through the floating-diffusion region to read out them. Since the overflowing charges pass through the floating-diffusion region, they are affected by a dark current or reset noise. In addition, since the charges generated from incident light always flow into the floating-diffusion region in the signal read out as in Patent Document 1. When receiving a large amount of light, the reset level is changed to cause black inversion readily.
- one first aspect of the present invention is a solid-state image pick-up device in which a plurality of pixels are arranged, each pixel comprise: (a) a first potential well for storing charges generated by light; (b) a charge-distributing-potential barrier adjacent to the first potential well; (c) a second potential well for storing charges generated by light of an intensity equal to that of the light generating the charges stored in the first potential well, quantity of the charges stored in the second potential well being less than those stored in the first potential well, the charge-distributing-potential barrier being provided between the second potential well and the first potential well; (d) first and second transfer gate electrodes for separately transferring the charges stored in the first and second potential wells at different timings, respectively; and (e) first and second floating-diffusion regions for separately storing the charges transferred by the first and second transfer gate electrodes, respectively.
- the pixel may further include a photodiode, and the photodiode generates charges in response to light.
- the charges in the first and second potential well are generated by the photodiode.
- this photodiode may also include the charge-distributing-potential barrier.
- pixel signals generated by charges stored in the second floating-diffusion region are read out multiple times in one frame period.
- pixel signals generated by charges stored in the first and second floating-diffusion regions are read out at different readout timings.
- the charge-distributing-potential barrier is provided by a potential distribution in a first surface-embedded region embedded in an upper part of a semiconductor region of a first conductivity type, and the first surface-embedded region has a second conductivity type different from the first conductivity type.
- the first potential well is provided by a potential distribution in a second surface-embedded region of the second conductivity type, the second surface-embedded region is adjacent to the first surface-embedded region, the second surface-embedded region is embedded in the upper part of the semiconductor region of the first conductivity type, and the second surface-embedded region has a higher impurity density than the first surface-embedded region.
- the second potential well is provided by a potential distribution in a third surface-embedded region of the second conductivity type, the third surface-embedded region is adjacent to the first surface-embedded region.
- the first surface-embedded region is provided between the third surface-embedded region and the second surface-embedded region, the third surface-embedded region is embedded in the upper part of the semiconductor region of the first conductivity type, and the third surface-embedded region has a higher impurity density than the first surface-embedded region.
- the present invention may further include a light-shielding layer, and the light-shielding layer introduces incident light to only the first surface-embedded region.
- Charges from the first surface-embedded region to the third surface-embedded region passes through a first flow-in path having a first cross-sectional area, and charges from the first surface-embedded region to the second surface-embedded region passes through a second flow-in path having a second cross-sectional area.
- the first cross-sectional area is made smaller than the second cross-sectional area such that quantity of charges stored in the second potential well is smaller than that in the first potential well.
- the present invention may further comprises a light-shielding layer, and the light-shielding layer prevents light from being incident on the third surface-embedded region, and the light-shielding layer introduces incident light to the first and second surface-embedded regions.
- the light-shielding layer defines quantity of the incident light such that the quantity of charges stored in the second potential well is made smaller than that in the first potential well.
- the present invention may further include a first charge flow-in control gate.
- the first charge flow-in control gate electrostatically controls a potential of the charge-distributing-potential barrier to the second potential well through a gate-insulating layer, and a voltage applied to the first charge flow-in control gate is controlled such that quantity of charges stored in the second potential well is smaller than that in the first potential well.
- the present invention may further comprise a second charge flow-in control gate for electrostatically controlling a potential of the charge-distributing-potential barrier to the first potential well through the gate-insulating layer.
- a potential of the charge-distributing-potential barrier to the second potential well is controlled such that charges flow into the second potential well multiple times in one frame period.
- the present invention may further include a light-shielding layer which introduces light to only the first surface-embedded region, and a first charge flow-in control gate for electrostatically controlling a potential of the charge-distributing-potential barrier to the second potential well through the gate-insulating layer.
- a first flow-in path having a first cross-sectional area
- charges from the first surface-embedded region to the third surface-embedded region passes through a second flow-in path having a second cross-sectional area.
- the first cross-sectional area is made smaller than the second cross-sectional area such that quantity of charges stored in the second potential well is smaller than that in the first potential well.
- the first potential well is provided by a potential distribution in the first surface-embedded region of the second conductivity type embedded in an upper part of the semiconductor region of the first conductivity type.
- the second potential well is provided by a potential distribution in the second surface-embedded region of the second conductivity type, the second surface-embedded region is embedded in the upper part of the semiconductor region of the first conductivity type, and the second surface-embedded region is away from the first surface-embedded region.
- the charge-distributing-potential barrier is provided by a potential distribution in the upper part of the semiconductor region of the first conductivity type between the first and second surface-embedded regions.
- the device may further comprises a light-shielding layer, and the light-shielding layer has an opening provided such that a first quantity of light incident on the first surface-embedded region is larger than a second quantity of light on the second surface-embedded region. A difference between the first and second quantities is adjusted such that quantity of charges stored in the second potential well is smaller than that in the first potential well.
- the first potential well is provided by a potential distribution in the first surface-embedded region of the second conductivity type embedded in an upper part of the semiconductor region of the first conductivity type.
- the second potential well is defined by a potential distribution in the second surface-embedded region of the second conductivity type, and the second surface-embedded region is in contact with the upper part of the first surface-embedded region and is embedded in the upper part of the semiconductor region of the first conductivity type.
- the charge-distributing-potential barrier is provided by a potential distribution in a connection region between the first and second surface-embedded regions in the upper part of the semiconductor region of the first conductivity type.
- the device further comprises a light-shielding layer, and the light-shielding layer introduces light to only the first surface-embedded region. Charges overflow from the first surface-embedded region to the second surface-embedded region to flow into the second potential well, and the overflowing charges are stored in the second potential well.
- the plural pixels are arranged in a two-dimensional matrix to form a pixel array.
- the device further comprises a column processing circuit provided around the pixel array.
- the column processing circuit further includes a single comparator, the single comparator is provided for each column of the matrix, and the comparator selectively reads charges stored in either the first or second floating-diffusion region.
- the plural pixels is arranged in a two-dimensional matrix, and the two-dimensional matrix includes upper and lower pixel rows adjacent to each other vertically.
- the first floating-diffusion regions of the upper and lower pixel rows are common electrically, and the second floating-diffusion regions of the upper and lower pixel rows are common electrically.
- the plural pixels is arranged in a two-dimensional matrix and the two-dimensional matrix includes left and right pixel columns adjacent to each other horizontally, and the first floating-diffusion region of the right pixel column and the second floating-diffusion region of the left pixel column are common electrically.
- a readout method reads out a pixel signal in a solid-state image pick-up device including a column processing circuit in each row of a matrix around a pixel array in which pixels are arranged in a two-dimensional matrix and which is described in the first aspect of the present invention.
- the readout method separately sample-holds charges stored in first and second floating-diffusion regions through the column processing circuit and combines pixel signals generated by these charges at the exterior of the column processing circuit.
- only pixel signals generated by charges stored in the second floating-diffusion region are read out multiple times in one frame period preferably.
- pixel signals generated by charges stored in the second floating-diffusion region are read out multiple times for different storing times in one frame period preferably.
- pixel signals generated by charges stored in the first and second floating-diffusion regions are read out at different readout timings preferably.
- a potential at the shoulder of a charge-distributing-potential barrier on the second potential well is preferably controlled so that charges can flow into the second potential well multiple times in one frame period.
- Still another aspect in accordance with the present invention is a readout method.
- the method reads out a pixel signal of a solid-state image pick-up device including a column processing circuit in each row of a matrix around a pixel array in which pixels are arranged in a two-dimensional matrix and which is described in the first aspect of the present invention.
- the readout method selects either charges stored in a first or second floating-diffusion region using the column processing circuit, and then generates pixel signals from these charges to outputs them to the exterior of the column processing circuit.
- the present invention can provide a solid-state image pick-up device capable of increasing an enlargement factor of a dynamic range of an output signal to the quantity of incident light without increase in the area of a pixel, and a method of reading a pixel signal therefrom.
- FIG. 1 is a schematic plan view illustrating a layout on a semiconductor chip for a solid-state image pick-up device (two-dimensional solid-state image pick-up device) in accordance with a first embodiment of the present invention.
- FIG. 2 is a schematic cross-sectional view (taken along the line A-A in FIG. 3 ) illustrating the structure of a pixel of the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 3 illustrates the structure of a pixel of the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 4 shows sensitivity characteristics of the first and second charge-storage diodes in the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 5 is a schematic circuit diagram illustrating a column processing circuit in the j-th column of the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 6 is a timing diagram illustrating the operation of the column processing circuit shown in FIG. 5 .
- FIG. 7 is a schematic circuit diagram illustrating the column processing circuit in the j-th column of the solid-state image pick-up device in accordance with a second modified example of the first embodiment of the present invention.
- FIG. 8 is a timing diagram illustrating the operation of the column processing circuit shown in FIG. 7 .
- FIG. 9 is a timing diagram illustrating a readout method (first readout method) for the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 10 is a timing diagram illustrating a readout method (second readout method) for the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 11 is a timing diagram illustrating a readout method (third readout method) for the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 12 is a timing diagram illustrating a readout method (fourth readout method) for the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 13 is a timing diagram illustrating a readout method (fifth readout method) for the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 14 is a timing diagram illustrating a readout method (sixth readout method) for the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 15 is a timing diagram illustrating a readout method (seventh readout method) for the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 16 is a timing diagram illustrating a readout method (eighth readout method) for the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- FIG. 17 is a schematic cross-sectional view (taken along the line A-A in FIG. 18 ) illustrating the structure of a pixel of a solid-state image pick-up device in accordance with a second embodiment of the present invention.
- FIG. 18 is a schematic plan view illustrating the structure of a pixel of the solid-state image pick-up device in accordance with the second embodiment of the present invention.
- FIG. 19 is a potential diagram of the cross section, taken along a P-P plane indicated by a dashed line shown in FIG. 17 , in which a first floating-diffusion region, a second n-type surface-embedded regions, a first n-type surface-embedded region, a third n-type surface-embedded regions, and a second floating-diffusion region are shown.
- FIG. 20 is a timing diagram illustrating the operation of the column processing circuit in the j-th column of the solid-state image pick-up device in accordance with the second embodiment of the present invention.
- FIG. 21 is a schematic cross-sectional view (taken along the line A-A in FIG. 22 ) illustrating the structure of a pixel of a solid-state image pick-up device in accordance with a third embodiment of the present invention.
- FIG. 22 is a schematic plan view illustrating the structure of a pixel of the solid-state image pick-up device in accordance with the third embodiment of the present invention.
- FIG. 23 is a potential diagram of the cross section, taken along a P-P plane indicated by a chain line in FIG. 21 , a first floating-diffusion region, a second n-type surface-embedded regions, a first n-type surface-embedded region, a third n-type surface-embedded regions, and a second floating-diffusion region are shown.
- FIG. 24 is a schematic cross-sectional view illustrating the structure of a pixel of a solid-state image pick-up device in accordance with a fourth embodiment of the present invention.
- FIG. 25 is a schematic cross-sectional view illustrating the structure of a pixel of a solid-state image pick-up device in accordance with a fifth embodiment of the present invention.
- FIG. 26 is a potential diagram of the cross section, taken along a P-P plane indicated by a chain line shown in FIG. 25 , a first floating-diffusion region, a first n-type surface-embedded region, a second n-type surface-embedded region, and a second floating-diffusion region are shown.
- FIG. 27 is a schematic cross-sectional view illustrating the structure of a pixel of a solid-state image pick-up device in accordance with a sixth embodiment of the present invention.
- FIG. 28 is a potential diagram of the cross section, taken along a P-P plane indicated by a chain line in FIG. 25 , in which a first floating-diffusion region, a first n-type surface-embedded region, a second n-type surface-embedded region, and a second floating-diffusion region are shown.
- FIG. 29 is a schematic cross-sectional view (taken along the line A-A in FIG. 28 ) illustrating the structure of a pixel of a solid-state image pick-up device in accordance with a seventh embodiment of the present invention.
- FIG. 30 is a schematic plan view illustrating the structure of a pixel of the solid-state image pick-up device in accordance with the seventh embodiment of the present invention.
- FIG. 31 is a potential diagram of the cross section, taken along a P-P plane indicated by a chain line in FIG. 29 , in which a first floating-diffusion region, a second n-type surface-embedded regions, a first n-type surface-embedded region, a third n-type surface-embedded regions, and a second floating-diffusion region are shown.
- first to seventh embodiments merely show exemplary devices and methods in accordance with the present invention, and the present invention should not be limited to the specific materials, shapes, structures, and layouts of the components below.
- the embodiments of the present invention can be variously modified in the scope according to the appended claims.
- n-type and p-type is used as a first conductivity type and a second conductivity type.
- n-type and p-type is used as the first conductivity type and the second conductivity type by use of the voltage application with the electrical polarity reversal.
- a pixel array 1 and peripheral circuits are integrated with each other in a single semiconductor chip.
- a vertical shift register (vertical scanning circuit) 3 is provided on the left side of the pixel array 1 , and a timing generating circuit 4 is located between the vertical shift register 3 and the pixel array 1 .
- FIG. 1 shows the internal structure of, for example, the specific pixel X ij located in the i-th row and the j-th column, and, like the pixel X ij , the remaining pixels X 11 to X 1m , X 21 to X 2m , . . . , X i1 to X im , . . . , X n1 to X nm also include detecting circuits, D 11 to D 1m , D 21 to D 2m , . . .
- D i1 to D im , . . . , D n1 to D nm
- voltage readout buffer amplifiers A 11 to A 1m , A 21 to A 2m , . . . , A i1 to A im , . . . , A n1 to A nm , respectively.
- FIG. 1 A 11 to A 1m , A 21 to A 2m , . . . , A i1 to A im , . . . , A n1 to A nm , respectively.
- a pixel X ij of the pixel array 1 is sequentially selected to perform the read-out of a pixel signal and the operation of an electronic shutter therein.
- the solid-state image pick-up device in accordance with the first embodiment of the present invention sequentially selects each of pixel rows, X 11 to X 1m , X 21 to X 2m , . . . , X i1 to X im , . . .
- X n1 to X nm in the pixel array 1 in the vertical direction to read a pixel signal from each of the pixel rows, X 11 to X 1m , X 21 to X 2m , . . . , X i1 to X im , . . . , X n1 to X nm , by use of a vertical signal line provided in each of pixel columns, X 11 to X n1 , X 12 to X n2 , . . . , X 1j to X nj , . . . , X 1m to X nm .
- the read sequence of a signal from each of the pixels X 11 to X 1m , X 21 to X 2m , . . . , X i1 to X im , . . . , X n1 to X nm is generally similar to that in an ordinary CMOS image sensor.
- a plurality of column processing circuits Q 1 , Q 2 , . . . , Q j , . . . , Q m are arranged corresponding to the pixel columns, X 11 to X n1 , X 12 to X n2 , . . .
- Pixel signals are read from the pixel column, X 11 to X n1 in the pixel array 1 through the vertical signal lines, and are supplied to the column processing circuit Q 1 of the signal processor 5 in series to eliminate noise inherent in pixels from the respective signals.
- pixel signals of the pixel column, X 12 to X n2 are supplied to the column processing circuit Q 2 from the signal processor 5 in series to eliminate noise inherent in pixels therefrom, . . .
- each unit pixel X ij of the pixel array 1 has a variation of characteristics inherent in, for example, MOS transistors therein. Therefore, when pixel signals are read from the unit pixels X ij to form image signals without the modification of the pixel signals, variations inherent to the pixels X ij affect the image signals to cause noise in an image from the image signals.
- FIG. 2 and Part (a) of FIG. 3 are schematic views showing the structure of one of the pixels X ij in the pixel array 1 of the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- Part (a) of FIG. 3 is a schematic plan view illustrating the structure of a pixel of the solid-state image pick-up device in accordance with the first embodiment of the present invention. As shown in the middle of FIG.
- the photodiode PD includes the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 which works as an anode region, and a first n-type surface-embedded region 22 which works as a cathode region provided in the upper region of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 .
- a p-type pinning layer 25 is provided in the upper region of the first n-type surface-embedded region 22 . Since the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 included in the photodiode PD functions as a charge-generating region, its impurity density is preferably between about 6 ⁇ 10 11 and about 2 ⁇ 10 15 cm ⁇ 3 .
- a silicon epitaxial layer of an impurity density between about 6 ⁇ 10 11 and about 2 ⁇ 10 15 cm ⁇ 3 may be grown on a silicon substrate of an impurity density between about 4 ⁇ 10 17 and about 1 ⁇ 10 21 cm ⁇ 3 to form a structure, and instead of the p-type semiconductor substrate 21 , this structure can be used as the semiconductor region of the first conductivity type which functions as the charge-generating region.
- a silicon epitaxial layer of an impurity density between about 6 ⁇ 10 13 and about 1.5 ⁇ 10 15 cm ⁇ 3 be formed on a available silicon substrate having an impurity density between about 8 ⁇ 10 17 and about 1 ⁇ 10 20 cm ⁇ 3 to form the semiconductor region of the first conductivity type.
- the first n-type surface-embedded region 22 is made of an n-type semiconductor region having a relatively low impurity density between about 2 ⁇ 10 15 and about 6 ⁇ 10 17 cm ⁇ 3 . More preferably, in the first n-type surface-embedded region 22 , its impurity density may be between about 5 ⁇ 10 16 and about 5 ⁇ 10 17 cm ⁇ 3 , typically, for example, about 4 ⁇ 10 16 cm ⁇ 3 , and its thickness may be between about 0.1 ⁇ m and about 3 ⁇ m, preferably between about 0.2 and about 0.5 ⁇ m.
- the p-type pinning layer 25 may have a relatively high impurity density between about 3 ⁇ 10 17 and 1.5 ⁇ 10 20 cm ⁇ 3 , and a thickness between about 20 nm and about 1.0 ⁇ m, preferably between about 50 nm and about 300 nm.
- the first and second charge-storage diodes AD 1 and AD 2 are connected on the left and right sides of the photodiode PD, respectively (However, the arrangements in FIG. 2 and Part (a) of FIG. 3 are shown as an example. For example, it will be readily understood that another pixel topology can be used as follows: the first and second charge-storage diodes AD 1 and AD 2 are conversely disposed on the right and left sides of the photodiode PD, respectively).
- the first charge-storage diode AD 1 includes a second n-type surface-embedded region 23 in contact with the left portion of the first n-type surface-embedded region 22 in the photodiode PD, and the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 has a part provided for an anode region below the second n-type surface-embedded region 23 .
- the second charge-storage diode AD 2 includes a third n-type surface-embedded region 24 in contact with the right portion of the first n-type surface-embedded region 22 in the photodiode PD, and the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 has a part provided for an anode region below the third n-type surface-embedded region 24 .
- the second and third n-type surface-embedded regions 23 and 24 preferably have a higher impurity density than the first n-type surface-embedded region 22 .
- these regions 23 and 24 preferably have a relatively high density of an n-type impurity between about 5 ⁇ 10 16 and about 1 ⁇ 10 19 cm ⁇ 3 .
- the p-type pinning layer 25 extends from the upper region of the photodiode PD to the right and left.
- the p-type pinning layer 25 suppresses generation of carriers in the surface during dark time, and is preferably used as a layer which reduces dark current. Therefore, in applications in which the dark current is not of interest in use, the p-type pinning layer 25 may be omitted from the structure of the pixels.
- Part (a) of FIG. 3 is a plan view illustrating the first n-type surface-embedded region 22 having a shape of a polygon (dodecagon) having projection.
- the first n-type surface-embedded region 22 has a right projection of the width W 2 in the crossover of two-dimensional patterns of the first and third n-type surface-embedded regions 22 and 24 , whereas the first n-type surface-embedded region 22 has a left projection of the width W 1 in the crossover of two-dimensional patterns of the first and second n-type surface-embedded regions 22 and 23 , and the width W 2 is narrower than the width W 1 . Accordingly, in the plan view of Part (a) of FIG.
- Part (b) of FIG. 3 is a potential diagram in the cross section, taken along a P-P plane indicated by a chain line in FIG. 2 , showing a first floating-diffusion region 26 , the second n-type surface-embedded regions 23 , the first n-type surface-embedded region 22 , the third n-type surface-embedded regions 24 and a second floating-diffusion region 27 .
- Charged particles (electrons) are indicated with filled circles.
- the middle of a potential distribution in Part (b) of FIG. 3 denotes the conduction band edge of the first n-type surface-embedded region 22 , which works as a charge-distributing-potential barrier CDB.
- a first potential well PW 1 provided by the first charge-storage diode AD 1 resides on the left, and a potential well of the first floating-diffusion region 26 indicated by hatching sloping upward to the right resides on the left of the first potential well PW 1 .
- a rectangular potential barrier between the first potential well PW 1 and the potential well of the first floating-diffusion region 26 shows a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the first transfer gate electrode 31 .
- a second potential well PW 2 provided by the second charge-storage diode AD 2 resides on the right of the potential distribution (charge-distributing-potential barrier) CDB of conduction band edge of the first n-type surface-embedded region 22 .
- a potential well of the second floating-diffusion region 27 indicated by hatching sloping upward to the right resides on the right of the second potential well PW 2 .
- a rectangular potential barrier between the second potential well PW 2 and the potential well of the second floating-diffusion region 27 shows a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the second transfer gate electrode 32 .
- the photodiode PD In a pixel of the pixel array 1 , the photodiode PD generates charges in response to light.
- the first and second potential wells PW 1 and PW 2 store charges generated by the photodiode PD.
- the charges stored in the first and second potential wells PW 1 and PW 2 are supplied from the common photodiode PD, and charges from this single photodiode PD are distributed into two well. Therefore, signals having two kinds of sensitivity are unlikely to cause spatial displacement.
- the photodiode PD also includes the charge-distributing-potential barrier CDB.
- the structure of the plan view shown in Part (a) of FIG. 3 can enlarge the dynamic range of the solid-state image pick-up device in light intensity because charges (electrons) stored in the second charge-storage diode AD 2 is fewer than those stored in the first charge-storage diode AD 1 in receiving the single light of an intensity. Accordingly, as shown in the potential diagram of Part (b) of FIG. 3 , the solid-state image pick-up device in accordance with the first embodiment of the present invention distributes photoelectrons generated in the single photodiode PD to the left-sided first and right-sided second potential wells PW 1 and PW 2 by a certain ratio (distribution ratio).
- Parts (a) and (b) of FIG. 4 show sensitivity characteristics of the first and second charge-storage diodes, respectively, in the solid-state image pick-up device in accordance with the first embodiment of the present invention.
- a pixel X ij having the structure shown as an example in the plan view of Part (a) of FIG. 3 , of the solid-state image pick-up device in accordance with the first embodiment, as shown in FIG. 4 , the sensitivity for charges stored in the second charge-storage diode AD 2 is lower those that in the first charge-storage diode AD 1 . Accordingly, Part (a) of FIG.
- the first transfer gate electrode 31 and the first floating-diffusion region 26 are provided in the left of the second n-type surface-embedded regions 23 , and the first floating-diffusion region 26 stores charges transferred by the first transfer gate electrode 31 .
- the second transfer gate electrode 32 and the second floating-diffusion region 27 are provided in the right of the third n-type surface-embedded regions 24 , and the second floating-diffusion region 27 stores charges transferred by the second transfer gate electrode 32 .
- An insulating interlayer 33 is formed on the first and second transfer gate electrodes 31 and 32 .
- Contact plugs 35 and 36 are embedded in contact holes and are in contact with the first and second floating-diffusion regions 26 and 27 , respectively, provided in the insulating interlayer 33 .
- the first floating-diffusion region 26 is connected to a source electrode of a reset transistor T Rij in the voltage reading buffer amplifier A ij through the contact plug 35 .
- the reset transistor T Rij in the voltage reading buffer amplifier A ij may include a first reset source electrode of the first floating-diffusion region 26 , a first reset gate electrode in the left of the first reset source electrode, and a first reset drain region connected to the first floating-diffusion region (first reset source electrode) 26 through the first reset gate electrode in FIG.
- a MOS transistor which functions as a first reset transistor T Rij includes the first floating-diffusion region (first reset source electrode) 26 , the first reset gate electrode, and the first reset drain region; and a MOS transistor which functions as a second reset transistor T Rij includes the second floating-diffusion region (second reset source electrode) 27 , the second reset gate electrode, and the second reset drain region.
- FIG. 1 a MOS transistor which functions as a first reset transistor T Rij includes the first floating-diffusion region (first reset source electrode) 26 , the first reset gate electrode, and the first reset drain region; and a MOS transistor which functions as a second reset transistor T Rij includes the second floating-diffusion region (second reset source electrode) 27 , the second reset gate electrode, and the second reset drain region.
- FIG. 2 shows an equivalent circuit diagram of the single reset transistor T Rij .
- a single transistor may be used as a symbol for the reset transistor T Rij , which is connected to the first and second floating-diffusion regions 26 and 27 by conductive lines on the surface.
- the first and second floating-diffusion regions 26 and 27 are connected through the contact plugs 35 and 36 to a gate electrode of a signal readout transistor (amplifier transistor) T Aij in the voltage reading buffer amplifier A ij by conductive lines on the surface, respectively.
- a drain electrode of the signal readout transistor (amplifier transistor) T Aij is connected to a power supply V DD , and a source electrode thereof is connected to a drain electrode of a switching transistor T Sij for selecting a pixel.
- the source electrode of the switching transistor T Sij is connected to the vertical signal line B j in the j-th column.
- a vertical selection signal S i on a horizontal line in the i-th row, which is driven by the vertical shift register (vertical scanning circuit) 3 from the timing generating circuit 4 is applied to a gate electrode of the switching transistor T Sij .
- the vertical signal line B j in the j-th column of the pixel array 1 is connected to a constant-current transistor T LNj working as a common load.
- a source follower circuit includes the voltage reading buffer amplifier A ij and the constant-current transistor T LNj in the i-th row and the j-th column.
- the column processing circuit Q j reads an output signal V outj from the source follower circuit.
- B m in other columns are similarly connected to constant-current transistors, T LN1 , T LN2 , . . . , T LNj ⁇ 1 , T LNj+1 , . . . , T LNm working as common loads, respectively, to form source follower circuits.
- output signals, V out1 , V out2 , . . . , V outj ⁇ 1 , V outj+1 , . . . , V outm from the source follower circuits are read out by column processing circuits, Q 1 , Q 2 , . . . , Q j ⁇ 1 , Q j+1 , . . . , Q m , respectively.
- a light-shielding layer 34 has an opening, and the opening is provided selectively so that photoelectric charges are generated in the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 below the first n-type surface-embedded region 22 of the photodiode PD.
- FIG. 2 shows the insulating interlayer 33 which is the lowermost layer.
- the light-shielding layer 34 may be formed by a thin metal layer of, for example, aluminum (Al) provided above any of insulating interlayers of a multi-layered wiring structure, not shown in the drawing.
- FIG. 5 shows a noise canceling circuit
- the noise canceling circuit reads a pixel signal of the pixel column, X 1j to X nj , in the j-th column of the pixel array 1 shown in FIG. 1 , through the vertical signal line B j of the j-th column and the constant-current transistor T LNj of a common load for the vertical signal line B j .
- This noise canceling circuit includes an input capacitor C 1 having one electrode connected through the vertical signal line B j to the output V outj of the source follower circuit having the constant-current transistor T LNj , an integral capacitor C 2 having one electrode connected to the other electrode of the input capacitor C 1 , and a noise-canceling amplifier 91 having an input terminal connected to the other electrode of the input capacitor C 1 .
- the other electrode of the integral capacitor C 2 is connected to a reference voltage line V R1 through a switch S 3 .
- the noise-canceling amplifier 91 is connected in parallel to a switch S 1 for the short-circuiting of the input terminal and an output terminal of the noise-canceling amplifier 91 .
- a switch S 2 is connected to between the input terminal of the noise-canceling amplifier 91 and the other electrode of the integral capacitor C 2 .
- the output terminal of the noise-canceling amplifier 91 is connected to plural branches.
- One of the plural branches (left-sided branch in FIG. 5 ) is connected through a switch S 4 to one electrode of a sample-hold capacitor C 3 for receiving a high-sensitivity signal.
- the other branch (left-sided branch in FIG. 5 ) is connected through a switch S 5 to one electrode of a sample-hold capacitor C 3 for receiving a low-sensitivity signal.
- the other electrodes of the sample-hold capacitor C 3 for high-sensitivity signals and sample-hold capacitor C 3 for low-sensitivity signals are grounded.
- the one electrode of the sample-hold capacitor C 3 for the high-sensitivity signals is further connected to a horizontal analog output line H h for the high-sensitivity signal through switch S 6
- the one electrode of the sample-hold capacitor C 3 for the low-sensitivity signals is further connected to a horizontal analog output line H 1 for the low-sensitivity signals through switch S 7 .
- a horizontal selection signal SH(j) is applied to the switches S 6 and S 7 from the horizontal shift register (horizontal scanning circuit) 2 .
- FIG. 6 illustrates temporal changes in the following signals: the vertical selection signal S i which is a control signal for the pixel row consisting of X i1 to X im in the i-th row; the reset signal R i ; a first transfer signal TX 1 i , a second transfer signal TX 2 i ; an output signal of a pixel X ij in the i-th row and the j-th column; a control signal ⁇ 1 for controlling the switch S 1 ; a control signal ⁇ 2 for controlling the switch S 2 ; a control signal ⁇ 3 for controlling the switch S 3 ; a first sample-hold signal ⁇ SH1 for controlling the switch S 4 ; and a second sample-hold signal ⁇ SH2 for controlling the switch S 5 , and the waveforms of these signals are in series from the top.
- the vertical selection signal S i which is a control signal for the pixel row consisting of X i1 to X im in the i-th row
- the first transfer signal TX 1 i is applied to the first transfer gate electrode 31 to transfer signal electrons from the second n-type surface-embedded regions 23 of the first charge-storage diode AD 1 to the first floating-diffusion region 26 .
- the second transfer signal TX 2 i is applied to the second transfer gate electrode 32 to transfer signal electrons from the third n-type surface-embedded regions 24 to the second floating-diffusion region 27 .
- the column processing circuit Q j shown in FIG. 5 and the readout method illustrated in the timing diagram of FIG. 6 are not so different from column processing circuits and readout methods for general MOS type solid-state image pick-up devices in outline of their basic behavior.
- the circuit structure is not limited to the present embodiment.
- the timing generating circuit 4 is located between the pixel array 1 and the vertical shift register, the bias generating circuit 7 is located on the lower right side; and the horizontal shift register (horizontal scanning circuit) 2 is located on the lower side.
- the above arrangement and the structure of the pixels X ij are similar to the solid-state image pick-up device in accordance with the first embodiment (see FIG. 1 ).
- the solid-state image pick-up device in accordance with the first variation of the first embodiment differs from the solid-state image pick-up device in accordance with the first embodiment in that the column processing circuits Q jh and Q jl for high- and low-sensitivity signals are provided on the upper and lower sides of the pixel array 1 , respectively.
- the solid-state image pick-up device in accordance with the first variation of the first embodiment can separately read out the high- and low-sensitivity signals through two of the column processing circuits Q jh and Q jl for high- and low-sensitivity signals, respectively.
- the first horizontal shift register (horizontal scanning circuit) for the column processing circuits Q jh for high-sensitivity signals and the second horizontal shift register (horizontal scanning circuit) for the column processing circuits Q jl for low-sensitivity signals may be separated from each other.
- layouts on the semiconductor chips include various options.
- the vertical shift register (vertical scanning circuit) 3 is located on the left side of the pixel array 1 .
- the timing generating circuit 4 is located between the vertical shift register (vertical scanning circuit) 3 and the pixel array 1 ; the bias generating circuit 7 is located on the lower right side.
- the horizontal shift register (horizontal scanning circuit) 2 and the signal processor 5 are located, and the signal processor 5 includes the plurality of column processing circuits Q 1 , Q 2 , . . . , Q 1 , . . . , Q m .
- the structure of column processing circuits Q 1 , Q 2 , . . . , Q j , . . . , Q m differ from the solid-state image pick-up device in accordance with the first embodiment in that this modified solid-state image pick-up device is provided with a noise-canceling circuit as shown in FIG. 7 .
- the solid-state image pick-up device in accordance with the first embodiment uses the horizontal analog output lines H h and H l for high- and low-sensitivity signals in order to read both the high- and low-sensitivity signals from the first and second charge-storage diodes AD 1 and AD 2 .
- the readout signals are combined with each other using the external device outside the signal processor 5 to obtain the wide dynamic range.
- the solid-state image pick-up device in accordance with the second variation of the first embodiment includes each of the column processing circuits Q 1 , Q 2 , . . . , Q j , . . .
- Q m having a comparator 92 for performing the comparison of the amplitude of the high-sensitivity signal in each column of the pixel array 1 .
- the output of the comparator 92 in each column indicates that the amplitude of the high-sensitivity signal is equal to or more than a reference value
- the low-sensitivity signal is supplied as a readout signal to the external device in place of the high-sensitivity signal, so that the solid-state image pick-up device uses a single sample-hold capacitor for each column and a single horizontal analog output line.
- FIG. 7 shows a noise canceling circuit of the column processing circuit Q j in the j-th column, and signals from the pixels, X 1j to X nj , in the j-th column of the pixel array 1 shown in FIG. 1 is read out through the vertical signal line B j .
- the input capacitor C 1 having one electrode connected to the vertical signal line B j in the j-th column
- the integral capacitor C 2 having one electrode connected to the other electrode of the input capacitor C 1
- the noise-canceling amplifier 91 having the input terminal connected to the other electrode of the input capacitor C 1 .
- the other electrode of the integral capacitor C 2 is connected to a first reference voltage line V R1 through a switch S 3 .
- the noise-canceling amplifier 91 is connected in parallel to the switch S 1 for the short-circuiting of the input terminal and the output terminal of the noise-canceling amplifier 91 .
- the switch S 2 is connected to between the input terminal of the noise-canceling amplifier 91 and the other electrode of the integral capacitor C 2 .
- the output terminal of the noise-canceling amplifier 91 is connected to plural branches.
- One of the branches is one electrode of a replacement-type common sample-hold capacitor C 3 through the switch S 4 .
- the other branch is a first input terminal of the comparator 92 .
- a second input terminal of the comparator 92 is connected to a second reference voltage line V R2 which supplies a reference voltage V R2 .
- the comparator 92 compares the output of the noise-canceling amplifier 91 with the reference voltage V R2 .
- An output terminal of the comparator 92 is connected to a second input terminal of a first AND gate 93 .
- a control signal ⁇ c2 is supplied to a first input terminal of the first AND gate 93 .
- the output terminal of the first AND gate 93 is connected to a second input terminal of a second AND gate 94 .
- a control signal ⁇ 4 is inputted to a first input terminal of the second AND gate 94 .
- An output of the second AND gate 94 supplies the sample-hold signal ⁇ SH for the switch S 4 of the sample-hold circuit.
- One electrode of the replacement-type common sample-hold capacitor C 3 is connected to a horizontal analog output line H a through a switch S 6 .
- the output terminal of the comparator 92 is connected to a horizontal one-bit digital output line H d through a switch S 7 .
- the horizontal selection signal SH(j) is applied to the switches S 6 and S 7 by the horizontal shift register (horizontal scanning circuit) 2 .
- the solid-state image pick-up device in accordance with the second variation of the first embodiment uses a column processing circuit Q 1 , Q 2 , . . . , Q j , . . . , and Q m shown in FIG. 7 to decrease the number of the output signal lines and the area of peripheral circuits, such as the readout circuit, of the present device.
- each pixel X ij of the solid-state image pick-up device in accordance with the second variation of the first embodiment like that in accordance with of the first embodiment, includes the photodiode PD, the first and second charge-storage diodes AD 1 and AD 2 , and the first and second transfer gate electrodes 31 and provided above the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 (see FIG. 2 ).
- FIG. 8 illustrates temporal changes in the following signals: the vertical selection signal S i which is a control signal for the pixel row, X i1 to X im , in the i-th row; the reset signal the first transfer signal TX 1 i ; the second transfer signal TX 2 i ; the output signal of a pixel X ij in the i-th row and the j-th column; the control signal ⁇ i for controlling the switch S 1 , the control signal ⁇ 2 for controlling the switch S 2 ; the control signal ⁇ 3 for controlling the switch S 3 ; a control signal ⁇ 4 for controlling the second AND gate 94 ; the sample-hold signal ⁇ SH for controlling the switch S 4 ; a control signal ⁇ c1 for the comparator 92 ; a control signal
- the reset signal R i in the i-th row is set to a High (H) level to reset the potential of the first and second floating-diffusion regions 26 and 27 in a pixel X ij .
- the switch S 1 is turned on, the switch S 2 is turned off, and the switch S 3 is turned on.
- the vertical selection signal S i in the i-th row is set to a High level, so that the input capacitor C 1 in FIG. 7 samples a voltage level with a reset state of the first and second floating-diffusion regions 26 and 27 in the pixel X ij through the vertical signal line B j .
- the switch S 1 is turned off, the switch S 2 is turned on, and the switch S 3 is turned off to place the noise-canceling amplifier 91 in FIG. 7 in an amplification mode.
- the first transfer signal TX 1 i is applied to the first transfer gate electrode 31 to transfer signal electrons from the second n-type surface-embedded regions 23 of the first charge-storage diode AD 1 to the first floating-diffusion region 26 .
- This changes the voltage of the first floating-diffusion region 26 so that both fixed pattern noise and reset noise in the pixel X ij are cancelled from the high-sensitivity signal to produce the cancelled eliminated version of the high-sensitivity signal in the output of the noise-canceling amplifier 91 .
- the switch S 4 is turned on, and thereafter turned off again to store the output signal of the noise-canceling amplifier 91 in the replacement-type common sample-hold capacitor C 3 , so that the high-sensitivity signal is stored in the replacement-type common sample-hold capacitor C 3 .
- the reset signal R i in the i-th row is set to a High (H) level to reset the voltage of the first and second floating-diffusion regions 26 and 27 in a pixel X ij .
- the switch S 1 is turned on, the switch S 2 is turned off, and the switch S 3 is turned on.
- the vertical selection signal S i in the i-th row is set to a High level, so that the input capacitor C 1 in FIG. 7 samples a voltage level with a reset state of the first and second floating-diffusion regions 26 and 27 in the pixel X ij through the vertical signal line B j .
- the switch S 1 is turned off, the switch S 2 is turned on, and the switch S 3 is turned off to place the noise-canceling amplifier 91 in FIG. 7 to the amplification mode.
- the second transfer signal TX 2 i is applied to the second transfer gate electrode 32 to transfer signal electrons from the third n-type surface-embedded regions 24 to the second floating-diffusion region 27 . This changes the voltage of the second floating-diffusion region 27 , so that both fixed pattern noise and reset noise in the pixel X ij are cancelled from the low-sensitivity signal to produce the cancelled version of the low-sensitivity signal in the output of the noise-canceling amplifier 91 .
- the output of the noise-canceling amplifier 91 is supplied to the first input terminal of the comparator 92 in response to the switch S 4 being turned off. Since the second reference voltage line V R2 supplies the reference voltage V R2 to the second input terminal of the comparator 92 , the comparator 92 compares the output of the noise-canceling amplifier 91 with the reference voltage V R2 . The output of the comparator 92 is supplied to the second input terminal of the first AND gate 93 . Since the control signal ⁇ c2 is supplied to the first input terminal of the first AND gate 93 , the first AND gate 93 performs an AND operation of the output of the comparator 92 and the control signal ⁇ c2 .
- the output of the first AND gate 93 is supplied to the second input terminal of the second AND gate 94 . Since the control signal ⁇ 4 is supplied to the first input terminal of the second AND gate 94 , the second AND gate 94 performs an AND operation of the output of the first AND gate 93 and the control signal ⁇ 4 .
- the output of the second AND gate 94 is used as the sample-hold signal ⁇ SH for the switch S 4 of the sample-hold circuit. As shown in FIG.
- the horizontal selection signal SH(j) in the j-th column is applied to turn on the switch S 6 and read either the high- or low-sensitivity signal stored in the replacement-type common sample-hold capacitor C 3 through the horizontal analog output lines H a .
- the horizontal selection signal SH(j) in the j-th column turns on the switch S 7 to read an output code of the comparator 92 through the horizontal one-bit digital output line H d to an external device.
- the output code of the comparator 92 is needed in order to determine whether the outputted analog signal is from the first charge-storage diode AD 1 or the second charge-storage diode AD 2 (high- or low-sensitivity signal). This output code is read through the horizontal one-bit digital output line H d to an external device, and thereafter is used to combine the image with a wide dynamic range in an external circuit.
- FIGS. 9 to 16 are timing diagrams illustrating that the high-sensitivity signal (H) from the first and second charge-storage diode AD 1 and the low-sensitivity signal (L) from the first and second charge-storage diode AD 2 are read out based on a rolling shutter operation of a MOS type solid-state image pick-up device.
- Each horizontal axis in FIGS. 9 to 16 indicates a time scale.
- the explanation such as a vertical blanking period and/or an invalid pixel-readout period, is omitted, these periods can be provided to the appropriate portions as needed.
- H and L indicate the timing of storing/readout for high- and low-sensitivity signals, respectively.
- a white box indicates a storing period.
- a box with a hatching sloping upward to the right indicates a readout period in one horizontal cycle period.
- the high- and low-sensitivity signals shown in the timing diagram of FIGS. 9 to 16 are read during the same horizontal readout cycle period ( 1 H) by the circuits and detailed timing described above with reference to FIGS. 5 and 6 .
- FIG. 9 shows each timing of the storing period (storing time) and the readout period from a pixel in the first (i-th) row to a pixel in the fifth ((i+4)th) row in series when the high- and low-sensitivity signals are read during the same horizontal readout cycle period ( 1 H).
- an electronic shutter can be performed by shortening the storing time for each of the high- and low-sensitivity signals.
- the electronic shutter can be provided by control of the operation of the reset transistor T Rij in the voltage reading buffer amplifier A ij shown in FIG. 2 . Accordingly, the reset signal R i having a high voltage is applied to the reset gate electrode of the reset transistor T Rij to keep the gate of the reset transistor T Rij opened.
- the first transfer signal TX 1 i is applied to the first transfer gate electrode 31
- the second transfer signal TX 2 i is applied to the second transfer gate electrode 32 to discharge the charges stored in the second and third n-type surface-embedded regions 23 and 24 . This may adjust a period for the reset of the second and third n-type surface-embedded regions 23 and 24 .
- FIG. 2 and Part (a) of FIG. 3 show the structure of the pixel X ij as an approach in which the ratio of the widths of the flow-in paths for photoelectric current changes the ratio of the sensitivity of a signal from the first charge-storage diode AD 1 to that from the second charge-storage diode AD 2 .
- the structure of the pixel X ij shown in FIG. 2 and Part (a) of FIG. 3 is not enough to extremely increase the ratio of the high-sensitivity signal to the low-sensitivity signal merely by the above approach. Therefore, as shown in FIG. 10 , the reset transistor T Rij can be used for the electronic shutter to further changes the ratio of the sensitivity by the ratio of the storing time, thereby further enlarging the dynamic range.
- the timing diagram of FIG. 11 shows a readout method of reducing the readout time for reading signals from all the pixels X 11 to X 1m , X 21 to X 2m , . . . , X i1 to X im , . . . , X n1 to X nm of the solid-state image pick-up device to make the operation fast. Accordingly, the timing diagram of FIG. 11 shows the readout method in which the reading time can be reduced four times as fast as that shown in the timing diagram of FIG. 9 . Accordingly, the timing diagram of FIG. 11 shows the readout method in which only the low-sensitivity signal can be read multiple times within one frame period after the storing of charges in a short period. FIG. 11 shows the timing diagram for the four reading operations as an example. The short-time stored signals stored for the short time are read out multiple times, and after A-D conversion of the multiple signals, the signals in a digital region are summed up.
- the timing diagram of FIG. 11 shows the readout method in which unit storing time for the low-sensitivity signal is shortened to increase the ratio of the sensitivity of the low-sensitivity signal to the high-sensitivity signal. Further, after reading signals multiple times, the combination of these signals can be performed in an external circuit to improve the signal-to-noise ratio of the low-sensitivity signal. Furthermore, the timing diagram of FIG. 11 shows the readout method of summing up the signals by addition to generate the summed value, which is equivalent to those stored over the whole frame period. Therefore, the high- and low-sensitivity signals keep their simultaneity.
- the timing diagram of FIG. 12 shows a readout method, which is based on the readout method shown in FIG. 11 and can increase the ratio of the sensitivity of the two signals by use of the short-time storing operation that uses the electronic shutter to read the low-sensitivity signal.
- the high- and low-sensitivity signals do not perfectly keep their simultaneity.
- the low-sensitivity signal is averaged for one frame period by adding the four signals to improve the simultaneity compared with the timing diagram of FIG. 11 .
- the timing diagram of FIG. 13 shows a readout method, which is based on the readout method that includes a reset operation to shorten the storing time for the low-sensitivity signal in multiple reading operations of the low-sensitivity signal in one frame cycle shown in the timing diagram of FIG. 12 , and which also includes the readout timing when the storing time for the high-sensitivity signal is also shortened by the electronic shutter operation.
- the storing time for the high-sensitivity signal is shortened, the low-sensitivity signal may be stored and read out only for the almost same period as the storing/readout time of the low-sensitivity signal.
- the timing diagram of FIG. 13 shows the readout method in which the unit storing time for the low-sensitivity signal is shortened and only the last two low-sensitivity signals are read.
- the timing diagram of FIG. 14 shows a readout method in which, in multiple readings of the low-sensitivity signal in one frame period, signals are read out in different storing times. For example, when the dynamic range is enlarged about one thousand times as compared with an image formed by signals through only one storing time, an image is combined with these signals having only two sensitivities to obtain the enlargement, and some regions in the image exhibit extremely low signal-to-noise ratios. This problem can be prevented by a combination of the signals created in the different storing times, or the signals having the different sensitivities. In the timing diagram of FIG. 14 , signals in the long storing time are read out first in the reading of the low-sensitivity signals. However, any read-out order may be selected.
- the timing diagram of FIG. 15 shows a readout method in the readout timing in which readout of the high- and low-sensitivity signals in the same horizontal readout cycle period is avoided, and this readout method differs in the readout method that includes a reset operation to shorten the storing time for the low-sensitivity signal when the low-sensitivity signal is read out multiple times for one frame cycle shown in the timing diagram of FIG. 12 .
- the timing diagram of FIG. 15 shows the readout method that does not read out the low-sensitivity signal in the timing for reading out the high-sensitivity signal and does read out either the high- or low-sensitivity signal in one horizontal cycle period, so that the readout signal is supplied through the single output of the solid-state image pick-up device to an external device.
- the readout circuit can also be simplified, so that a readout circuit in a general MOS type solid-state image pick-up device can be used for the readout circuit.
- the charges are transferred from the photodiode PD by operation of the first and second transfer signals TX 1 i and TX 2 i applied to the first and second transfer gate electrodes 31 and 32 , to read the high- and low-sensitivity signals, respectively.
- the timing diagram of FIG. 16 shows a readout method which includes preventing the reading of the high- and low-sensitivity signals in the same horizontal readout cycle period, and this readout method differs in the readout method in which the signals are read out through the different storing times shown in the timing diagram of FIG. 14 .
- the timing diagram of FIG. 16 shows the readout method that does not read the low-sensitivity signal at the timing of reading out the high-sensitivity signal and uses the different storing times for the low-sensitivity signals and does read out either the high- or low-sensitivity signal in one horizontal cycle period. Accordingly, the solid-state image pick-up device supplies the readout signal to an external device through the single output.
- the readout circuit can also be simplified compared with those of FIGS. 5 and 7 , so that a readout circuit of a general MOS type solid-state image pick-up device can be used.
- charges are transferred from the photodiode PD by operation of the first and second transfer signals TX 1 i and TX 2 i applied to the first and second transfer gate electrodes 31 and 32 to read the high- and low-sensitivity signals, respectively.
- a horizontal shift register (horizontal scanning circuit) 2 and a signal processor 5 are provided on the lower side of the pixel array 1 , and includes a plurality of column processing circuits Q 1 , Q 2 , . . . , Q j , . . . , Q m .
- the structure of the pixel X ij in the pixel array 1 is different from that of the solid-state image pick-up device in accordance with the first embodiment.
- FIGS. 17 and 18 show the cross-sectional structure and planar structure, respectively, and the structure of the solid-state image pick-up device in accordance with the second embodiment corresponds to a structure which is provided with a charge flow-in control gate 37 , such as a MOS gate, which controls charges flowing into the second charge-storage diode AD 2 in the pixel X ij of the solid-state image pick-up device in accordance with the first embodiment shown in FIG. 2 and Part (a) of FIG. 3 .
- a charge flow-in control gate 37 such as a MOS gate
- a first charge-storage diode AD 1 is provided on the left of a photodiode PD.
- a second charge-storage diode AD 2 is disposed away from the photodiode PD.
- the first charge-storage diode AD 1 includes a second n-type surface-embedded region 23 in contact with the left side of a first n-type surface-embedded region 22 in the photodiode PD, and an anode region composed of a part of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 provided below the second n-type surface-embedded region 23 .
- the second charge-storage diode AD 2 includes a third n-type surface-embedded region 28 provided the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 which has a part which is sandwiched by the third n-type surface-embedded region 28 and the right side of the first n-type surface-embedded region 22 in the photodiode PD, and an anode region composed of a part of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 provided below the third n-type surface-embedded region 28 .
- the second and third n-type surface-embedded regions 23 and 28 may be n-type semiconductor regions having a relatively high impurity density between about 5 ⁇ 10 16 and about 1 ⁇ 10 19 cm ⁇ 3 .
- a p-type pinning layer 25 extends from the upper portion of the photodiode PD to the left.
- a p-type pinning layer 29 is provided above the third n-type surface-embedded region 28 .
- the p-type pinning layers 25 and 29 suppress the generation of carriers on the surface. However, in applications in which dark current is not of interest in use, the p-type pinning layers 25 and 29 may be omitted.
- a part of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 is provided between the first and third n-type surface-embedded regions 22 and 28 , and above the part of the p-type semiconductor substrate, the charge flow-in control gate 37 is formed. Therefore, a MOS transistor for controlling charge flow-in includes the first n-type surface-embedded region 22 for a source region, the third n-type surface-embedded region 28 for a drain region, the surface of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 provided for a channel between the first and third n-type surface-embedded regions 22 and 28 region, and the charge flow-in control gate 37 for a MOS gate.
- FIG. 19 is a potential diagram in the cross section, taken along a P-P plane indicated by a chain line in FIG. 17 , showing a first floating-diffusion region 26 , the second n-type surface-embedded regions 23 , the first n-type surface-embedded region 22 , the third n-type surface-embedded regions 28 , and a second floating-diffusion region 27 . Filled circles indicates charges (electrons).
- the middle of FIG. 19 denotes a potential distribution of conduction band edge of the first n-type surface-embedded region 22 of a charge-distributing-potential barrier CDB.
- a first potential well PW 1 resides on the left.
- a potential well of the first floating-diffusion region 26 resides on the left of the first potential well PW 1 .
- a rectangular potential barrier between the first potential well PW 1 and the potential well of the first floating-diffusion region 26 corresponds to a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the first transfer gate electrode 31 .
- a second potential well PW 2 resides on the right of the charge-distributing-potential barrier CDB.
- a potential well of the second floating-diffusion region 27 indicated by hatching sloping upward to the right, resides on the right of the second potential well PW 2 .
- a rectangular potential barrier between the second potential well PW 2 and the potential well of the second floating-diffusion region 27 corresponds to a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the second transfer gate electrode 32 .
- the height of the potential between the right of the charge-distributing-potential barrier CDB and the second potential well PW 2 is controlled by a charge flow-in control signal SP applied to the charge flow-in control gate 37 . Accordingly, in order to lower the potential barrier from the photodiode PD to the second charge-storage diode AD 2 , the potential at the shoulder of the charge-distributing-potential barrier CDB on the second potential well is electrostatically controlled by the charge flow-in control signal SP applied through a gate-insulating layer. A high voltage for the charge flow-in control signal SP is applied to the charge flow-in control gate 37 , as shown in Part (a) of FIG. 19 , so that a part of the photoelectric current flows into the third n-type surface-embedded region 28 .
- a low voltage for the charge flow-in control signal SP is applied to the charge flow-in control gate 37 , as shown in Part (b) of FIG. 19 , so that the photoelectric current flows into only the first charge-storage diode AD 1 .
- the voltage of the first transfer signal TX 1 i is applied to the first transfer gate electrode 31 such that charges flow into the first floating-diffusion region 26 .
- This application of the voltage can prevent overflow of the charges toward the second charge-storage diode AD 2 even if the first charge-storage diode AD 1 is filled with charges.
- the voltage of the second transfer signal TX 2 i is applied to the second transfer gate electrode 32 such that the charges flow into the second floating-diffusion region 27 .
- the channel region just below the charge flow-in control gate 37 may generate a dark current.
- a positive voltage of about 1 volt for the charge flow-in control signal SP may be applied to the charge flow-in control gate 37 to enable the charges to flow into the second charge-storage diode AD 2 .
- a negative voltage of about ⁇ 1 volt for the charge flow-in control signal SP may be applied to the charge flow-in control gate 37 to enable the charges to flow into the first charge-storage diode AD 1 .
- the charge flow-in control signal SP of ⁇ 1 volt is applied to accumulate high-density holes in the channel region just below the charge flow-in control gate 37 , which can reduce the occurrence of the dark current. Therefore, in the solid-state image pick-up device in accordance with the second embodiment, the dark current can be reduced, particularly to a high-sensitivity signal (used for a low illumination intensity range).
- a negative voltage of about ⁇ 1 volt can be applied to the first and second transfer signals TX 1 i and TX 2 i during a charge-storing time to operate the first and second transfer gate electrodes 31 and 32 , respectively, which reduces the dark current effectively.
- a voltage of ⁇ 1 volts to the first and second transfer signal TX 1 i and TX 2 i and to the charge flow-in control gate 37 during the storing, there is no difference in potential barrier between both sides of the first potential well PW 1 and between both sides of the second potential well PW 2 .
- a voltage of, for example, about ⁇ 0.5 volts is applied to the first and second transfer signals TX 1 i and TX 2 i while a voltage of ⁇ 1 volts that is somewhat lower than this voltage is applied to the charge flow-in control gate 37 .
- the ratio of the sensitivity of charges stored in the first charge-storage diode AD 1 for light to those in the second charge-storage diode AD 2 can be changed by the channel widths of the MOS transistors that control charges flowing out to the second charge-storage diode AD 2 . However, this ratio can also be changed by a period in which the charge flow-in control signal SP is applied to the charge flow-in control gate 37 .
- the ratio of a time T sp to an overall storing time T F is referred to as T sp /T F , and in the time T sp , charges flow out to the second charge-storage diode AD 2 by applying a high voltage for the charge flow-in control signal SP to the charge flow-in control gate 37 to vanish the potential barrier.
- the photoelectric current is referred to as I ph .
- the ratio R is defined in the application of a high voltage for the charge flow-in control signal SP to the charge flow-in control gate 37 , and represents “a distribution ratio” of charges flowing out at the above voltage with respect to the overall charges stored for the storing time T F .
- the distribution ratio R and the time T SP for a charge flowing out to the second charge-storage diode AD 2 can be adjusted, as shown in Part (b) of FIG. 4 , to enable the charge Q D2 in the second charge-storage diode AD 2 to be a significant signal in a high illumination.
- FIG. 18 is a plane view, shown as the planar structure of the pixel X ij of the solid-state image pick-up device in accordance with the second embodiment, of the first n-type surface-embedded region 22 drawn in a polygon (dodecagon) with projections.
- the width W 22 of the right projection of the first n-type surface-embedded region 22 is narrower than the width W 21 of the left projection of the first n-type surface-embedded region 22 .
- the right projection of the first n-type surface-embedded region 22 faces the third n-type surface-embedded region 28
- the left projection of the first n-type surface-embedded region 22 is in the crossover of plane patterns of the first and second n-type surface-embedded regions 22 and 23 . Accordingly, in the plan view of FIG. 18 , charges flow into the first charge-storage diode AD 1 through a flow-in path having the width W 21 , which is narrower than the gate width W 22 of the charge flow-in control gate 37 .
- the 18 can be employed to apply a high voltage of the charge flow-in control signal SP to the charge flow-in control gate 37 to eliminate the potential barrier just below the charge flow-in control gate 37 , which produces a potential distribution such that most of the charges (electrons) generated in the photodiode PD can flow into the second charge-storage diode AD 2 efficiently.
- the structure of the pixel in the solid-state image pick-up device in accordance with the second embodiment can increase the distribution ratio R from the photodiode PD to the first and second charge-storage diodes AD 1 and AD 2 , which results in the reduction of the effect of variations in the distribution ratios R of the pixels.
- a charge flow-in control signal SP(i) is shown as a signal waveform of the charge flow-in control signal SP applied to the i-th row in the solid-state image pick-up device.
- the same charge flow-in control signal SP may be applied to pixels in the same row.
- the relatively shorter storing time for storing the low-sensitivity signal can keep the almost correct simultaneity and the storing the high-sensitivity signal without using the fast signal-readout operations shown in FIGS. 11 to 16 .
- the pulse widths of the charge flow-in control signal SP(i) and vertical selection signal S(i) correspond to one horizontal readout cycle. The method shown in the timing diagram of FIG. 20 can eliminate the effect of switching noise caused by the repeated application of the charge flow-in control signal SP.
- a horizontal shift register (horizontal scanning circuit) 2 and a signal processor 5 are provided, and the signal processor 5 includes a plurality of column processing circuits Q 1 , Q 2 , . . . , Q j , . . . , Q m .
- the structure of the pixel X ij in the pixel array 1 further includes a high-sensitivity charge flow-in control gate (second charge flow-in control gate) 38 for controlling the charges flowing into a first charge-storage diode AD 1 in addition to the charge flow-in control gate for controlling the charges flowing into the second charge-storage diode AD 2 described in the second embodiment (the charge flow-in control gate for controlling the charges flowing into the second charge-storage diode AD 2 in the device in accordance with the third embodiment is referred to as “a low-sensitivity charge flow-in control gate (first charge flow-in control gate) 37 ” in order to distinguish the high-sensitivity charge flow-in control gate (second charge flow-in control gate) 38 ).
- a low-sensitivity charge flow-in control gate (first charge flow-in control gate) 37 ” in order to distinguish the high-sensitivity charge flow-in control gate (second charge flow-in control gate) 38 ).
- the first charge-storage diode AD 1 is located away from a photodiode PD at the left of the photodiode PD
- the second charge-storage diode AD 2 is located away from a photodiode PD at the right of the photodiode PD.
- the first charge-storage diode AD 1 includes a second n-type surface-embedded region 18 provided on a p-type semiconductor substrate (a semiconductor region of a first conductivity type) 21 a part of which is sandwiched by the second n-type surface-embedded region 18 and the left side of a first n-type surface-embedded region 22 , and an anode region of a part of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 provided below the second n-type surface-embedded region 18 .
- the second charge-storage diode AD 2 includes a third n-type surface-embedded region 28 provided on the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 a part of which is sandwiched by third n-type surface-embedded region 28 and the right side of the first n-type surface-embedded region 22 in the photodiode PD, and an anode region composed of a part of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 provided below the third n-type surface-embedded region 28 .
- the second and third n-type surface-embedded regions 18 and 28 are made of n-type semiconductor having a relatively high impurity density between about 5 ⁇ 10 16 and about 1 ⁇ 10 19 cm ⁇ 3 .
- P-type pinning layers 19 and 29 are provided above the second and third n-type surface-embedded regions 18 and 28 , respectively. In applications in which the dark current is not of interest in use, the p-type pinning layers 19 , 25 and 29 may be omitted from the structure of the pixels.
- the high-sensitivity charge flow-in control gate (second charge flow-in control gate) 38 is formed above the part of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 between the first and second n-type surface-embedded regions 22 and 18 .
- a MOS transistor for controlling a high-sensitivity charge flow includes the first n-type surface-embedded region 22 of a source region, the second n-type surface-embedded region 18 of a drain region, the surface of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 of a channel region between the first and second n-type surface-embedded regions 22 and 18 , and the high-sensitivity charge flow-in control gate (second charge flow-in control gate) 38 of a MOS gate.
- the low-sensitivity charge flow-in control gate (first charge flow-in control gate) 37 is formed above the part of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 between the first and third n-type surface-embedded regions 22 and 28 .
- a MOS transistor for controlling a low-sensitivity charge flown includes the first n-type surface-embedded region 22 of a source region, the third n-type surface-embedded region 28 of a drain region, the surface of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 of a channel region between the first and third n-type surface-embedded regions 22 and 28 , and the low-sensitivity charge flow-in control gate (first charge flow-in control gate) 37 of a MOS gate.
- FIG. 23 is a potential diagram in the cross section, taken along a P-P plane indicated by a chain line in FIG. 21 , showing a first floating-diffusion region 26 , the second n-type surface-embedded regions 18 , the first n-type surface-embedded region 22 , the third n-type surface-embedded regions 28 , and a second floating-diffusion region 27 . Filled circles indicate charges (electrons).
- the middle in FIG. 23 denotes a potential distribution of conduction band edge of the first n-type surface-embedded region 22 of a charge-distributing-potential barrier CDB.
- a first potential well PW 1 resides at the left.
- a potential well of the first floating-diffusion region 26 resides on the left of the first potential well PW 1 .
- a rectangular potential barrier between the first potential well PW 1 and the potential well of the first floating-diffusion region 26 corresponds to a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the first transfer gate electrode 31 .
- a second potential well PW 2 resides at the right of the charge-distributing-potential barrier CDB.
- a potential well of the second floating-diffusion region 27 indicated by hatching sloping upward to the right, resides on the right of the second potential well PW 2 .
- a rectangular potential barrier between the second potential well PW 2 and the potential well of the second floating-diffusion region 27 corresponds to a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the second transfer gate electrode 32 .
- the height of the potential between the left side of the charge-distributing-potential barrier CDB and the first potential well PW 1 is controlled by a high-sensitivity charge flow-in control signal SP 1 applied to the high-sensitivity charge flow-in control gate (second charge flow-in control gate) 38 . Accordingly, as shown in FIG. 23 , the potential at the shoulder of the charge-distributing-potential barrier CDB on the first potential well is electrostatically controlled by the high-sensitivity charge flow-in control signal SP 1 applied through a gate-insulating layer.
- the height of the potential between the right side of the charge-distributing-potential barrier CDB and the second potential well PW 2 is controlled by a low-sensitivity charge flow-in control signal SP 2 applied to the low-sensitivity charge flow-in control gate (first charge flow-in control gate) 37 .
- the potential at the shoulder of the charge-distributing-potential barrier CDB on the second potential well is electrostatically controlled by the low-sensitivity charge flow-in control signal SP 2 applied through a gate-insulating layer.
- this voltage application raises the potential barrier on the surface of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the high-sensitivity charge flow-in control gate (second charge flow-in control gate) 38 , whereas the potential barrier to carriers from the photodiode PD to the second charge-storage diode AD 2 is reduced so that a part of the photoelectric current flows into the third n-type surface-embedded region 28 .
- the high-sensitivity charge flow-in control signal SP 1 of about ⁇ 1 volt is applied to accumulate high-density holes in the channel region just below the high-sensitivity charge flow-in control gate (second charge flow-in control gate) 38 , which can reduce the occurrence of the dark current.
- this voltage application raises the potential barrier on the surface of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the high-sensitivity charge flow-in control gate (second charge flow-in control gate) 38 to reduce the potential barrier on the surface of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the low-sensitivity charge flow-in control gate (first charge flow-in control gate) 37 , whereby the photoelectric current flows into only the first charge-storage diode AD 1 .
- the low-sensitivity charge flow-in control signal SP 2 of about ⁇ 1 volts is applied to accumulate high-density holes in the channel region just below the low-sensitivity charge flow-in control gate (first charge flow-in control gate) 37 , which can reduce the occurrence of the dark current.
- the dark current can be reduced, particularly for a high-sensitivity signal (used for a low intensity range).
- the voltage of the first transfer signal TX 1 i is applied to the first transfer gate electrode 31 such that the charges flow into the first floating-diffusion region 26 .
- This voltage setting can prevent overflow of the charges toward the second charge-storage diode AD 2 even if the first charge-storage diode AD 1 is filled with charges.
- the voltage of the second transfer signal TX 2 i is applied to the second transfer gate electrode 32 such that the charges flow into the second floating-diffusion region 27 .
- the high- and low-sensitivity charge flow-in control signals SP 1 and SP 2 are applied in opposite phase. That is, the application of the high-sensitivity charge flow-in control signal SP 1 having a high voltage is used in that of the low voltage of the low-sensitivity charge flow-in control signal SP 2 , and the application of the low-sensitivity charge flow-in control signal SP 2 having a high voltage is used in the application of the low voltage of the high-sensitivity charge flow-in control signal SP 1 .
- This voltage application in opposite phase enables the perfect control of the flow of photoelectrons generated in the photodiode PD into the first and second charge-storage diodes AD 1 and AD 2 .
- the distribution ratio R in Formulas (1) and (2) can be substantially equal to one.
- FIG. 22 is a plan view of the first n-type surface-embedded region 22 having a shape of a polygon (dodecagon) having projections in order to show the planar structure of the pixel X ij of the solid-state image pick-up device in accordance with the third embodiment.
- the first n-type surface-embedded region 22 has the right-sided and left-sided portions, the left-sided portion is in the crossover of two-dimensional patterns of the first and second n-type surface-embedded regions 22 and 23 , and the right-sided portion faces the third n-type surface-embedded region 28 .
- the voltages of the high- and low-sensitivity charge flow-in control signals SP 1 and SP 2 are applied to the high- and low-sensitivity charge flow-in control gates (second and first charge flow-in control gates) 38 and 37 , respectively, and can be controlled such that the distribution ratio R from the photodiode PD to the first and second charge-storage diodes AD 1 and AD 2 can be a large value of substantially equal to one, resulting in a reduction in the effect of the variation in the distribution ratio R in the pixels.
- the solid-state image pick-up device in accordance with the first, second, and third embodiments shown in FIGS. 2 , 17 , and 21 include the first and second floating-diffusion regions 26 and 27 which detect charges, and the first and second floating-diffusion regions 26 and 27 work as floating-diffusion regions for high- and low-sensitivity signals.
- the source electrode of the reset transistor T Rij in the common voltage readout buffer amplifier A ij is connected to the first and second floating-diffusion regions 26 and 27 through the contact plugs 35 and 35 , respectively.
- the first and second floating-diffusion regions 26 and 27 are connected to the gate electrode of the common signal readout transistor (amplifier transistor) T Aij through the contact plugs 35 and 35 , respectively.
- the drain electrode of the signal readout transistor (amplifier transistor) T Aij is connected to the power supply V DD , and the source electrode thereof is connected to the drain electrode of the common switching transistor T Sij for the pixel selection.
- the source electrode of the common switching transistor T Sij for the pixel selection is connected to the vertical signal line B j in the j-th column.
- the vertical selection signal S i for the horizontal line in the i-th row is supplied by the timing generating circuit 4 driven by the vertical shift register (vertical scanning circuit) 3 , and is applied to the gate electrode of the switching transistor T Sij .
- a first floating-diffusion region 26 is connected to a source electrode of a first reset transistor T Rij1 of a first voltage readout buffer amplifier A ij1 through a contact plug 35 . Further, the first floating-diffusion region 26 is connected to a gate electrode of a first signal readout transistor (amplifier transistor) T Aij1 in the first voltage readout buffer amplifier A ij1 through the contact plug 35 .
- the drain electrode of the first signal readout transistor T Aij1 is connected to the power supply V DD , and the source electrode thereof is connected to a drain electrode of a first switching transistor T Sij1 for the pixel selection.
- the source electrode of the first switching transistor T Sij1 is connected to a first vertical signal line B j1 in the j-th column.
- a vertical selection signal S i for a horizontal line in the i-th row is supplied to a timing generating circuit 4 driven by a vertical shift register (vertical scanning circuit) 3 , and is applied to the gate electrode of the first switching transistor T Sij1 .
- the first vertical signal line B j1 is connected to a first constant-current transistor T LNj1 working as a common load.
- a first source follower circuit includes the first voltage readout buffer amplifier A ij1 and the first constant-current transistor T LNj1 . Furthermore, an output V outj1 from the first source follower circuit is read by the column processing circuit Q j .
- charges (signals of the first charge-storage diode AD 1 ) in the first floating-diffusion region 26 is amplified by the first signal readout transistor (amplifier transistor) T Aij1 to generate an amplified signal, and the amplified signal is read out as the output V outj1 of the first source follower circuit to an external device outside the pixel array 1 .
- a second floating-diffusion region 27 is connected to a source electrode of a second reset transistor T Rij2 of a second voltage readout buffer amplifier A ij2 through a contact plug 36 , which is a separate circuit independent of the first voltage readout buffer amplifier A ij1 . Furthermore, the second floating-diffusion region 27 is connected to a gate electrode of a second signal readout transistor T Aij2 of the second voltage readout buffer amplifier A ij2 through the contact plug 36 . A drain electrode of the second signal readout transistor T Aij2 is connected to the power supply V DD , and a source electrode thereof is connected to a drain electrode of a second switching transistor T Sij2 .
- a source electrode of the second switching transistor T Sij2 is connected to a second vertical signal line B j2 in the j-th column.
- a vertical selection signal S i for a horizontal line in the i-th row is applied to a gate electrode of the second switching transistor T Sij2 from a vertical shift register 3 .
- the second vertical signal line B j2 is connected to a second constant-current transistor T LNj2 working as a common load.
- a second source follower circuit includes the second voltage readout buffer amplifier A ij2 and the second constant-current transistor T LNj2 . Furthermore, an output V outj2 from the second source follower circuit is read out by the column processing circuit Q.
- the constant voltage Vb 2 applied to the gate electrode of the second constant-current transistor T LN2 may be the same voltage as the constant voltage Vb 1 applied to the gate electrode of the first constant-current transistor T LNj1 .
- a low-sensitivity charge flow-in control signal SP 2 can prevent the photoelectric current from flowing from a photodiode PD in the reading of a low-sensitivity signal. This effectively prevents black-inversion in the reading of a signal having an extremely high intensity.
- the number of transistors in one pixel is increased.
- the first floating-diffusion region 26 in the pixels X ij , the first reset transistor T Rij1 , the first signal readout transistor T Aij1 , and the first switching transistor T Sij1 correspond to the first floating-diffusion region 26 in the pixels X (i ⁇ 1)j , the first reset transistor T R(i ⁇ 1)j1 , the first signal readout transistor T A(i ⁇ 1)j1 , and the first switching transistor T S(i ⁇ 1)j1 , respectively, for the high-sensitivity signal, and the pixel X (i ⁇ 1)j and the pixel X ij shares these corresponding components with each other.
- the second floating-diffusion region 27 in the pixel X ij , the second reset transistor T Rij2 , the second signal readout transistor (amplifier transistor) T Aij2 , and the second switching transistor T Sij2 correspond to the second floating-diffusion region 27 in the pixel X (i ⁇ 1)j , the second reset transistor T A(i ⁇ 1)j2 , the second signal readout transistor T A(i ⁇ 1)j2 , and the second switching transistor T S(i ⁇ 1)j2 , respectively, for the low-sensitivity signal, and the pixel X (i ⁇ 1)j and the pixel X ij share these corresponding components with each other. This can suppress an increase in the number of transistors per pixel.
- a vertical shift register (vertical scanning circuit) 3 on the left side of the pixel array 1
- a timing generating circuit 4 being provided between the pixel array 1 and the vertical shift register 3
- a bias generating circuit 7 on the lower right side.
- a horizontal shift register (horizontal scanning circuit) 2 and a signal processor 5 are provided, and the signal processor 5 includes a plurality of column processing circuits Q 1 , Q 2 , . . . , Q j , . . . , Q m .
- a vertical shift register (vertical scanning circuit) 3 on the left side of the pixel array 1
- a timing generating circuit 4 being provided between the pixel array 1 and the vertical shift register 3
- a bias generating circuit 7 on the lower right side.
- a horizontal shift register (horizontal scanning circuit) 2 and a signal processor 5 are provided, and the signal processor 5 includes a plurality of column processing circuits Q 1 , Q 2 , . . . , Q j , . . . , Q m .
- the solid-state image pick-up device in accordance with the fifth embodiment includes the pixel array 1 formed by the pixels X ij each having the structure different from that of the device in accordance with the first to fourth embodiments.
- a high-sensitivity first photodiode PD 1 and a low-sensitivity second photodiode PD 2 are provided in one pixel near the top surface of a p-type semiconductor substrate (a semiconductor region of a first conductivity type) 21 .
- the second photodiode PD 2 is located at the right of the first photodiode PD 1 away therefrom.
- the second photodiode PD 2 includes a second n-type surface-embedded region 17 on the right side of a first n-type surface-embedded region 16 of the first photodiode PD 1 , and an anode region composed of a part of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 .
- the second n-type surface-embedded region 17 and first n-type surface-embedded region 16 sandwich a part of the p-type semiconductor substrate, and the anode region is disposed below the second n-type surface-embedded region 17 .
- the first and second n-type surface-embedded regions 16 and 17 may have an impurity density between about 5 ⁇ 10 14 and about 5 ⁇ 10 16 cm ⁇ 3 , and typically, for example, this impurity density can be about 1 ⁇ 10 15 cm ⁇ 1 .
- the first and second n-type surface-embedded regions 16 and 17 may have a thickness between about 0.1 and about 3 ⁇ m, preferably between about 0.5 and about 1.5 ⁇ m.
- a p-type pinning layer 25 extends from the top of the first n-type surface-embedded region 16 for the first photodiode PD 1 . Accordingly, the first and second n-type surface-embedded regions 16 and 17 are formed below the single p-type pinning layer 25 . In applications in which the dark current is not of interest in use, the p-type pinning layer 25 can be omitted from the structure of the pixels.
- the shape of a light-shielding layer 34 is defined such that the opening ratio for light incident on the second photodiode PD 2 is smaller than that incident on the first photodiode PD 1 , so that the second and first photodiodes PD 2 and PD 1 function as “a low-sensitivity photodiode” and “a high-sensitivity photodiode,” respectively.
- the device in accordance with the fifth embodiment includes the high-sensitivity first photodiode PD 1 and the low-sensitivity second photodiode PD 2 in one pixel. Furthermore, as shown in FIG. 25 , the pixel of the device in accordance with the fifth embodiment is provided with first and second transfer gate electrodes 31 and 32 at the left and right sides of the first and second n-type surface-embedded regions 16 and 17 , respectively. Therefore, the first and second transfer gate electrodes 31 and 32 are used to transfer charges from the first and second n-type surface-embedded regions 16 and 17 to first and second floating-diffusion regions 26 and 27 , respectively.
- FIG. 26 is a potential diagram in the cross section, taken along a P-P plane indicated by a chain line in FIG. 25 , showing the first floating-diffusion region 26 , the first n-type surface-embedded regions 16 , the second n-type surface-embedded region 17 , and the second floating-diffusion region 27 . Filled circles indicate charges (electrons).
- a first potential well PW 1 of the first n-type surface-embedded region 16 in the first photodiode PD 1 resides on the left side of a charge-distributing-potential barrier CDB at the middle in FIG. 26 .
- a potential well of the first floating-diffusion region 26 indicated by hatching sloping upward to the right resides on the left of the first potential well PW 1 .
- a potential barrier between the first potential well PW 1 and the potential well of the first floating-diffusion region 26 corresponds to a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the first transfer gate electrode 31 .
- a second potential well PW 2 of the second n-type surface-embedded region 17 in the second photodiode PD 2 resides on the right of the charge-distributing-potential barrier CDB.
- a potential well of the second floating-diffusion region 27 indicated by hatching sloping upward to the right resides on the right of the second potential well PW 2 .
- a potential barrier between the second potential well PW 2 and the potential well of the second floating-diffusion region 27 corresponds to a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the second transfer gate electrode 32 .
- FIG. 26 It can be understood from FIG. 26 that an adequately high potential barrier is formed between the first and second photodiodes PD 1 and PD 2 .
- the charges in the first and second photodiodes PD 1 and PD 2 can be stored and read out independently as shown in FIG. 26 . All the reading methods in the device in accordance with the first embodiment shown in the timing diagrams of FIGS. 9 to 16 can be applied to the low-sensitivity signal.
- Part (a) of FIG. 26 shows a potential diagram in a stored state.
- Part (b) of FIG. 26 shows a overflowing of charges from the first photodiode PD 1 working as a high-sensitivity photodiode.
- the adequately high potential barrier is provided between the first and second photodiodes PD 1 and PD 2 because a part of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 is located between the first and second photodiodes PD 1 and PD 2 . Therefore, the charges do not overflow from the first photodiode PD 1 into the second photodiode PD 2 working as a low-sensitivity photodiode.
- Parts (c) and (d) of FIG. 26 show potential distributions in a pixel in the reading of the high- and low-sensitivity signals from the first and second photodiodes PD 1 and PD 2 , respectively.
- a horizontal shift register (horizontal scanning circuit) 2 and a signal processor 5 are disposed, and the signal processor 5 includes a plurality of column processing circuits Q 1 , Q 2 , . . . , Q j . . . , Q m .
- the solid-state image pick-up device in accordance with the sixth embodiment includes the pixel array 1 formed by the pixels and the each pixel X ij has a structure different from those of the devices in accordance with the first to fifth embodiments.
- a single photodiode PD and a charge-storage diode AD are provided in one pixel near the top surface of a p-type semiconductor substrate (a semiconductor region of a first conductivity type) 21 , and the charge-storage diode AD stores charges overflowing from the photodiode PD.
- the charge-storage diode AD is located on the right of the photodiode PD, and the charge-storage diode AD in contact with the top of the photodiode PD.
- the charge-storage diode AD includes a second n-type surface-embedded region 15 disposed on the right side of a first n-type surface-embedded region 14 in the photodiode PD, and an anode region of a part of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 .
- the anode region is provided below the second n-type surface-embedded region 15 , and the bottom portions of the first and second n-type surface-embedded regions 14 and 15 sandwich a part of a p-type semiconductor substrate (a semiconductor region of a first conductivity type) 21 .
- the first and second n-type surface-embedded regions 14 and 15 may have an impurity density between about 5 ⁇ 10 16 and about 5 ⁇ 10 17 cm ⁇ 3 , typically, the impurity density is, for example, about 4 ⁇ 10 16 cm ⁇ 3 .
- the first and second n-type surface-embedded regions 14 and 15 may have a thickness between about 0.1 and about 3 ⁇ m, preferably between about 0.5 and about 1.5 ⁇ m.
- a p-type pinning layer 25 extends from the top of the first n-type surface-embedded region 14 in the photodiode PD. Accordingly, as shown in FIG. 28 , in the pixel X ij of the solid-state image pick-up device in accordance with the sixth embodiment, the first and second n-type surface-embedded regions 14 and 15 are formed below the single p-type pinning layer 25 . In applications in which the dark current is not of interest in use, the p-type pinning layer 25 may be omitted from the pixel.
- the pixel X ij of the device in accordance with the sixth embodiment is provided with first and second transfer gate electrodes 31 and 32 at the left and right sides of the first and second n-type surface-embedded regions 16 and 17 , respectively. Therefore, the first and second transfer gate electrodes 31 and 32 are used to transfer charges from the first and second n-type surface-embedded regions 16 and 17 to first and second floating-diffusion regions 26 and 27 , respectively.
- the distance between the first and second n-type surface-embedded regions 14 and 15 is adjusted to form the proper height of a potential barrier such that charges can overflow from the photodiode PD into the charge-storage diode AD in the turn-off state of the first transfer gate electrode 31 by applying a low voltage of a first transfer signal TX 1 i to the first transfer gate electrode 31 .
- a shallow n-type layer having a relatively low impurity density can also be formed between the first and second n-type surface-embedded regions 14 and 15 to adjust the proper height of the potential barrier such that charges can overflow from the photodiode PD into the charge-storage diode AD.
- a MOS transistor structure may be used as well by forming an overflow control gate electrode between the first and second n-type surface-embedded regions 14 and 15 to form the potential barrier to the charge-storage diode AD.
- the solid-state image pick-up device in accordance with the sixth embodiment is designed such that a light-shielding layer 34 shields the charge-storage diode AD from light, so that only the photodiode PD is exposed to light.
- FIG. 28 is a potential diagram of the cross section, taken along a P-P plane indicated by a chain line in FIG. 27 , showing the first floating-diffusion region 26 , the first n-type surface-embedded regions 14 , the second n-type surface-embedded region 15 , and the second floating-diffusion region 27 . Filled circles indicate charges (electrons).
- a first potential well PW 1 provided by the first n-type surface-embedded region 16 of the photodiode PD resides at the left of a charge-distributing-potential barrier CDB depicted at the middle in FIG. 28 .
- a potential well of the first floating-diffusion region 26 indicated by hatching sloping upward to the right resides on the left of the first potential well PW 1 .
- a potential barrier between the first potential well PW 1 and the potential well of the first floating-diffusion region 26 corresponds to a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the first transfer gate electrode 31 .
- a second potential well PW 2 provided by the second n-type surface-embedded region 15 of the charge-storage diode AD resides on the right of the charge-distributing-potential barrier CDB.
- a potential well of the second floating-diffusion region 27 resides on the right of the second potential well PW 2 .
- a potential barrier between the second potential well PW 2 and the potential well of the second floating-diffusion region 27 corresponds to a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the second transfer gate electrode 32 .
- an adequately high potential barrier is formed between first and second photodiodes PD 1 and PD 2 .
- a relatively low potential barrier is formed between the photodiode PD and the charge-storage diode AD so that charges can easily overflow from the photodiode PD into the charge-storage diode AD.
- charges stored in the first potential well PW 1 and charges stored in the second potential well PW 2 by overflowing can be read out independently.
- Part (a) of FIG. 28 shows a potential diagram in a stored state.
- Part (b) of FIG. 28 shows the overflowing of charges from the photodiode PD working as a high-sensitivity photodiode.
- Part (c) of FIG. 28 shows a potential distribution in a pixel during the readout from the photodiode PD for the high-sensitivity signals, whereas
- Part (d) of FIG. 28 shows a potential distribution during the readout from the charge-storage diode AD for the low-sensitivity signals.
- the reading methods in the device in accordance with the first embodiment shown in the timing diagrams of FIGS. 9 to 16 can also be applied to that in accordance with the sixth embodiment.
- Plural fast reading operations are applied to a signal generated by charges stored in the charge-storage diode AD by overflowing from the photodiode PD.
- signals that are read out from the charge-storage diode AD is generated from charges overflowing from the photodiode PD, the combination of these signals requires special consideration. For example, a high-sensitivity signal (X L ) is read out from the photodiode PD first. Thereafter, it is determined whether it exceeds a certain threshold value.
- the signal of the photodiode PD is outputted. If it does not exceed, the signal of the photodiode PD is outputted. If it exceeds, the sum of an overflow storage signal (X S ) from the charge-storage diode AD and the high-sensitivity signal from the photodiode PD is outputted.
- a charge-storage capacitor may be formed on the surface of or inside a semiconductor chip instead of the charge-storage diode AD.
- a MOS or MIM capacitor may be used to form the charge-storage capacitor on the surface of the semiconductor chip, whereas, for example, a p-n junction capacitor may be used to form the charge-storage capacitor inside the semiconductor chip.
- a horizontal shift register (horizontal scanning circuit) 2 and a signal processor 5 are disposed, and the signal processor 5 includes a plurality of column processing circuits Q 1 , Q 2 , . . . , Q j , . . . , Q m .
- the structure of the pixel X ij in the pixel array 1 differs from that of the solid-state image pick-up device in accordance with the first embodiment.
- the solid-state image pick-up device in accordance with the seventh embodiment includes a two way diode working as a photodiode and charge-storage diode PD/AD, and a charge-storage diode AD disposed at the right of the photodiode or charge-storage diode PD/AD away therefrom in the pixel X ij .
- the two way diode working as the photodiode or charge-storage diode PD/AD includes a first n-type surface-embedded region 22 , a second n-type surface-embedded region 13 in contact with the left side of the first n-type surface-embedded region 22 , and an anode region composed of a part of a p-type semiconductor substrate (a semiconductor region of a first conductivity type) 21 provided below the first and second n-type surface-embedded regions 22 and 13 .
- the charge-storage diode AD includes a third n-type surface-embedded region 28 provided on the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 having a part provided between third n-type surface-embedded region 28 and the right side of the first n-type surface-embedded region 22 of the two way diode working as the photodiode and charge-storage diode PD/AD, and an anode region composed of a part of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 disposed below the third n-type surface-embedded region 28 .
- the second and third n-type surface-embedded regions 13 and 28 have a relatively high impurity density between about 5 ⁇ 10 16 and about 1 ⁇ 10 19 cm ⁇ 3 .
- a p-type pinning layer 25 extends from the top of the first n-type surface-embedded region 22 to the left.
- a p-type pinning layer 29 is disposed above the third n-type surface-embedded region 28 . In applications in which the dark current is not of interest in use, the p-type pinning layers 25 and 29 may be omitted from the device.
- an opening of a light-shielding layer 34 is provided such that light can be applied to not only the first n-type surface-embedded region 22 having a low impurity density but also the second n-type surface-embedded region 13 having a high impurity density.
- a first charge-storage diode AD 1 of the device in accordance with the second embodiment also functions as a photodiode.
- a low-sensitivity signal is stored in the third n-type surface-embedded region 28 , which is covered thereabove with the light-shielding layer 34 so as not to be exposed to light.
- a MOS transistor for a charge flow-in control includes the first n-type surface-embedded region 22 for a source region, the third n-type surface-embedded region 28 dor a drain region, the surface of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 for a channel region between the first and third n-type surface-embedded regions 22 and 28 , and the charge flow-in control gate 37 for a MOS gate.
- FIG. 31 is a potential diagram in the cross section, taken along a P-P plane indicated by a chain line in FIG. 29 , showing a first floating-diffusion region 26 , the second n-type surface-embedded regions 13 , the first n-type surface-embedded region 22 , the third n-type surface-embedded region 28 , and a second floating-diffusion region 27 . Filled circles indicate charges (electrons).
- the center in FIG. 31 denotes a potential distribution of conduction band edge of the first n-type surface-embedded region 22 for a charge-distributing-potential barrier CDB.
- a first potential well PW 1 of the second n-type surface-embedded region 13 resides on the left thereof. Furthermore, a potential well of the first floating-diffusion region 26 , indicated by hatching sloping upward to the right, resides on the left of the first potential well PW 1 .
- a rectangular potential barrier between the first potential well PW 1 and the potential well of the first floating-diffusion region 26 corresponds to a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below a first transfer gate electrode 31 .
- a second potential well PW 2 resides on the right of the charge-distributing-potential barrier CDB.
- a potential well of the second floating-diffusion region 27 indicated by hatching sloping upward to the right resides on the right of the second potential well PW 2 .
- a rectangular potential barrier between the second potential well PW 2 and the potential well of the second floating-diffusion region 27 corresponds to a potential distribution of conduction band edge of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below a second transfer gate electrode 32 .
- the height of the potential between the right side of the charge-distributing-potential barrier CDB and the second potential well PW 2 is controlled by a charge flow-in control signal SP applied to the charge flow-in control gate 37 .
- a high voltage of the charge flow-in control signal SP is applied to the charge flow-in control gate 37 , as shown in Part (a) of FIG. 31 , to reduce the potential barrier between the charge-storage diode AD and the two way diode working as the photodiode and charge-storage diode PD/AD, so that a part of the photoelectric current flows into the third n-type surface-embedded region 28 .
- a low voltage of the charge flow-in control signal SP is applied to the charge flow-in control gate 37 , as shown in Part (b) of FIG. 31 , to raise the potential barrier on the surface of the p-type semiconductor substrate (the semiconductor region of the first conductivity type) 21 just below the charge flow-in control gate 37 between the right side of the charge-distributing-potential barrier CDB and the second potential well PW 2 , so that the photoelectric current flows into only the second n-type surface-embedded regions 13 of the two way diode working as the photodiode or charge-storage diode PD/AD.
- the voltage of the first transfer signal TX 1 i applied to the first transfer gate electrode 31 is set such that the charges flow into the first floating-diffusion region 26 in the case of the second n-type surface-embedded regions 13 of the two way diode, working as the photodiode or charge-storage diode PD/AD, having the potential well filled with charges.
- This voltage setting can prevent overflow of the charges toward the charge-storage diode AD even if the second n-type surface-embedded regions 13 of the two way diode working as the photodiode and charge-storage diode PD/AD is filled with charges.
- the voltage of the second transfer signal TX 2 i applied to the second transfer gate electrode 32 is set such that the charges flow into the second floating-diffusion region 27 in the case of the charge-storage diode AD filled with charges.
- the ratio of the sensitivity of charges, stored in the second n-type surface-embedded regions 13 in the two way diode working as the photodiode and charge-storage diode PD/AD, to light to the sensitivity of charges, stored in the charge-storage diode AD, to light can be changed by the channel width of the MOS transistor that controls charges flowing out to the charge-storage diode AD.
- this ratio can also be changed by a period in which the charge flow-in control signal SP is applied to the charge flow-in control gate 37 .
- the opening of the light-shielding layer 34 may also be set such that light can be applied to not only the first n-type surface-embedded region 22 having a low impurity density but also the second n-type surface-embedded region 13 having a high impurity density to enable the first charge-storage diode AD 1 of that in accordance with the first embodiment to function as a photodiode as well.
- the low-sensitivity signal is stored in the third n-type surface-embedded region 28 , which needs to be covered thereabove with the light-shielding layer 34 so as not to be exposed to light.
- the characteristics such as a spectral sensitivity are equalized easily.
- the second n-type surface-embedded region 13 having a high impurity density working as the charge-storage diode for a high-sensitivity is exposed to light like the device in accordance with the seventh embodiment, the difference in characteristics between high- and low-sensitivity signals is problematic.
- second n-type surface-embedded regions 23 and 18 , and third n-type surface-embedded regions 24 and 28 have a relatively high impurity density between about 5 ⁇ 10 16 and about 1 ⁇ 10 19 cm ⁇ 3 .
- the second n-type surface-embedded regions 23 and 18 do not always have to have the same impurity density as the third n-type surface-embedded regions 24 and 28 .
- the second n-type surface-embedded regions 23 and 18 need to have an impurity density between about 5 ⁇ 10 16 and about 1 ⁇ 10 19 cm ⁇ 3 .
- a readout method can be employed such that the third n-type surface-embedded regions 24 and 28 in a second charge-storage diode AD 2 have an extremely high impurity density, for example, between about 1 ⁇ 10 19 and about 6 ⁇ 10 20 cm ⁇ 3 not to transfer charges perfectly.
- the third n-type surface-embedded regions 24 and 28 in the second charge-storage diode AD 2 may have the same impurity density as a source/drain region of a general MOS transistor.
- an exemplary two-dimensional solid-state image pick-up device area sensor
- the application of the solid-state image pick-up device in accordance with the present invention is not limited to two-dimensional solid-state image pick-up devices.
- the embodiments of the present invention provides a solid-state image pick-up device having a wide dynamic range without an increase in the area of a pixel, and a method for reading out the pixel signal.
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Solid State Image Pick-Up Elements (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
Abstract
Description
-
- CDB: charge-distributing-potential barrier
- PW1: first potential well
- PW2: second potential well
- X11 to X1m, X21 to X2m, . . . , Xn1 to Xnm: pixel
- A11 to A1m, A21 to A2m, . . . , An1 to Anm: voltage readout buffer amplifier
- AD: charge-storage diode
- AD1: first charge-storage diode
- AD2: second charge-storage diode
- Bj: vertical signal line
- C1: input capacitor
- C2: integral capacitor
- C3: sample-hold capacitor for low-sensitivity signal, replacement-type common sample-hold capacitor, sample-hold capacitor for high-sensitivity signal
- D11: to D1m, D21 to D2m, . . . , Dn1 to Dnm: detecting circuits
- Ha: horizontal analog output line
- Hd: horizontal one-bit digital output line
- Hh: horizontal analog output line for high-sensitivity signal
- Hl: horizontal analog output line for low-sensitivity signal
- PD: photodiode
- PD/AD: photodiode or charge-storage diode
- Q1, Q2, . . . , Qj, . . . , Qm: column processing circuits
- S1 to S7: switches
- TAij: signal readout transistor (amplifier transistor)
- TAij1: first signal readout transistor (amplifier transistor)
- TAij2: second signal readout transistor (amplifier transistor)
- TLNj: constant-current transistor
- TLNj1: first constant-current transistor
- TLNj2: second constant-current transistor
- TRij: reset transistor
- TRij1: first reset transistor
- TRij2: second reset transistor
- TSij: switching transistor
- TSij1: first switching transistor
- TSij2: second switching transistor
- 1: pixel array
- 2: horizontal scanning circuit (horizontal shift register)
- 3: vertical scanning circuit (vertical shift register)
- 4: timing generating circuit
- 5: signal processor
- 7: bias generating circuit
- 13, 15, 17, 18, and 23: second n-type surface-embedded region
- 14, 16, and 22: first n-type surface-embedded region
- 19, 25, and 29: p-type pinning layer
- 20: semiconductor layer
- 21: semiconductor substrate
- 24, 28: third n-type surface-embedded region
- 26: first floating-diffusion region
- 27: second floating-diffusion region
- 31: first charge-transfer part (first transfer gate electrode)
- 32: second charge-transfer part (second transfer gate electrode)
- 33: insulating interlayer
- 34: light-shielding layer
- 35: contact plug
- 36: contact plug
- 37: charge flow-in control gate (low-sensitivity charge flow-in control gate)
- 38: high-sensitivity charge flow-in control gate
- 91: noise-canceling amplifier
- 92: comparator
- 93: first AND gate
- 94: second AND gate
Q D1 =T F I ph −RT SP I ph (1)
Q D2 =RT SP I ph (2)
Claims (24)
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JPP2006-010128 | 2006-01-18 | ||
| JP2006-010128 | 2006-01-18 | ||
| JP2006010128 | 2006-01-18 | ||
| PCT/JP2007/050698 WO2007083704A1 (en) | 2006-01-18 | 2007-01-18 | Solid-state image pick-up device and pixel signal readout method |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20100187401A1 US20100187401A1 (en) | 2010-07-29 |
| US8319166B2 true US8319166B2 (en) | 2012-11-27 |
Family
ID=38287656
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/161,300 Expired - Fee Related US8319166B2 (en) | 2006-01-18 | 2007-01-18 | Solid-state image pick-up device and pixel signal readout method having dual potential well, dual transfer gate electrode and dual floating-diffusion region for separately transferring and storing charges respectively |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US8319166B2 (en) |
| JP (1) | JP4649623B2 (en) |
| WO (1) | WO2007083704A1 (en) |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20120248288A1 (en) * | 2011-03-29 | 2012-10-04 | Linder Lloyd F | Dual well read-out integrated circuit (roic) |
| US20140027609A1 (en) * | 2012-07-24 | 2014-01-30 | Forza Silicon Corporation | Implement Multiple Pixel Output for Photodiode Size Pixels |
| US20150189211A1 (en) * | 2013-12-26 | 2015-07-02 | Canon Kabushiki Kaisha | Imaging apparatus and imaging system |
| US9093346B2 (en) | 2013-07-25 | 2015-07-28 | Canon Kabushiki Kaisha | Photoelectric conversion device and imaging system |
| US20180053799A1 (en) * | 2015-05-28 | 2018-02-22 | Panasonic Intellectual Property Management Co., Ltd. | Distance-measuring imaging device, distance measuring method of distance-measuring imaging device, and solid-state imaging device |
| US10154207B2 (en) * | 2017-02-07 | 2018-12-11 | Sensors Unlimited, Inc. | Event-triggered imaging pixels |
Families Citing this family (48)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2008069141A1 (en) * | 2006-11-30 | 2008-06-12 | National University Corporation Shizuoka University | Semiconductor distance measuring element and solid-state imaging device |
| JP4931232B2 (en) * | 2007-07-04 | 2012-05-16 | キヤノン株式会社 | Imaging apparatus and processing method thereof |
| JP4931233B2 (en) * | 2007-07-04 | 2012-05-16 | キヤノン株式会社 | Imaging apparatus and processing method thereof |
| JP5014114B2 (en) * | 2007-12-28 | 2012-08-29 | キヤノン株式会社 | Imaging apparatus and imaging system |
| JP5262180B2 (en) * | 2008-02-26 | 2013-08-14 | ソニー株式会社 | Solid-state imaging device and camera |
| EP2296368B1 (en) * | 2008-06-04 | 2017-01-04 | Shizuoka University | Imaging device |
| JP2011119837A (en) * | 2009-12-01 | 2011-06-16 | Hirotsu Kazuko | Solid-state imaging element |
| GB2477083A (en) * | 2010-01-13 | 2011-07-27 | Cmosis Nv | Pixel structure with multiple transfer gates to improve dynamic range |
| JP5713266B2 (en) * | 2010-02-05 | 2015-05-07 | 国立大学法人静岡大学 | Solid-state imaging device, pixel signal reading method, pixel |
| JP5364619B2 (en) * | 2010-02-26 | 2013-12-11 | 浜松ホトニクス株式会社 | Distance image sensor |
| JP5516960B2 (en) | 2010-04-02 | 2014-06-11 | ソニー株式会社 | Solid-state imaging device, driving method of solid-state imaging device, and electronic apparatus |
| US8625013B2 (en) | 2010-08-23 | 2014-01-07 | Red.Com, Inc. | Multi-exposure imaging |
| US8766157B2 (en) * | 2010-09-02 | 2014-07-01 | Sri International | High dynamic range CMOS pixel and method of operating same |
| JP5456644B2 (en) * | 2010-11-17 | 2014-04-02 | 本田技研工業株式会社 | Light receiving element and control method |
| JP5825817B2 (en) * | 2011-04-01 | 2015-12-02 | キヤノン株式会社 | Solid-state imaging device and imaging apparatus |
| JP5846554B2 (en) * | 2011-07-29 | 2016-01-20 | 国立大学法人静岡大学 | Solid-state imaging device and pixel |
| WO2013070942A1 (en) * | 2011-11-08 | 2013-05-16 | Rambus Inc. | Image sensor sampled at non-uniform intervals |
| JP5932376B2 (en) * | 2012-02-08 | 2016-06-08 | 富士機械製造株式会社 | Image transfer method and image transfer apparatus |
| WO2013145765A1 (en) * | 2012-03-30 | 2013-10-03 | 株式会社ニコン | Image pickup unit, image pickup device and image pickup control program |
| US9531961B2 (en) | 2015-05-01 | 2016-12-27 | Duelight Llc | Systems and methods for generating a digital image using separate color and intensity data |
| US9167169B1 (en) * | 2014-11-05 | 2015-10-20 | Duelight Llc | Image sensor apparatus and method for simultaneously capturing multiple images |
| US9918017B2 (en) | 2012-09-04 | 2018-03-13 | Duelight Llc | Image sensor apparatus and method for obtaining multiple exposures with zero interframe time |
| US9807322B2 (en) | 2013-03-15 | 2017-10-31 | Duelight Llc | Systems and methods for a digital image sensor |
| US10558848B2 (en) | 2017-10-05 | 2020-02-11 | Duelight Llc | System, method, and computer program for capturing an image with correct skin tone exposure |
| JP2014199898A (en) * | 2013-03-11 | 2014-10-23 | ソニー株式会社 | Solid-state imaging element and method of manufacturing the same, and electronic equipment |
| US9479717B2 (en) * | 2014-02-18 | 2016-10-25 | Semiconductor Components Industries, Llc | Image sensor array with external charge detection circuitry |
| KR102418666B1 (en) * | 2014-05-29 | 2022-07-11 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Imaging element, electronic appliance, method for driving imaging device, and method for driving electronic appliance |
| US10924688B2 (en) | 2014-11-06 | 2021-02-16 | Duelight Llc | Image sensor apparatus and method for obtaining low-noise, high-speed captures of a photographic scene |
| US12401911B2 (en) | 2014-11-07 | 2025-08-26 | Duelight Llc | Systems and methods for generating a high-dynamic range (HDR) pixel stream |
| US11463630B2 (en) | 2014-11-07 | 2022-10-04 | Duelight Llc | Systems and methods for generating a high-dynamic range (HDR) pixel stream |
| US12401912B2 (en) | 2014-11-17 | 2025-08-26 | Duelight Llc | System and method for generating a digital image |
| KR102730555B1 (en) | 2015-01-29 | 2024-11-15 | 소니 세미컨덕터 솔루션즈 가부시키가이샤 | Solid-state imaging element and electronic device |
| CN108391450B (en) * | 2015-10-21 | 2022-07-01 | 赫普塔冈微光有限公司 | Demodulation pixel elements, arrays of pixel elements, and optoelectronic elements incorporating them |
| JP2017118266A (en) * | 2015-12-22 | 2017-06-29 | キヤノン株式会社 | Imaging device |
| EP3208850B1 (en) * | 2016-02-16 | 2021-08-04 | Espros Photonics AG | Hdr pixel |
| JP6633746B2 (en) * | 2016-05-17 | 2020-01-22 | 富士フイルム株式会社 | Imaging device, imaging method, program, and non-transitory recording medium |
| WO2018044314A1 (en) | 2016-09-01 | 2018-03-08 | Duelight Llc | Systems and methods for adjusting focus based on focus target information |
| WO2018056232A1 (en) * | 2016-09-21 | 2018-03-29 | 国立大学法人静岡大学 | Photoelectric conversion element and solid-state image pickup device |
| US10218924B2 (en) * | 2017-04-12 | 2019-02-26 | Omnivision Technologies, Inc. | Low noise CMOS image sensor by stack architecture |
| BR112020024790A2 (en) * | 2018-06-22 | 2021-03-02 | Quantum-Si Incorporated | integrated photodetector with load storage region of varying detection time |
| EP3834135A4 (en) * | 2018-08-07 | 2022-05-04 | BlinkAI Technologies, Inc. | ARTIFICIAL INTELLIGENCE METHOD FOR IMAGE ENHANCEMENT |
| JP7333562B2 (en) * | 2018-08-23 | 2023-08-25 | 国立大学法人東北大学 | Optical sensor and its signal readout method and optical area sensor and its signal readout method |
| JP7237622B2 (en) | 2019-02-05 | 2023-03-13 | キヤノン株式会社 | Photoelectric conversion device |
| JP7277236B2 (en) * | 2019-04-18 | 2023-05-18 | キヤノン株式会社 | IMAGING DEVICE, IMAGING SYSTEM, PROGRAM, RECORDING MEDIUM, AND CONTROL METHOD |
| CN112018133B (en) | 2019-05-31 | 2023-06-06 | 宁波飞芯电子科技有限公司 | Semiconductor element, semiconductor element manufacturing method, and solid-state imaging device |
| BR112021026534A2 (en) * | 2019-06-28 | 2022-05-03 | Quantum Si Inc | Optical and electrical secondary path rejection |
| EP4052295A1 (en) | 2019-10-31 | 2022-09-07 | Quantum-Si Incorporated | Pixel with enhanced drain |
| CN119213556A (en) * | 2022-07-04 | 2024-12-27 | 华为技术有限公司 | Solid-state imaging device with high charge transfer capability |
Citations (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4331889A (en) * | 1980-06-03 | 1982-05-25 | Hughes Aircraft Co. | Charge coupled device focal plane integrater |
| JPH01102971A (en) | 1987-10-16 | 1989-04-20 | Seiko Instr & Electron Ltd | Image sensor |
| JPH0294665A (en) | 1988-09-30 | 1990-04-05 | Nec Corp | Solid-state image sensing device |
| JPH04117281A (en) | 1990-09-06 | 1992-04-17 | Amano Pharmaceut Co Ltd | Production of betaine aldehyde dehydrogenase |
| JPH08256293A (en) | 1995-03-17 | 1996-10-01 | Fujitsu Ltd | Solid-state imaging device, solid-state imaging unit, and imaging camera |
| JPH0946596A (en) | 1995-08-02 | 1997-02-14 | Canon Inc | Solid-state image pickup device and image pickup device |
| JPH09181976A (en) | 1995-11-29 | 1997-07-11 | Samsung Electron Co Ltd | Solid-state imaging device |
| JP2004056048A (en) | 2002-07-24 | 2004-02-19 | Microsignal Kk | Solid imaging device |
| JP2004294420A (en) | 2003-02-03 | 2004-10-21 | Shoji Kawahito | Range image sensor |
| JP2004335802A (en) | 2003-05-08 | 2004-11-25 | Fuji Photo Film Co Ltd | Solid-state imaging device |
| JP2004335803A (en) | 2003-05-08 | 2004-11-25 | Fuji Photo Film Co Ltd | Mos type solid state imaging device and its driving method |
| JP2004363666A (en) | 2003-06-02 | 2004-12-24 | Shoji Kawahito | Wide dynamic range image sensor |
| JP2005012007A (en) | 2003-06-19 | 2005-01-13 | Canon Inc | Solid-state imaging device, solid-state imaging device, and camera |
| JP2005086082A (en) | 2003-09-10 | 2005-03-31 | Fuji Film Microdevices Co Ltd | Solid-state imaging device |
| JP2005159067A (en) | 2003-11-27 | 2005-06-16 | Victor Co Of Japan Ltd | Solid-state imaging apparatus |
| JP2005164363A (en) | 2003-12-02 | 2005-06-23 | Shimadzu Corp | Light receiving element and light receiving element array using the same |
| JP2006217410A (en) | 2005-02-04 | 2006-08-17 | Tohoku Univ | Optical sensor and solid-state imaging device |
| JP4117281B2 (en) | 2003-10-23 | 2008-07-16 | エルジー.フィリップス エルシーデー カンパニー,リミテッド | Thin film transistor substrate for display element and manufacturing method thereof |
-
2007
- 2007-01-18 WO PCT/JP2007/050698 patent/WO2007083704A1/en not_active Ceased
- 2007-01-18 US US12/161,300 patent/US8319166B2/en not_active Expired - Fee Related
- 2007-01-18 JP JP2007554948A patent/JP4649623B2/en active Active
Patent Citations (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4331889A (en) * | 1980-06-03 | 1982-05-25 | Hughes Aircraft Co. | Charge coupled device focal plane integrater |
| JPH01102971A (en) | 1987-10-16 | 1989-04-20 | Seiko Instr & Electron Ltd | Image sensor |
| JPH0294665A (en) | 1988-09-30 | 1990-04-05 | Nec Corp | Solid-state image sensing device |
| JPH04117281A (en) | 1990-09-06 | 1992-04-17 | Amano Pharmaceut Co Ltd | Production of betaine aldehyde dehydrogenase |
| JPH08256293A (en) | 1995-03-17 | 1996-10-01 | Fujitsu Ltd | Solid-state imaging device, solid-state imaging unit, and imaging camera |
| JPH0946596A (en) | 1995-08-02 | 1997-02-14 | Canon Inc | Solid-state image pickup device and image pickup device |
| JPH09181976A (en) | 1995-11-29 | 1997-07-11 | Samsung Electron Co Ltd | Solid-state imaging device |
| JP2004056048A (en) | 2002-07-24 | 2004-02-19 | Microsignal Kk | Solid imaging device |
| JP2004294420A (en) | 2003-02-03 | 2004-10-21 | Shoji Kawahito | Range image sensor |
| US20060192938A1 (en) | 2003-02-03 | 2006-08-31 | National University Corporation Shizuoka University | Distance image sensor |
| JP2004335802A (en) | 2003-05-08 | 2004-11-25 | Fuji Photo Film Co Ltd | Solid-state imaging device |
| JP2004335803A (en) | 2003-05-08 | 2004-11-25 | Fuji Photo Film Co Ltd | Mos type solid state imaging device and its driving method |
| JP2004363666A (en) | 2003-06-02 | 2004-12-24 | Shoji Kawahito | Wide dynamic range image sensor |
| JP2005012007A (en) | 2003-06-19 | 2005-01-13 | Canon Inc | Solid-state imaging device, solid-state imaging device, and camera |
| JP2005086082A (en) | 2003-09-10 | 2005-03-31 | Fuji Film Microdevices Co Ltd | Solid-state imaging device |
| JP4117281B2 (en) | 2003-10-23 | 2008-07-16 | エルジー.フィリップス エルシーデー カンパニー,リミテッド | Thin film transistor substrate for display element and manufacturing method thereof |
| JP2005159067A (en) | 2003-11-27 | 2005-06-16 | Victor Co Of Japan Ltd | Solid-state imaging apparatus |
| JP2005164363A (en) | 2003-12-02 | 2005-06-23 | Shimadzu Corp | Light receiving element and light receiving element array using the same |
| JP2006217410A (en) | 2005-02-04 | 2006-08-17 | Tohoku Univ | Optical sensor and solid-state imaging device |
Non-Patent Citations (5)
| Title |
|---|
| "A 100 dB dynamic range CMOS image sensor using a lateral overflow integration capacitor", Shigetoshi Sugawa et al., Dig. Tech Papers, ISSCC, 2005, p. 352-353. |
| International Preliminary Report on Patentability issued Sep. 18, 2008. |
| International Search Report, Feb. 20, 2007. |
| Japanese Office Action issued Jun. 22, 2010 in connection with corresponding Japanese Application No. P2007-554948. |
| Japanese Office Action issued Oct. 5, 2010 in connection with corresponding Japanese Patent Application No. P2007-554948. |
Cited By (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20120248288A1 (en) * | 2011-03-29 | 2012-10-04 | Linder Lloyd F | Dual well read-out integrated circuit (roic) |
| US8581168B2 (en) * | 2011-03-29 | 2013-11-12 | Flir Systems, Inc. | Dual well read-out integrated circuit (ROIC) |
| US20140027609A1 (en) * | 2012-07-24 | 2014-01-30 | Forza Silicon Corporation | Implement Multiple Pixel Output for Photodiode Size Pixels |
| US9752928B2 (en) * | 2012-07-24 | 2017-09-05 | Forza Silicon Corporation | Implement multiple pixel output for photodiode size pixels |
| US9093346B2 (en) | 2013-07-25 | 2015-07-28 | Canon Kabushiki Kaisha | Photoelectric conversion device and imaging system |
| US20150189211A1 (en) * | 2013-12-26 | 2015-07-02 | Canon Kabushiki Kaisha | Imaging apparatus and imaging system |
| US9247173B2 (en) * | 2013-12-26 | 2016-01-26 | Canon Kabushiki Kaisha | Imaging apparatus and imaging system |
| US20180053799A1 (en) * | 2015-05-28 | 2018-02-22 | Panasonic Intellectual Property Management Co., Ltd. | Distance-measuring imaging device, distance measuring method of distance-measuring imaging device, and solid-state imaging device |
| US10903254B2 (en) * | 2015-05-28 | 2021-01-26 | Panasonic Semiconductor Solutions Co., Ltd. | Distance-measuring imaging device, distance measuring method of distance-measuring imaging device, and solid-state imaging device |
| US11769775B2 (en) | 2015-05-28 | 2023-09-26 | Nuvoton Technology Corporation Japan | Distance-measuring imaging device, distance measuring method of distance-measuring imaging device, and solid-state imaging device |
| US10154207B2 (en) * | 2017-02-07 | 2018-12-11 | Sensors Unlimited, Inc. | Event-triggered imaging pixels |
Also Published As
| Publication number | Publication date |
|---|---|
| JPWO2007083704A1 (en) | 2009-06-11 |
| WO2007083704A1 (en) | 2007-07-26 |
| US20100187401A1 (en) | 2010-07-29 |
| JP4649623B2 (en) | 2011-03-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8319166B2 (en) | Solid-state image pick-up device and pixel signal readout method having dual potential well, dual transfer gate electrode and dual floating-diffusion region for separately transferring and storing charges respectively | |
| US9666621B2 (en) | Solid-state imaging device | |
| US9026972B2 (en) | Solid-state imaging device, camera, and design method for solid-state imaging device | |
| US8139133B2 (en) | Photoelectric conversion device | |
| US7456880B2 (en) | Photoelectric conversion element having a plurality of semiconductor regions and including conductive layers provided on each isolation element region | |
| EP2150038B1 (en) | Image sensor pixel with gain control | |
| EP1850387B1 (en) | Solid-state image pickup device | |
| US20150070549A1 (en) | Solid-state image device | |
| JP2001230400A (en) | Solid-state imaging device | |
| US9197832B2 (en) | Solid-state image pickup apparatus and drive method therefor | |
| US20210202551A1 (en) | Imaging device and method for driving imaging device | |
| US11094734B2 (en) | Imaging device | |
| US20160360132A1 (en) | Imaging device including pixels | |
| US11451726B2 (en) | Imaging device and drive method therefor | |
| EP1223746B1 (en) | Active pixel image sensor with improved linearity | |
| US6642561B2 (en) | Solid imaging device and method for manufacturing the same | |
| KR100820520B1 (en) | Solid state imaging apparatus | |
| US20250056912A1 (en) | Imaging device | |
| CN113016071A (en) | Image pickup apparatus | |
| JP4618170B2 (en) | Solid-state imaging device | |
| JPH1022489A (en) | Solid-state image pickup device | |
| US7977716B2 (en) | CMOS image sensor with improved fill-factor and reduced dark current | |
| WO2009148055A1 (en) | Solid-state image pickup device | |
| JP5868451B2 (en) | Photoelectric conversion device | |
| CN117199085A (en) | Avalanche diode sensor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: NATIONAL UNIVERSITY CORPORATION SHIZUOKA UNIVERSIT Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KAWAHITO, SHOJI;REEL/FRAME:024205/0893 Effective date: 20080722 |
|
| ZAAA | Notice of allowance and fees due |
Free format text: ORIGINAL CODE: NOA |
|
| ZAAB | Notice of allowance mailed |
Free format text: ORIGINAL CODE: MN/=. |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAT HOLDER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: LTOS); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2552); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY Year of fee payment: 8 |
|
| FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20241127 |