US7902857B1 - Reconfigurable electronic circuit - Google Patents

Reconfigurable electronic circuit Download PDF

Info

Publication number
US7902857B1
US7902857B1 US12/798,631 US79863110A US7902857B1 US 7902857 B1 US7902857 B1 US 7902857B1 US 79863110 A US79863110 A US 79863110A US 7902857 B1 US7902857 B1 US 7902857B1
Authority
US
United States
Prior art keywords
gate
terminal
circuit
logic
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US12/798,631
Inventor
Robinson E. Pino
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Air Force
Original Assignee
US Air Force
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by US Air Force filed Critical US Air Force
Priority to US12/798,631 priority Critical patent/US7902857B1/en
Assigned to UNITED STATES AIR FORCE reassignment UNITED STATES AIR FORCE ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PINO, ROBINSON E
Application granted granted Critical
Publication of US7902857B1 publication Critical patent/US7902857B1/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0009RRAM elements whose operation depends upon chemical change
    • G11C13/0011RRAM elements whose operation depends upon chemical change comprising conductive bridging RAM [CBRAM] or programming metallization cells [PMCs]
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0021Auxiliary circuits
    • G11C13/0069Writing or programming circuits or methods

Definitions

  • This invention relates generally to the field of electronic circuit design. More specifically, this invention relates to electronic circuits which have a reprogrammable function.
  • FET field effect transistor
  • Non-volatile, passive devices One potential solution for computing architectures that eliminates the need for constant refreshing may lie within the realm of non-volatile, passive devices.
  • One such device is the memristor, a non-volatile passive electronic device which only consumes power during operation and reconfiguration. To the extent only that memristors are not available is the reason why passive reconfigurable electronics are not available today. The fact that the memristor is a nonvolatile memory device could eventually mean that any standby power utilization of computing systems will be minimized or altogether eliminated.
  • the memristor device postulated in 1971 by Leon Chua [1] as the fourth basic circuit element has received much attention in the research community since the publication of Strukov's 2008 paper titled “The missing memristor found” [5].
  • the memristor name is a contraction for memory resistor [1] because that is exactly its function: to remember its history [3].
  • the memristor is a two terminal passive device whose resistance state depends on its previous state and present electrical biasing conditions, and combined with transistors in a hybrid chip, memristors could radically improve the performance of digital circuits without the necessity to shrink transistors [3].
  • the applications for memristor technology range from non-volatile memory, instant on computers, reconfigurable electronics and neuromorphic computing [4],[3]. According to Chua [4], the memristor behaves like a linear resistor with memory.
  • the present invention provides an apparatus and method as a fundamental building block for the designing of reconfigurable electronic computing systems.
  • the invention relies on an ability to change the resistance state of a memristor device to achieve an optimal voltage at specific circuit nodes, whereby this dynamically and autonomously causes the circuit to reconfigure itself and produce a different output for the same input relative to the circuit's initial state.
  • the circuit's state remains constant until the memristor's resistance is changed, at which point the circuit's function is “reprogrammed”.
  • FIG. 1 depicts a schematic of a reconfigurable electronic circuit based on a memristor.
  • FIG. 2 a depicts the simulation results and reconfigurability properties of the reconfigurable circuit of FIG. 1 , specifically the input voltage at node D.
  • FIG. 2 b depicts the simulation results and reconfigurability properties of the reconfigurable circuit of FIG. 1 , specifically, the output pattern of the reconfigurable circuit at node O.
  • FIG. 3 a depicts the transition points of the reconfigurable circuit of FIG. 1 , specifically, the output voltage transition from high to low.
  • FIG. 3 b depicts the transition points of the reconfigurable circuit of FIG. 1 , specifically, the change in memristor resistance over time corresponding to an output voltage transition from high to low.
  • FIG. 3 c depict the voltage oscillations at node n 1 and the Vp reconfiguring pulse enveloping the oscillating n 1 node voltage corresponding to an output voltage transition from high to low.
  • FIG. 3 d depicts the transitions points of the reconfigurable circuit of FIG. 1 , specifically, the output voltage transition from low to high.
  • FIG. 3 e depicts the transitions points of the reconfigurable circuit of FIG. 1 , specifically, the change in memristor resistance over time corresponding to an output voltage transition from low to high.
  • FIG. 3 f depicts the voltage oscillations at node n 1 and the Vp reconfiguring pulse enveloping the oscillating n 1 node voltage corresponding to an output voltage transition from low to high.
  • the present invention provides an apparatus and method for reprogrammable electronic circuit.
  • the present invention employs a memristor-based approach within an innovative CMOS circuit biasing architecture to achieve autonomous electronic reconfigurability or reprogramming ability from a determined desired output and input signals.
  • Simulation results performed on a hybrid CMOS and memristor device circuit demonstrate that a hardware realization of such electronic reconfigurable or reprogrammable system employing chalcogenide-based memristors and existing CMOS technologies is possible.
  • the present invention represents the primitive building block for high density, small form-factor, and ultra-low power computing architectures.
  • the present invention leverages recent technological advances and discoveries namely the nonvolatile memory resistor device or “memristor” for short [1] and recent inventions in memristor modeling methodology [2], [6].
  • FIG. 1 depicts the reconfigurable electronic circuit schematic of the present invention.
  • Q 1 110 and Q 4 190 represent thresholding gates (nFET transistors) whose output is directly proportional to the voltage applied to the gate node respectively.
  • the threshold voltage of Q 1 110 and Q 4 190 are 100 mV.
  • the resistors R 1 160 and R 2 130 are biasing resistors to obtain the appropriate voltage biasing conditions to control the signal strength at the gate node, n 1 180 , of transistor Q 4 190 .
  • the voltage at node n 1 180 is given by
  • V ⁇ ( n ⁇ ⁇ 1 ) Vc ⁇ ( R ⁇ ⁇ 1 + M ⁇ ⁇ 1 R ⁇ ⁇ 1 + R ⁇ ⁇ 2 + M ⁇ ⁇ 1 ) ( 1 )
  • Vc 300 is the voltage at the drain node of nfet transistor Q 1 110 , R 1 160 and R 2 130 are regular resistors
  • M 1 is the resistance state of the memristor device 170 . This is a first order calculation ignoring any parasitic additional resistance, capacitance, and inductance effects. Thus, if the resistance state of M 1 170 is high V(n 1 ), the voltage at node n 1 180 , will be high and if M 1 170 is low, V(n 1 ) will be low.
  • the input signal A 100 represents the input signal to transistor Q 1 110 which if greater than the threshold voltage (100 mV) will cause Q 1 110 to output Vc 300 , connected its drain node. Otherwise, if the input signal A 100 is lower than 100 mV, then the output of Q 1 110 will be low or 0V.
  • the transistor Q 2 270 is a safe gate (pFet transistor with threshold voltage of 0V) which prevents any perturbation to the memristor device M 1 170 whenever the 150 node is greater than 0V.
  • the voltage source Vp 240 corresponds to the reconfiguring pulse signal voltage used to reprogram M 1 170 (the memristor) based on the electrical device characteristics described elsewhere [2].
  • the D node 290 is the desired output that we want the circuit to be and it is used to initiate the circuit reconfiguration process.
  • the XOR 1 logic gate 200 compares the circuit's output O 260 to the desired output D 290 and whenever D 290 and O 260 are different the output of XOR 1 will be 1 otherwise it will be 0 given its standard Boolean logic functionality.
  • the output of XOR 1 200 is defined at the node 230 .
  • the node E 280 is the programming enable mechanism that whenever greater than Q 5 's 210 threshold voltage (100 mV), it will connect the output of XOR 1 200 , T node 230 , to the gate of Q 6 220 .
  • the reconfiguring pulse Vp 240 will be allowed into the circuit to reconfigure or reprogram the M 1 170 the memristor device as determined by its electronic characteristics [2].
  • the transistor Q 3 140 is a safe gate (100 mV threshold voltage) that prevents the reconfiguring pulse Vp 240 to perturb the memristor M 1 170 whenever the input signal A 100 is zero.
  • FIG. 2 displays the simulation results and reconfigurability properties of our reconfigurable circuit.
  • FIG. 2 a the top pattern, corresponds to the input voltage at node D ( 290 , FIG. 1 )
  • FIG. 2 b corresponds to the output pattern of the reconfigurable circuit at node O ( 260 , FIG. 1 ).
  • nodes A 100 , FIG. 1
  • E 280 , FIG. 1
  • the figure also shows that during the transition points from high to low and low to high outputs, the circuit oscillates until autonomous reconfigurability of the memristor M 1 ( 170 , FIG. 1 ) is achieved to obtain the appropriate voltage at node n 1 ( 180 , FIG. 1 ) to cause the output of Q 4 ( 190 , FIG. 1 ) to be either high (Vc) or low (0V).
  • FIG. 3 describes in detail the electronic reconfigurable circuit transition points from high to low output FIGS. 3 a , 3 b , and 3 c and low to high output FIGS. 3 d , 3 e , and 3 f transitions.
  • FIGS. 3 a and 3 d show the voltage transition oscillations
  • FIGS. 3 b and 3 e show the change in the memristor M 1 ( 170 , FIG. 1 ) resistance change overtime
  • FIGS. 3 c and 3 f show the voltage oscillations at node n 1 ( 180 , FIG. 1 ) and the Vp ( 240 , FIG. 1 ) reconfiguring pulse enveloping the oscillating n 1 ( 180 , FIG. 1 ) node voltage.
  • FIGS. 3 b and 3 e show how the memristor device, M 1 ( 170 , FIG. 1 ), resistance state changes during reconfiguration (along with the memristor effective reconfiguring or “biasing” voltage Vp in FIGS. 3 c and 3 f until the appropriate value is autonomously obtained by the reconfigurable circuit.

Landscapes

  • Logic Circuits (AREA)

Abstract

An apparatus and method provides the foundation for designing reconfigurable electronic computing systems. The invention relies on an ability to change the resistance state of a memristor device to achieve an optimal voltage at specific circuit nodes, whereby this dynamically and autonomously causes the circuit to reconfigure itself and produce a different output for the same input relative to the circuit's initial state. The circuit's state remains constant until the memristor's resistance is changed, at which point the circuit's function is “reprogrammed”.

Description

STATEMENT OF GOVERNMENT INTEREST
The invention described herein may be manufactured and used by or for the Government for governmental purposes without the payment of any royalty thereon.
BACKGROUND OF THE INVENTION
This invention relates generally to the field of electronic circuit design. More specifically, this invention relates to electronic circuits which have a reprogrammable function.
Current, conventional digital computing architectures rely solely on the field effect transistor (FET) which is a four terminal device (drain, gate, source, and body). However, during operation for storing or retrieving information the FET device needs to be powered continuously. In addition, high charge leakage issues in the device require continuous refreshing of the processed information during standby and operation. This continuous need for power creates limitations on the system's power consumption and form factor scale.
One potential solution for computing architectures that eliminates the need for constant refreshing may lie within the realm of non-volatile, passive devices. One such device is the memristor, a non-volatile passive electronic device which only consumes power during operation and reconfiguration. To the extent only that memristors are not available is the reason why passive reconfigurable electronics are not available today. The fact that the memristor is a nonvolatile memory device could eventually mean that any standby power utilization of computing systems will be minimized or altogether eliminated.
The memristor device postulated in 1971 by Leon Chua [1] as the fourth basic circuit element has received much attention in the research community since the publication of Strukov's 2008 paper titled “The missing memristor found” [5]. The memristor name is a contraction for memory resistor [1] because that is exactly its function: to remember its history [3]. The memristor is a two terminal passive device whose resistance state depends on its previous state and present electrical biasing conditions, and combined with transistors in a hybrid chip, memristors could radically improve the performance of digital circuits without the necessity to shrink transistors [3]. Given their two terminal structural simplicity and electronic passivity, the applications for memristor technology range from non-volatile memory, instant on computers, reconfigurable electronics and neuromorphic computing [4],[3]. According to Chua [4], the memristor behaves like a linear resistor with memory.
What is lacking in the prior art, however, is the method and/or means by which passive memory devices such as memristors can be adapted to computing circuits so as to render the latter reconfigurable and eliminate the need for standby power consumption to maintain the reconfigured state.
OBJECTS AND SUMMARY OF THE INVENTION
It is an object of the present invention to provide a method and apparatus that permits extremely low power consumption computing architectures by eliminating the need for refreshing the state of a computer processor or memory.
It is another object of the present invention, then, to provide a method and apparatus that provides for electronic circuitry having both a reconfigurable and non-volatile state.
Briefly stated, the present invention provides an apparatus and method as a fundamental building block for the designing of reconfigurable electronic computing systems. The invention relies on an ability to change the resistance state of a memristor device to achieve an optimal voltage at specific circuit nodes, whereby this dynamically and autonomously causes the circuit to reconfigure itself and produce a different output for the same input relative to the circuit's initial state. The circuit's state remains constant until the memristor's resistance is changed, at which point the circuit's function is “reprogrammed”.
The above, and other objects, features and advantages of the present invention will become apparent from the following description read in conjunction with the accompanying drawings, in which like reference numerals designate the same elements.
REFERENCES
  • [1] (Chua 1971) L. Chua, “Memristor—The Missing Circuit Element,” IEEE Transactions on Circuits Theory (IEEE) 18 (5) (1971) 507-519.
  • [2] R. Pino and J. W. Bohl, “Simple Compact Method for Modeling and Simulation of Chalcogenide Based Memristor Devices,” Invention Disclosure, December 2009.
  • [3] (Williams 2008) R. Stanley Williams, “How We Found the Missing Memristor,” IEEE Spectrum, vol 45 (12) (2008) p 28-35.
  • [4] (Chua 1976) L. Chua and S. M. Kang, “Memristive Device and Systems,” Proceedings of IEEE Vol 64 (2) (1976) p 209-223.
  • [5] (Strukov 2009) Dmitri B. Strukov, Gregory S. Snider, Duncan R. Stewart and R. Stanley Williams, “The missing memristor found,” Nature vol 453 (2008) p 80-83.
  • [6] U.S. patent application Ser. No. 12/657,262, entitled “Method and Apparatus for Modeling Memristor Devices”, by Robinson Pino, et al, filed Jan. 6, 2010.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 depicts a schematic of a reconfigurable electronic circuit based on a memristor.
FIG. 2 a depicts the simulation results and reconfigurability properties of the reconfigurable circuit of FIG. 1, specifically the input voltage at node D.
FIG. 2 b depicts the simulation results and reconfigurability properties of the reconfigurable circuit of FIG. 1, specifically, the output pattern of the reconfigurable circuit at node O.
FIG. 3 a depicts the transition points of the reconfigurable circuit of FIG. 1, specifically, the output voltage transition from high to low.
FIG. 3 b depicts the transition points of the reconfigurable circuit of FIG. 1, specifically, the change in memristor resistance over time corresponding to an output voltage transition from high to low.
FIG. 3 c depict the voltage oscillations at node n1 and the Vp reconfiguring pulse enveloping the oscillating n1 node voltage corresponding to an output voltage transition from high to low.
FIG. 3 d depicts the transitions points of the reconfigurable circuit of FIG. 1, specifically, the output voltage transition from low to high.
FIG. 3 e depicts the transitions points of the reconfigurable circuit of FIG. 1, specifically, the change in memristor resistance over time corresponding to an output voltage transition from low to high.
FIG. 3 f depicts the voltage oscillations at node n1 and the Vp reconfiguring pulse enveloping the oscillating n1 node voltage corresponding to an output voltage transition from low to high.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
The present invention provides an apparatus and method for reprogrammable electronic circuit. The present invention employs a memristor-based approach within an innovative CMOS circuit biasing architecture to achieve autonomous electronic reconfigurability or reprogramming ability from a determined desired output and input signals. Simulation results performed on a hybrid CMOS and memristor device circuit demonstrate that a hardware realization of such electronic reconfigurable or reprogrammable system employing chalcogenide-based memristors and existing CMOS technologies is possible. The present invention represents the primitive building block for high density, small form-factor, and ultra-low power computing architectures.
The present invention leverages recent technological advances and discoveries namely the nonvolatile memory resistor device or “memristor” for short [1] and recent inventions in memristor modeling methodology [2], [6].
An important challenge in working with memristor devices is the modeling of the time-domain hysteresis electronic behavior. Thus, no large scale or accurate circuit simulations can be performed since behavioral models do not exist. However, a recently developed invention provides a compact model and method for modeling and simulating memristor devices [2], [6]. The compact model developed models the electronic time and voltage domain characteristic behavior of chalcogenide-based memristor devices. This model, the first of its kind, enables the accurate modeling and simulation of memristor-based reprogrammable electronic circuits. Accordingly, the disclosure of the present invention incorporates by reference the disclosure of U.S. patent application Ser. No. 12/657,262, entitled “Method and Apparatus for Modeling Memristor Devices”, by Robinson Pino, et al, filed Jan. 6, 2010.
Referring to FIG. 1 depicts the reconfigurable electronic circuit schematic of the present invention. From the circuit schematic, Q1 110 and Q4 190 represent thresholding gates (nFET transistors) whose output is directly proportional to the voltage applied to the gate node respectively. During our simulation, we assume the threshold voltage of Q1 110 and Q4 190 are 100 mV. The resistors R1 160 and R2 130 are biasing resistors to obtain the appropriate voltage biasing conditions to control the signal strength at the gate node, n1 180, of transistor Q4 190. Thus, the voltage at node n1 180 is given by
V ( n 1 ) = Vc ( R 1 + M 1 R 1 + R 2 + M 1 ) ( 1 )
where Vc 300 is the voltage at the drain node of nfet transistor Q1 110, R1 160 and R2 130 are regular resistors, and M1 is the resistance state of the memristor device 170. This is a first order calculation ignoring any parasitic additional resistance, capacitance, and inductance effects. Thus, if the resistance state of M1 170 is high V(n1), the voltage at node n1 180, will be high and if M1 170 is low, V(n1) will be low. The input signal A 100 represents the input signal to transistor Q1 110 which if greater than the threshold voltage (100 mV) will cause Q1 110 to output Vc 300, connected its drain node. Otherwise, if the input signal A 100 is lower than 100 mV, then the output of Q1 110 will be low or 0V. The transistor Q2 270 is a safe gate (pFet transistor with threshold voltage of 0V) which prevents any perturbation to the memristor device M1 170 whenever the
Figure US07902857-20110308-P00001
150 node is greater than 0V. The voltage source Vp 240 corresponds to the reconfiguring pulse signal voltage used to reprogram M1 170 (the memristor) based on the electrical device characteristics described elsewhere [2]. The D node 290 is the desired output that we want the circuit to be and it is used to initiate the circuit reconfiguration process. The XOR1 logic gate 200 compares the circuit's output O 260 to the desired output D 290 and whenever D 290 and O 260 are different the output of XOR1 will be 1 otherwise it will be 0 given its standard Boolean logic functionality. The output of XOR1 200 is defined at the
Figure US07902857-20110308-P00002
node 230. The node E 280 is the programming enable mechanism that whenever greater than Q5's 210 threshold voltage (100 mV), it will connect the output of XOR1 200, T node 230, to the gate of Q6 220. Anytime nodes
Figure US07902857-20110308-P00003
230 and E 280 are greater then 100 mV, the reconfiguring pulse Vp 240 will be allowed into the circuit to reconfigure or reprogram the M1 170 the memristor device as determined by its electronic characteristics [2]. The transistor Q3 140 is a safe gate (100 mV threshold voltage) that prevents the reconfiguring pulse Vp 240 to perturb the memristor M1 170 whenever the input signal A 100 is zero.
Simulation Results
Referring to FIG. 2 displays the simulation results and reconfigurability properties of our reconfigurable circuit. To simulate the operation of the circuit, we employed the compact model for chalcogenide-based memristor described elsewhere [2]. FIG. 2 a, the top pattern, corresponds to the input voltage at node D (290, FIG. 1), and FIG. 2 b corresponds to the output pattern of the reconfigurable circuit at node O (260, FIG. 1). During this particular simulation results nodes A (100, FIG. 1) and E (280, FIG. 1) were set to high (1V). From the results we, can observe how the circuit's output node O (260, FIG. 1) follows the desired training input D (290, FIG. 1). The figure also shows that during the transition points from high to low and low to high outputs, the circuit oscillates until autonomous reconfigurability of the memristor M1(170, FIG. 1) is achieved to obtain the appropriate voltage at node n1 (180, FIG. 1) to cause the output of Q4 (190, FIG. 1) to be either high (Vc) or low (0V).
Referring to FIG. 3 describes in detail the electronic reconfigurable circuit transition points from high to low output FIGS. 3 a, 3 b, and 3 c and low to high output FIGS. 3 d, 3 e, and 3 f transitions. FIGS. 3 a and 3 d show the voltage transition oscillations, FIGS. 3 b and 3 e show the change in the memristor M1(170, FIG. 1) resistance change overtime, and FIGS. 3 c and 3 f show the voltage oscillations at node n1 (180, FIG. 1) and the Vp (240, FIG. 1) reconfiguring pulse enveloping the oscillating n1 (180, FIG. 1) node voltage. In addition, the results, FIGS. 3 b and 3 e, show how the memristor device, M1(170, FIG. 1), resistance state changes during reconfiguration (along with the memristor effective reconfiguring or “biasing” voltage Vp in FIGS. 3 c and 3 f until the appropriate value is autonomously obtained by the reconfigurable circuit. Once the circuit output, O (260, FIG. 1), matches the desired input value, D (290, FIG. 1), the output of the XOR1 logic gate (200, FIG. 1) will be zero and the path of the training pulse, Vp (240, FIG. 1), will be blocked (meaning transistor Q6 (220, FIG. 1) will be in the off state), stopping the reconfiguration process.
Having described preferred embodiments of the invention with reference to the accompanying drawings, it is to be understood that the invention is not limited to those precise embodiments, and that various changes and modifications may be effected therein by one skilled in the art without departing from the scope or spirit of the invention as defined in the appended claims.

Claims (17)

1. A reconfigurable electronic circuit, comprising:
an input;
an output;
a voltage divider network comprising at least one fixed resistance and at least one programmable resistance;
an input gate for preventing the actuation of said reconfigurable electronic circuit for input signals below a specified voltage;
a means for generating a reconfiguring pulse to reprogram said programmable resistances;
a first safe gate for preventing perturbation to said programmable resistances unless said first safe gate means is triggered;
a logic circuit having a first logic input, a second logic input; and a logic output,
wherein said first logic input of said logic circuit is electrically connected to said output of said reconfigurable electronic circuit, and
wherein said second logic input of said logic circuit is used to initiate the reconfiguration of said reconfigurable electronic circuit;
a programming enable gate coupled to said logic output;
a second safe gate for permitting the programming of said programmable resistances when said input of said reconfigurable electronic circuit is at a specified level, and preventing the programming of said programmable resistances otherwise;
means for preventing a DC offset to said means for generating a reconfiguring pulse; and
an output gate, in cooperation with said voltage divider network, for switching said output of said reconfigurable electronic circuit to either of two predetermined voltage states.
2. The reconfigurable electronic circuit of claim 1, wherein said at least one programmable resistance comprises a memristor.
3. The reconfigurable electronic circuit of claim 1, wherein said first safe gate further comprises an inverting input.
4. The reconfigurable electronic circuit of claim 1, wherein all said gates comprise field effect transistors (FETs).
5. The reconfigurable electronic circuit of claim 3, wherein said first safe gate comprises a p-channel field effect transistor (pFET).
6. The reconfigurable electronic circuit of claim 1, wherein said logic circuit comprises an exclusive OR (XOR) logic gate.
7. A reconfigurable electronic circuit comprising:
an input terminal;
a first gate;
a first resistance having a first terminal and a second terminal;
a second gate;
a third gate;
a second resistance having a first terminal and a second terminal;
a programmable resistance having a first terminal and a second terminal;
a fourth gate;
an output terminal;
a logic gate having a first logic input, a second logic input, and a logic output;
a desired output terminal;
a programming enable terminal;
a fifth gate;
a sixth gate; and
a means for generating a reconfiguring pulse;
wherein said gates are field effect transistors (FET) each having a gate terminal, source terminal, and drain terminal;
wherein said second gate is a p-channel field effect transistor (pFET); and
wherein said input terminal is connected to said gate terminal of said first gate; said drain terminal of said first gate is connected to a control voltage; said source terminal of said first gate is connected to said gate terminal of said third gate and said first terminal of said first resistance; said second terminal of said first resistance is connected to said drain terminal of said second gate; said source terminal of said second gate is connected to said first terminal of said second resistance and said gate terminal of said fourth gate; said second terminal of said second resistance is connected to said first terminal of said programmable resistance and said drain terminal of said third gate; said second terminal of said programmable resistance is connected to a fixed potential; said drain terminal of said fourth gate is connected to a control voltage; said source terminal of said fourth gate is connected to said output terminal and said first logic input of said logic gate; said desired output terminal is connected to said second logic input of said logic gate; said output of said logic gate is connected to said drain terminal of said fifth gate; said programming enable terminal is connected to said gate terminal of said fifth gate; said source terminal of said fifth gate is connected to said gate terminal of said second gate and said gate terminal of said sixth gate; said drain terminal of said sixth gate is connected to said means for generating a reconfiguring pulse; and said source terminal of said sixth gate is connected to said source terminal of said third gate.
8. The reconfigurable electronic circuit of claim 7, wherein said programmable resistance is a memristor.
9. The reconfigurable electronic circuit of claim 7, wherein said logic gate is an exclusive OR (XOR) logic gate.
10. A method for reconfiguring a circuit, comprising the steps of:
applying a control voltage across a voltage divider network wherein at least one resistance element of said voltage divider network comprises a programmable resistance;
when a voltage from a node in said voltage divider network reaches a predetermined level, then logically comparing a control voltage to a desired circuit output;
when said control voltage is logically different from said desired circuit output, apply a reprogramming voltage across said programmable resistance so as to reconfigure said reconfigurable electronic circuit.
11. The method for reconfiguring a circuit of claim 10, further comprising the step of gating the result of said logical comparison so as to prevent said reprogramming voltage from being applied across said reprogrammable resistance unless enabled.
12. The method for reconfiguring a circuit of claim 10, further comprising the step of gating said control voltage with an input signal so as to prevent said control voltage from being applied across said voltage divider network unless said input voltage exceeds a predetermined voltage.
13. The method for reconfiguring a circuit of claim 12, further comprising the step of gating the control voltage across said programmable resistance so as to prevent perturbation to said programmable resistance even when said control voltage is applied across said voltage divider network.
14. The method for reconfiguring a circuit of claim 10, further comprising the step of gating said reprogramming voltage so as to prevent the possibility of said reprogramming voltage being applied to said programmable resistance when said input signal is below a predetermined level.
15. The method for reconfiguring a circuit of claim 11, further comprising the step of gating the output of said logical comparison so as to prevent said reprogramming voltage from being applied across said reconfigurable resistance even when enabled.
16. The method of claim 10, wherein said programmable resistance is a memristor.
17. The method of claim 10, wherein said logical comparison is an exclusive OR (XOR) comparison.
US12/798,631 2010-04-08 2010-04-08 Reconfigurable electronic circuit Expired - Fee Related US7902857B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/798,631 US7902857B1 (en) 2010-04-08 2010-04-08 Reconfigurable electronic circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/798,631 US7902857B1 (en) 2010-04-08 2010-04-08 Reconfigurable electronic circuit

Publications (1)

Publication Number Publication Date
US7902857B1 true US7902857B1 (en) 2011-03-08

Family

ID=43639297

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/798,631 Expired - Fee Related US7902857B1 (en) 2010-04-08 2010-04-08 Reconfigurable electronic circuit

Country Status (1)

Country Link
US (1) US7902857B1 (en)

Cited By (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120217994A1 (en) * 2011-02-25 2012-08-30 Pino Robinson E Self-reconfigurable memristor-based analog resonant computer
WO2013057585A2 (en) * 2011-10-20 2013-04-25 King Abdullah University Of Science And Technology A reactance-less oscillator
CN103595392A (en) * 2013-07-02 2014-02-19 华南理工大学 Realization circuit and realization method for charge control type memristor
US20140268994A1 (en) * 2013-03-14 2014-09-18 United States Of America As Represented By The Secretary Of The Air Force Write-Time Based Memristive Physical Unclonable Function
CN104124961A (en) * 2012-07-09 2014-10-29 华中科技大学 Logic inverter circuit based on memory resistors
US9048839B2 (en) 2012-09-28 2015-06-02 Samsung Electronics Co., Ltd. 2-terminal switching device
CN104851456A (en) * 2015-04-24 2015-08-19 华中科技大学 Universal programming module based on memristor and operation method thereof
CN104916312A (en) * 2015-06-03 2015-09-16 华中科技大学 Memristor programming circuit based on operational amplifier and operating method for memristor programming circuit
US9406016B2 (en) 2012-10-23 2016-08-02 Icf International Method and apparatus for monitoring network traffic
CN105897254A (en) * 2016-05-17 2016-08-24 福州大学 Exclusive-OR gate logical circuit based on memristors and MOS (Metal Oxide Semiconductor) transistors and implementation method thereof
US9515635B1 (en) 2015-07-23 2016-12-06 Freescale Semiconductor, Inc. Programmable resistive elements as variable tuning elements
CN106301284A (en) * 2016-07-21 2017-01-04 华中科技大学 A kind of adjustable filter circuit of bandwidth based on memristor and operational approach thereof
CN106941350A (en) * 2017-03-15 2017-07-11 东南大学 It is a kind of based on the NOR gate circuit and designing and manufacturing method of recalling group device
US20170345497A1 (en) * 2016-05-24 2017-11-30 Technion Research & Development Foundation Limited Logic design with unipolar memristors
WO2018107090A1 (en) * 2016-12-09 2018-06-14 Alcatel-Lucent Usa, Inc. Control system for a reconfigurable integrated circuit
US10171083B2 (en) * 2016-12-05 2019-01-01 Board Of Regents, The University Of Texas System Memristor logic design using driver circuitry
US10305484B2 (en) 2017-09-08 2019-05-28 Board Of Regents, The University Of Texas System Memristor-based dividers using memristors-as-drivers (MAD) gates
US10318242B2 (en) 2017-09-08 2019-06-11 Board Of Regents, The University Of Texas System Memristor-based multipliers using memristors-as-drivers (MAD) gates
US10847577B2 (en) 2016-12-21 2020-11-24 Korea Advanced Institute Of Science And Technology Memory and logic device-integrated soft electronic system
US11580285B2 (en) 2016-12-09 2023-02-14 Nokia Of America Corporation Reconfigurable integrated circuit and operating principle
US11856877B2 (en) 2019-12-23 2023-12-26 The University Of Canterbury Electrical contacts for nanoparticle networks

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090097304A1 (en) * 2007-10-11 2009-04-16 Samsung Electronics Co., Ltd. Nonvolatile memory using resistance material

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090097304A1 (en) * 2007-10-11 2009-04-16 Samsung Electronics Co., Ltd. Nonvolatile memory using resistance material

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Yenpo Ho et al. "Nonvolatile Memristor Memory: Device Characteristics and Design Implications", Nov. 2-5, 2009, IEEE/ACM International Conference on Computer-Aided Design Digest of Technical Papers, pp. 485-490. *

Cited By (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120217994A1 (en) * 2011-02-25 2012-08-30 Pino Robinson E Self-reconfigurable memristor-based analog resonant computer
US8274312B2 (en) * 2011-02-25 2012-09-25 The United States Of America As Represented By The Secretary Of The Air Force Self-reconfigurable memristor-based analog resonant computer
WO2013057585A3 (en) * 2011-10-20 2013-06-13 King Abdullah University Of Science And Technology A reactance-less oscillator
WO2013057585A2 (en) * 2011-10-20 2013-04-25 King Abdullah University Of Science And Technology A reactance-less oscillator
US9379664B2 (en) 2011-10-20 2016-06-28 King Abdullah University Of Science And Technology Reactance-less oscillator
CN104124961B (en) * 2012-07-09 2017-01-11 华中科技大学 Logic inverter circuit based on memory resistors
CN104124961A (en) * 2012-07-09 2014-10-29 华中科技大学 Logic inverter circuit based on memory resistors
US9048839B2 (en) 2012-09-28 2015-06-02 Samsung Electronics Co., Ltd. 2-terminal switching device
US9406016B2 (en) 2012-10-23 2016-08-02 Icf International Method and apparatus for monitoring network traffic
US20140268994A1 (en) * 2013-03-14 2014-09-18 United States Of America As Represented By The Secretary Of The Air Force Write-Time Based Memristive Physical Unclonable Function
CN103595392A (en) * 2013-07-02 2014-02-19 华南理工大学 Realization circuit and realization method for charge control type memristor
CN103595392B (en) * 2013-07-02 2017-08-25 华南理工大学 A kind of charge control type memristor realizes circuit and its implementation
CN104851456A (en) * 2015-04-24 2015-08-19 华中科技大学 Universal programming module based on memristor and operation method thereof
CN104851456B (en) * 2015-04-24 2017-09-29 华中科技大学 A kind of universal programming module and its operating method based on memristor
CN104916312A (en) * 2015-06-03 2015-09-16 华中科技大学 Memristor programming circuit based on operational amplifier and operating method for memristor programming circuit
CN104916312B (en) * 2015-06-03 2018-01-26 华中科技大学 A kind of memristor programmed circuit and its operating method based on operational amplifier
US9515635B1 (en) 2015-07-23 2016-12-06 Freescale Semiconductor, Inc. Programmable resistive elements as variable tuning elements
CN105897254B (en) * 2016-05-17 2018-10-30 福州大学 A kind of exclusive or gate logic and its implementation method based on memristor and metal-oxide-semiconductor
CN105897254A (en) * 2016-05-17 2016-08-24 福州大学 Exclusive-OR gate logical circuit based on memristors and MOS (Metal Oxide Semiconductor) transistors and implementation method thereof
US20170345497A1 (en) * 2016-05-24 2017-11-30 Technion Research & Development Foundation Limited Logic design with unipolar memristors
US10855288B2 (en) * 2016-05-24 2020-12-01 Technion Research & Development Foundation Limited Logic design with unipolar memristors
US20190326913A1 (en) * 2016-05-24 2019-10-24 Technion Research & Development Foundation Limited Logic design with unipolar memristors
US10516398B2 (en) * 2016-05-24 2019-12-24 Technion Research & Development Foundation Limited Logic design with unipolar memristors
CN106301284B (en) * 2016-07-21 2018-07-13 华中科技大学 A kind of adjustable filter circuit of bandwidth based on memristor and its operating method
CN106301284A (en) * 2016-07-21 2017-01-04 华中科技大学 A kind of adjustable filter circuit of bandwidth based on memristor and operational approach thereof
US10171083B2 (en) * 2016-12-05 2019-01-01 Board Of Regents, The University Of Texas System Memristor logic design using driver circuitry
WO2018107090A1 (en) * 2016-12-09 2018-06-14 Alcatel-Lucent Usa, Inc. Control system for a reconfigurable integrated circuit
US11580285B2 (en) 2016-12-09 2023-02-14 Nokia Of America Corporation Reconfigurable integrated circuit and operating principle
US10686445B2 (en) 2016-12-09 2020-06-16 Nokia Of America Corporation Control system for a reconfigurable integrated circuit
US10847577B2 (en) 2016-12-21 2020-11-24 Korea Advanced Institute Of Science And Technology Memory and logic device-integrated soft electronic system
CN106941350B (en) * 2017-03-15 2020-04-14 东南大学 Memristor-based exclusive-OR gate circuit and design and manufacturing method
CN106941350A (en) * 2017-03-15 2017-07-11 东南大学 It is a kind of based on the NOR gate circuit and designing and manufacturing method of recalling group device
US10305484B2 (en) 2017-09-08 2019-05-28 Board Of Regents, The University Of Texas System Memristor-based dividers using memristors-as-drivers (MAD) gates
US10608639B2 (en) 2017-09-08 2020-03-31 Board Of Regents, The University Of Texas System Memristor-based dividers using memristors-as-drivers (MAD) gates
US10558431B2 (en) 2017-09-08 2020-02-11 Board Of Regents, The University Of Texas System Memristor-based multipliers using memristors-as-drivers (MAD) gates
US10447271B2 (en) 2017-09-08 2019-10-15 Board Of Regents, The University Of Texas System Memristor-based dividers using memristors-as-drivers (MAD) gates
US10318242B2 (en) 2017-09-08 2019-06-11 Board Of Regents, The University Of Texas System Memristor-based multipliers using memristors-as-drivers (MAD) gates
US11856877B2 (en) 2019-12-23 2023-12-26 The University Of Canterbury Electrical contacts for nanoparticle networks

Similar Documents

Publication Publication Date Title
US7902857B1 (en) Reconfigurable electronic circuit
Babacan et al. Floating memristor emulator with subthreshold region
US8274312B2 (en) Self-reconfigurable memristor-based analog resonant computer
Kvatinsky et al. Memristor-based IMPLY logic design procedure
US7796417B1 (en) Memory circuits having programmable non-volatile resistors
Liu et al. A carry lookahead adder based on hybrid CMOS-memristor logic circuit
Diorio et al. A floating-gate MOS learning array with locally computed weight updates
Singh Hybrid memristor-cmos (memos) based logic gates and adder circuits
Petrović Tunable flux‐controlled floating memristor emulator circuits
Kyriakides et al. A compact, low‐frequency, memristor‐based oscillator
Zheng et al. Memristor-based nonvolatile synchronous flip-flop circuits
Pal et al. Variation resilient low-power memristor-based synchronous flip-flops: design and analysis
Maan et al. Voltage controlled memristor threshold logic gates
US11699721B2 (en) Integrate-and-fire neuron circuit using single-gated feedback field-effect transistor
Mbarek et al. On the design and analysis of a compact array with 1T1R RRAM memory element
Zhou et al. A 300 MHz MOS-only memristor emulator
Lehtonen Memristive computing
Fang et al. A compact SPICE model of unipolar memristive devices
US20160056821A1 (en) State-retaining logic cell
Huang et al. Memristor system properties and its design applications to circuits such as nonvolatile memristor memories
Zheng et al. Polynomial Metamodel integrated Verilog-AMS for memristor-based mixed-signal system design
Lee et al. Nonvolatile Frequency-Programmable Oscillator With NbO 2 and Li-Based Electro-Chemical Random Access Memory for Coupled Oscillators-Based Temporal Pattern Recognition System
CN112332813B (en) CMOS hybrid type edge memristor D trigger circuit with asynchronous setting and resetting
Rziga et al. An optimization of a non-volatile latch using memristors for sequential circuit applications
Weiss Hardware for memristive neuromorphic systems with reliable programming and online learning

Legal Events

Date Code Title Description
AS Assignment

Owner name: UNITED STATES AIR FORCE, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PINO, ROBINSON E;REEL/FRAME:025697/0217

Effective date: 20100406

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FEPP Fee payment procedure

Free format text: 7.5 YR SURCHARGE - LATE PMT W/IN 6 MO, LARGE ENTITY (ORIGINAL EVENT CODE: M1555); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20230308