US7605480B2 - Flip chip interconnection pad layout - Google Patents

Flip chip interconnection pad layout Download PDF

Info

Publication number
US7605480B2
US7605480B2 US11/372,989 US37298906A US7605480B2 US 7605480 B2 US7605480 B2 US 7605480B2 US 37298906 A US37298906 A US 37298906A US 7605480 B2 US7605480 B2 US 7605480B2
Authority
US
United States
Prior art keywords
pads
die
package
power
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US11/372,989
Other versions
US20060163715A1 (en
Inventor
Rajendra D. Pendse
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Stats Chippac Pte Ltd
ChipPac Inc
Original Assignee
ChipPac Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by ChipPac Inc filed Critical ChipPac Inc
Priority to US11/372,989 priority Critical patent/US7605480B2/en
Publication of US20060163715A1 publication Critical patent/US20060163715A1/en
Priority to US12/432,137 priority patent/US8129837B2/en
Application granted granted Critical
Publication of US7605480B2 publication Critical patent/US7605480B2/en
Priority to US12/959,709 priority patent/US8853001B2/en
Priority to US14/503,086 priority patent/US9780057B2/en
Assigned to CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT reassignment CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: STATS CHIPPAC LTD., STATS CHIPPAC, INC.
Assigned to STATS CHIPPAC PTE. LTE. reassignment STATS CHIPPAC PTE. LTE. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: STATS CHIPPAC LTD.
Assigned to STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CHIPPAC LTD., STATS CHIPPAC, INC. reassignment STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CHIPPAC LTD. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/50Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05568Disposition the whole external layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3025Electromagnetic shielding

Definitions

  • This invention relates to semiconductor packaging and, particularly, to interconnect pad layout for flip chip interconnect.
  • Flip chip packages include a semiconductor die mounted onto a package substrate with the active side of the die facing the substrate. Interconnection of the circuitry in the die with circuitry in the substrate is made by way of bumps which are attached to an array of interconnect pads on the die, and bonded to a corresponding (complementary) array of interconnect pads on the substrate.
  • the pads on the die for the signal, power and ground functions of the die are conventionally distributed throughout the array, and the corresponding pads on the substrate are connected to appropriate circuitry to the external second level interconnects.
  • the second level interconnects have a greater pitch than the flip chip interconnects, and so the routing on the substrate conventionally “fans out”.
  • the fan out routing between the pads on the die and the external pins of the package is formed on multiple metal layers within the package substrate.
  • the escape routing pattern typically introduces additional electrical parasitics, because the routing includes short runs of unshielded wiring and vias between wiring layers in the signal transmission path. Electrical parasitics can significantly limit package performance.
  • the invention is directed to flip chip interconnect pad layouts having all or substantially all the signal pads situated in the marginal part of the die, and corresponding package substrates.
  • the die signal pads are arranged on the die surface near the perimeter of the die, and the die power and ground pads are arranged on the die surface inboard from the signal pads.
  • the signal pads on the corresponding package substrate are arranged in a manner complementary to the die pad layout, and the signal lines are routed from the signal pads beneath the die edge away from the die footprint, and the power and ground lines are routed to vias beneath the die footprint.
  • the pad layouts provide for higher signal trace escape routing density at the chip margin.
  • the package substrates have fewer metal layers, so that packages constructed using the pad layout of the invention can be made at significantly lower cost. Because there are fewer metal layers, and because the number of vias is reduced (and vias can be eliminated entirely from the signal transmission path), electrical parasitics are reduced, and the package can have improved performance.
  • the invention features a die pad layout for flip chip interconnect having signal pads located primarily near the perimeter of the die, and having ground and power pads located primarily inboard from the signal pads.
  • the signal pads are arranged in a row generally parallel to the die edge.
  • the signal pads are arranged in an array, as for example in two or more rows parallel to a die edge; in some such embodiments the pads in adjacent rows are staggered.
  • the area of the die on which the row or array of signal pads is disposed may be referred to herein as a “peripheral region” of the die.
  • the ground and power pads are arranged in an array near the center of the die; in some such embodiments the ground and power pads are arranged in a rectangular array, and in some embodiments a central area of the die has no pads.
  • the power and ground pads are arranged near the signal pads; in some such embodiments the ground and power pads are arranged on a row parallel to the die edge, and in some embodiments the ground and power pads are arranged in an array near the signal pads, as for example in two or more rows parallel to the die edge.
  • the area of the die on which the row or array of power/ground pads is disposed may be referred to herein as an “inboard region” of the die.
  • the invention features a semiconductor die having pad layout as described above.
  • the invention features a flip chip package including a semiconductor die having pad layout as described above, connected onto a substrate having interconnect pads arranged in a manner complementary to the die pad layout, in which the escape routing for the signal lines is formed in the upper metal layer, and the ground and power routing drops through vias to one or more lower metal layers.
  • the invention features a substrate for flip chip mount, having signal pads located in the margin of the die footprint, and having signal escape lines running in an upper metal layer outwardly and away from the die footprint; and having power pads and ground pads located inwardly from the signal pads and ground and power lines dropping through vias to lower metal layers.
  • the signal pads are arranged in a row generally parallel to the edge of the die footprint.
  • the signal pads are arranged in an array, as for example in two or more rows parallel to the edge of the die footprint; in some such embodiments the pads in adjacent rows are staggered.
  • the ground and power pads are arranged in an array near the center of the die attach region; in some such embodiments the ground and power pads are arranged in a rectangular array, and in some embodiments a central area of the die attach region has no pads.
  • the power and ground pads are arranged near the signal pads; in some such embodiments the ground and power pads are arranged on a row parallel to the edge of the die footprint, and in some embodiments the ground and power pads are arranged in an array near the signal pads, as for example in two or more rows parallel to the edge of the die footprint.
  • FIG. 1 is a diagrammatic sketch in a plan view showing a conventional pad layout on a die for a flip chip package.
  • FIG. 2 is a diagrammatic sketch in a plan view showing an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 1 .
  • FIG. 3 is a diagrammatic sketch in a plan view showing a pad layout on a die for a flip chip package according to an embodiment of the invention.
  • FIG. 4 is a diagrammatic sketch in a plan view showing an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 3 according to an embodiment of the invention.
  • FIG. 5 is a diagrammatic sketch in an idealized sectional view showing a portion of a flip chip mounted on a substrate having a die pad layout and substrate pad arrangement according to the invention.
  • FIG. 6A is a diagrammatic sketch in a plan view showing a pad layout on a die for a flip chip package according to another embodiment of the invention.
  • FIG. 6B is a diagrammatic sketch in a plan view showing a portion of an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 6A according to an embodiment of the invention.
  • FIG. 7A is a diagrammatic sketch in a plan view showing a pad layout on a die for a flip chip package according to another embodiment of the invention.
  • FIG. 7B is a diagrammatic sketch in a plan view showing a portion of an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 7A according to an embodiment of the invention.
  • FIG. 8A is a diagrammatic sketch in a plan view showing a pad layout on a die for a flip chip package according to another embodiment of the invention.
  • FIG. 8B is a diagrammatic sketch in a plan view showing a portion of an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 8A according to an embodiment of the invention.
  • FIG. 9A is a diagrammatic sketch in a plan view showing a pad layout on a die for a flip chip package according to another embodiment of the invention.
  • FIG. 9B is a diagrammatic sketch in a plan view showing a portion of an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 9A according to an embodiment of the invention.
  • the input/output pads (collectively the “signal” pads) on the die are arranged in an area array substantially covering the active face 12 of the chip, as shown by way of illustration in a plan view generally at 10 in FIG. 1 .
  • the signal pads (e.g., 18 , 19 ), power pads (e.g., 14 ), and ground pads (e.g., 16 ) (collectively the “power/ground pads”), directed respectively to the signal, power and ground functions of the die, are distributed throughout the multiple rows and columns within the array and, particularly, some of the signal pads (e.g., 18 ) are arranged on the perimeter of the array, while others (e.g., 19 ) are not. Ordinarily some design effort is made to arrange the pads so that the various signal pads are surrounded by, or at least adjacent to, power pads and/or ground pads.
  • Ceramic substrates can be made with a very large number of layers very inexpensively, and blind vias can be made in ceramic layers without difficulty.
  • the pad pitch is typically is the range 150 ⁇ m to 250 ⁇ m, and a 225 ⁇ m grid pitch is typical of many chips.
  • the fan out routing in the substrate that is, the wiring on the substrate that connects the corresponding pads on the substrate with the external terminals of the package, is implemented in multiple metal layers patterned to provide the signal wiring and power/ground wiring.
  • An arrangement of substrate pads corresponding to the die pad layout of FIG. 1 is shown by way of illustration in a plan view generally at 20 in FIG. 2 .
  • the signal pads (e.g., 28 , 29 ), power pads (e.g., 24 ), and ground pads (e.g., 26 ), are arranged in a complementary array on the substrate surface 22 so that they can receive and be bonded respectively to the signal, power and ground bumps attached to the corresponding pads on the die.
  • some of the pads associated with signal routing are at the perimeter of the array, while others are not (e.g., 29 ). Escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 23 ) as traces 281 in the uppermost metal layer of the substrate. Pads on the substrate that are not at the perimeter of the array are connected to deeper metal layers in the substrate by way of short traces and vias. In FIG.
  • signal pads 29 are connected by way of short traces (signal “stubs” or “jogs”) (e.g., 291 ) through signal vias (e.g., 292 ) to signal traces in one of several metal layers beneath;
  • power pads 24 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 241 ) through power vias (e.g., 242 ) to power traces in a metal layer beneath;
  • ground pads 26 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 261 ) through ground vias (e.g., 262 ) to power traces in a metal layer beneath.
  • the core circuitry is situated in an area about the center of the die, and the input/output circuitry is arranged in cells, arranged to one side of or around the core circuitry.
  • the input/output cells are typically generally rectangular in shape, much longer than wide, and are arranged near the die edge and oriented with the longer dimension perpendicular to the die edge.
  • a typical input/output cell has dimensions about 50 ⁇ m by 500 ⁇ m, although the cells can be made narrower for higher density interconnection.
  • FIG. 3 shows by way of example an embodiment of a die pad layout, generally at 30 , according to the invention.
  • the signal pads e.g., 38
  • the signal pads are in this example all arranged on the die surface 32 near the perimeter of the die, in rows parallel to the die edges 33 .
  • the signal pads have a finer pitch than the pads in the conventional mixed pad function array of FIG. 1 .
  • the power pads e.g., 34
  • ground pads e.g., 36
  • FIG. 4 An arrangement of substrate pads according to the invention, and corresponding to the die pad layout of FIG. 3 is shown by way of example in a plan view generally at 40 in FIG. 4 .
  • the signal pads e.g., 48
  • power pads e.g., 44
  • ground pads e.g., 46
  • the signal pads are arranged in a complementary array on the substrate surface 42 so that they can receive and be bonded respectively to the signal, power and ground bumps attached to the corresponding pads on the die.
  • all the pads associated with signal routing are at the perimeter of the array, and escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 43 ) as traces 481 in the uppermost metal layer of the substrate.
  • Signal pads and power pads on the substrate which in this example are not at the perimeter of the array, are connected to deeper metal layers in the substrate by way of short traces and vias.
  • power pads 44 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 441 ) through power vias (e.g., 442 ) to power traces in a metal layer beneath; and ground pads 46 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 461 ) through ground vias (e.g., 462 ) to power traces in a metal layer beneath.
  • power “stubs” or “jogs” power “stubs” or “jogs”
  • ground vias e.g., 462
  • all the signal lines are routed from the signal pads, passing away from the die footprint, and all the power and ground lines are routed to vias beneath the die footprint. Accordingly, no stubs or vias are required in the signal path, and parasitics in signal transmission are avoided.
  • the signal traces can be made as close together as available techniques for trace formation allow, although as is well known if they are made too close signal interference may occur in adjacent lines.
  • the signal pads may be made as close together as available techniques for trace formation and bump bonding allow.
  • FIG. 5 shows, in a diagrammatic sectional view, a portion of a flip chip package, generally at 50 , having a die 53 mounted on a die attach region of a surface of a substrate 54 , having die pads and substrate pads and routing arranged according to an embodiment of the invention.
  • the die pads (signal pads, e.g., 538 ; power pads, e.g., 534 ; and ground pads, e.g., 536 ) are formed on or in the active side 532 of die 53 .
  • Balls or bumps are attached to the die pads, and flip chip interconnection to the substrate is made by bonding the balls or bumps onto interconnect sites on corresponding patterned traces in the upper metal layer 501 of the substrate.
  • signal bump 518 is attached to signal pad 538 , and is bonded to sites on signal traces 581 ;
  • power bump 514 is attached to power pad 534 , and is bonded to sites on power traces 541 ;
  • ground bump 516 is attached to ground pad 536 , and is bonded to sites on ground traces 561 .
  • the substrate 54 is preferably a “build-up” type substrate, having one or more thinner alternating dielectric and metal layers (known as “build-up” layers) affixed onto each of the upper and lower surfaces of a thicker middle two-layer substrate (known as the “core”).
  • the build-up substrate typically has the same number of single metal layers on the top as on the bottom.
  • a “1-2-1” build-up substrate has one thinner single metal layer affixed, with a dielectric layer, onto each the top and bottom of the core, making four metal layers in all;
  • a “2-2-2” build-up substrate has two thinner single metal layers affixed, with dielectric layers, onto each the top and bottom of the core, making six metal layers in all;
  • a “3-2-3” build-up substrate has three thinner single metal layer substrates affixed, with dielectric layers, onto each the top and bottom of the core, making eight metal layers in all.
  • Each additional set of build-up layers significantly raises the cost of the build-up substrate, and circuitry layouts that require fewer layers are accordingly desirable.
  • the build-up process can entail applying a dielectric material in a layer upon the surface of the core (or on the surface of a previously established build-up layer), for example by a spin-on process; then metallizing the surface of the dielectric, and patterning the metallization (for example by a mask and etch process).
  • a buildup substrate typically includes as a core a printed circuit board having patterned metal layers on top and bottom surfaces of a dielectric (hence, a “two metal layer” substrate).
  • the thickness of the dielectric in such a printed circuit board is typically about 500 ⁇ m.
  • a features pitch in the metal layers on the core has a lower limit in the range about 100 ⁇ m, and the vias capture pad diameter has a lower limit in the range about 300 ⁇ m.
  • the thickness of the dielectric in the thinner single build-up layers is typically about 50 ⁇ m.
  • the metal layer on the build-up layers is typically thinner than those on the thicker core, and as a practical matter a features pitch in the metal layers in the build-up layers has a lower limit in the range about 50 ⁇ m, and the vias capture pad diameter has a lower limit in the range about 120 ⁇ m.
  • the substrate 54 in the embodiment of FIG. 5 is a four metal layer substrate of a build-up “1-2-1” type. That is, the substrate 54 includes upper and lower thin single metal layer substrates 521 , 523 formed over middle thicker two metal layer substrate 522 .
  • the two metal layer substrate 522 has patterned upper and lower metal layers 502 , 503 .
  • the single metal layer substrates 521 , 523 have patterned metal layers 501 , 504 .
  • Each of the patterned metal layers 501 , 502 , 503 , 504 has traces for signal, power, and ground circuitry.
  • metal layer 502 includes traces 562 dedicated to ground circuitry and traces 542 dedicated to power circuitry; and metal layer 503 includes power traces 543 and ground traces 563 .
  • Lower metal layer 504 is patterned to provide bonding sites for second level solder ball interconnection of the package at installation on, for example, a printed circuit board such as a motherboard (not shown in the FIG.) of a device.
  • ground balls 568 , signal balls 588 , and power balls 548 are attached to ground ball sites 567 , signal ball sites 587 , and power ball sites 547 , arrayed on the margin of the underside of the package substrate 54 .
  • core ground balls 569 and core power balls 548 are attached to core ground ball sites 566 and core power ball sites 546 , arrayed beneath the die on the underside of the package substrate 54 .
  • Upper ground traces 561 and power traces 541 include sites for flip chip attachment of ground and power bumps 516 , 514 , and are connected by vias 564 , 544 beneath the die footprint to traces 562 , 542 in metal layer 502 ; and traces 562 , 542 are connected by vias 565 , 545 to traces 563 , 543 in metal layer 503 . Traces 563 , 543 are, in turn, connected by vias to the second level interconnection sites 566 , 546 (core ground and core power) and 567 , 547 (ground and power).
  • the die signal pads 538 are arranged near the perimeter of the die, and the corresponding signal lines 581 on the substrate are routed beneath the die edge 533 away from the die footprint.
  • the signal traces 581 can be routed directly to areas of the substrate generally overlying the second level signal ball sites 587 , so that the connection of the signal traces in the upper metal layer 501 to the ball sites 587 can be shortened and made principally by way of vias, for example 584 , 585 , with a minimum of signal circuitry within the lower metal layers 502 , 503 , 504 .
  • the second level signal balls (and the vias running downward to them) can be situated between and near ground and power balls and vias.
  • ground lines in package substrates are preferably separated from signal lines by distances comparable to (at least of the same order of magnitude as) the distances between adjacent signal lines, so that field lines generated by signals go to ground rather than interfering with other signals.
  • the second metal layer operates principally as a ground plane, and the thickness of the dielectric in the upper metal layer is about equal to or less than the minimum spacing between adjacent signal lines on the upper layer. Accordingly, much of the fan-out ground circuitry for the package 50 is formed in the second metal layer 502 , which is separated from the upper metal layer 501 only by the thin upper layer dielectric.
  • the thickness of the dielectric in the upper and lower single metal layer substrates may be about 50 ⁇ m, and so where the nominal distance between adjacent signal lines is about 50 ⁇ m or greater, a desirable spacing of ground and signal lines is obtained to provide a stable microstrip-controlled impedance transmission line environment for the signals.
  • a signal pad located among ground or power pads within the core circuitry region of a die may have a corresponding pad on the substrate within the footprint of core circuitry region of the die, the die, and may be routed directly downward in a via through the substrate core more to a bottom layer.
  • build-up substrates can be employed according to the invention, although as noted above the cost rises significantly as additional layers are added, and substrates having fewer layers may be favored. Where a “2-2-2” substrate is used, the top and bottom build-up layers can be patterned much as is described above for a “1-2-1” substrate.
  • the metal layers on the middle substrate can be employed primarily for power routing, and the metal layers on the build-up layers above and below the middle substrate can be employed principally as ground planes. Where greater numbers layers are employed in build-up substrates, the layout on the substrate layers may be arranged so that signal vias are, to the extent practicable, surrounded by ground and power vias, to reduce degradation of the signal by electrical parasitics.
  • a four-layer laminate substrate may be used, without build-up layers, providing the features pitch and via capture pad design fits within the coarse design rules of the core substrates.
  • a conventional four-layer core laminate is sometimes referred to as a “0-4-0” substrate. Avoiding the necessity of build-up can provide a significant cost reduction in laminate preparation.
  • FIGS. 6A , 7 A, 8 A and 9 A show three illustrative examples of pad layouts according to the invention
  • FIGS. 6B , 7 B, 8 B and 9 B show three illustrative examples of corresponding substrates according to the invention.
  • the signal pads (e.g., 68 ) are in this example all arranged on the die surface 62 near the perimeter of the die, in an array of two staggered rows parallel to the die edges 63 .
  • the signal pads are shown having about the same pitch as the pads in a single row embodiment such as in FIG. 3 and, as a result, a much greater number of signal pads may be accommodated on the perimeter of the die.
  • the same number of pads as in a single row embodiment can be accommodated in two rows and staggered so that the pad pitch and pad diameter (and the corresponding interconnect bumps or balls) may be greater, reducing manufacture costs.
  • the power pads (e.g., 64 ) and ground pads (e.g., 66 ) in the embodiment of FIG. 6A are arranged in an array (here having a central area free of pads) on an inboard area of the die surface, as in the example of FIG. 3 .
  • die pads may be present in a typical die than are shown by way of illustration in the FIGs.; some die have several hundred pads, and a typical die, for example, may a total of 500 pads, including 150 power and ground pads, and 350 signal pads.
  • FIG. 6B An arrangement of substrate pads according to the invention, and corresponding to the die pad layout of FIG. 6A is shown by way of example in a plan view generally at 602 in FIG. 6B .
  • the signal pads e.g., 680
  • power pads e.g., 640
  • ground pads e.g., 660
  • the signal pads are arranged on the substrate surface 620 in an array complementary to the die pad layout of FIG. 6A , so that they can receive and be bonded respectively to the signal, power and ground bumps attached to the corresponding pads on the die 62 .
  • all the pads associated with signal routing are in an array of two staggered rows at the perimeter of the array, and escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 630 ) as traces 681 in the uppermost metal layer of the substrate.
  • the signal pads 680 have about the same pitch as the pads in the embodiment of FIG. 4
  • the signal traces 681 have about half the pitch as do the signal traces 481 of the embodiment of FIG. 4 . That is, the escape density can be doubled for a given pad pitch.
  • Signal pads and power pads on the substrate are connected to deeper metal layers in the substrate by way of short traces and vias.
  • power pads 640 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 641 ) through power vias (e.g., 642 ) to power traces in a metal layer beneath; and ground pads 660 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 661 ) through ground vias (e.g., 662 ) to power traces in a metal layer beneath.
  • FIG. 7A shows by way of example another embodiment of a die pad layout, generally at 700 , according to the invention.
  • the signal pads e.g., 78
  • the signal pads are in this example all arranged on the die surface 72 near the perimeter of the die, in a row parallel to the die edges 73 .
  • the signal pads are shown having about the same pitch as the pads in an embodiment such as in FIG. 3 .
  • the power pads e.g., 74
  • ground pads e.g., 76
  • the power pads may, as illustrated here, alternate with the ground pads in the row; and all the pads may be formed more closely by staggering the pads in the inner row with the signal pads in the outer row.
  • the input/output circuitry in the active layer of the die is configured along the die perimeter, near one or more of the edges. Confining all the pads to rows near the perimeter of the die (forming a “pad ring”) allows a reduction in the die cost by reducing the amount of on-die routing, and more conventional chip design tools can be employed in constructing the die.
  • FIG. 7B An arrangement of substrate pads according to the invention, and corresponding to the die pad layout of FIG. 7A is shown by way of example in a plan view generally at 702 in FIG. 7B .
  • the signal pads e.g., 780
  • power pads e.g., 740
  • ground pads e.g., 760
  • the signal pads are arranged on the substrate surface 720 in an array complementary to the die pad layout of FIG. 7A , so that they can receive and be bonded respectively to the signal, power and ground bumps attached to the corresponding pads on the die 72 .
  • all the pads associated with signal routing are in a row at the perimeter of the array, and escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 730 ) as traces 781 in the uppermost metal layer of the substrate.
  • Ground pads and power pads on the substrate which in this example are inboard of the signal pads near the perimeter of the array, are connected to deeper metal layers in the substrate by way of short traces and vias.
  • power pads 740 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 741 ) through power vias (e.g., 742 ) to power traces in a metal layer beneath; and ground pads 760 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 761 ) through ground vias (e.g., 762 ) to power traces in a metal layer beneath.
  • power “stubs” or “jogs” power “stubs” or “jogs”
  • ground vias e.g., 762
  • a small number of ground pads and/or a small number of power pads can, in some embodiments, be situated in the outer row, nearer the die edge; and in the substrate ground pads and/or power pads can be arranged in a corresponding fashion. Configurations in which there are as many as 10% (more usually les than about 5%, still more usually 0% or less than about 2%) of ground and power pads in the outer row are within the invention, but locating power or ground pads in the outside row results in a reduction in the signal pad escape density.
  • the signal pad escape density can be maximized according to the invention by minimizing the number of power or ground pads in the periphery of the pad, and in some preferred embodiments there are no power pads or ground pads in the outside row. Similarly, a small number of signal pads can be situated among the power and ground pads inward from the periphery of the die, and in the substrate the signal pads can be arranged in a corresponding fashion. However, such arrangements may require employing a lower (and in some deigns an additional) substrate layer, entailing the use of vias and increasing the signal path length.
  • the signal pad escape density is maximized where the number of ground and/or power pads in the outer row are minimized and, accordingly the escape density can be at a maximum where there are no ground pads or power pads in the outer row.
  • a signal pad that serves a particularly high frequency (high rf, for example) signal may have a ground pad adjacent on one side, or may be flanked on two sides by a signal pad and a ground pad, for example, for electromagnetic shielding of the signal.
  • FIG. 8A Still another embodiment of a die pad layout of the invention is shown by way of example generally at 800 in FIG. 8A .
  • the signal pads (e.g., 88 ) are in this example as in the example of FIG. 7A all arranged on the die surface 82 near the perimeter of the die, in a row parallel to the die edges 83 .
  • the signal pads are shown having about the same pitch as the pads in an embodiment such as in FIG. 3 .
  • the power pads (e.g., 84 ) and ground pads (e.g., 86 ) are arranged in a row, parallel to the die edge 83 and inboard of the row of signal pads 88 .
  • the power pads and grounds pads have been “depopulated”; that is, there are (in this example) about half as many power and ground pads as in the Example of FIG. 7A .
  • the power pads may, as illustrated here, alternate with the ground pads in the row; and all the pads may be formed more closely by staggering the pads in the inner row with the signal pads in the outer row.
  • Depopulating the power and ground pads allows for a layout having much larger ground vias and power vias under the shadow of the die, as illustrated by way of example in FIG. 8B , showing an arrangement of substrate pads according to the invention, and corresponding to the die pad layout of FIG. 8A , in a plan view generally at 802 .
  • the signal pads e.g., 880
  • power pads e.g., 840
  • ground pads e.g., 860
  • all the pads associated with signal routing are in a row at the perimeter of the array, and escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 830 ) as traces 881 in the uppermost metal layer of the substrate.
  • Ground pads and power pads on the substrate which in this example are inboard of the signal pads near the perimeter of the array, are connected to deeper metal layers in the substrate by way of short traces and vias.
  • power pads 840 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 841 ) through power vias (e.g., 842 ) to power traces in a metal layer beneath; and ground pads 860 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 861 ) through ground vias (e.g., 862 ) to power traces in a metal layer beneath.
  • power “stubs” or “jogs” power “stubs” or “jogs”
  • ground vias e.g., 862
  • the diameter of the ground and power vias is generally made about 2 to 3 times the line pitch.
  • the alternating stubs can be of different lengths, so that the power and ground vias are in a staggered array as shown by way of example in FIG. 8B .
  • Dimensions of some of the features of an exemplary embodiment as in FIG. 8B are as follows.
  • a signal line escape pitch in this example, about 100 ⁇ m
  • an effective via pitch between the ground vias and power vias can be about 220 ⁇ m, and the via diameter can be as great as about 250 ⁇ m.
  • Substrates having larger vias can be much less costly, and such a configuration can provide significant reductions in cost of the completed package.
  • FIG. 9A there is shown by way of example an embodiment of a die pad layout, generally at 900 , according to the invention.
  • the signal pads e.g., 98
  • the signal pads in this example are in this example all arranged on the die surface 92 near the perimeter of the die, in a generally orthogonal array of two rows parallel to the die edges 93 .
  • the signal pads in each row are shown having about the same pitch as the pads in the outer row in the embodiment of FIG. 6 , and the inner and outer rows are spaced somewhat farther apart than are adjacent pads in a single row embodiment such as in FIG. 3 .
  • the orthogonal perimeter signal pitch array occupies slightly greater area than does the staggered perimeter signal pitch array of FIG. 6A ; however, the pitch between nearest adjacent pads in the orthogonal array is less than the pitch between nearest adjacent pads in the staggered array, so that the interconnect geometries (pad pitch and pad diameter, and corresponding interconnect bumps or balls) may be greater, reducing manufacture costs.
  • the power pads (e.g., 94 ) and ground pads (e.g., 96 ) in the embodiment of FIG. 9A are arranged in an array (here having a central area free of pads) on an inboard area of the die surface, as in the example of FIGS. 3 and 6A .
  • FIG. 9B An arrangement of substrate pads according to the invention, and corresponding to the die pad layout of FIG. 9A is shown by way of example in a plan view generally at 902 in FIG. 9B .
  • the signal pads e.g., 980
  • power pads e.g., 940
  • ground pads e.g., 960
  • the signal pads are arranged on the substrate surface 920 in an array complementary to the die pad layout of FIG. 9A , so that they can receive and be bonded respectively to the signal, power and ground bumps attached to the corresponding pads on the die 92 .
  • all the pads associated with signal routing are in an orthogonal array of two rows at the perimeter of the array, and escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 930 ) as traces 981 in the uppermost metal layer of the substrate.
  • the signal traces 981 have about the same pitch as do the signal traces 981 of the embodiment of FIG. 9B .
  • Signal pads and power pads on the substrate which in this example are not at the perimeter of the array, are connected to deeper metal layers in the substrate by way of short traces and vias.
  • power pads 940 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 941 ) through power vias (e.g., 942 ) to power traces in a metal layer beneath; and ground pads 960 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 961 ) through ground vias (e.g., 962 ) to power traces in a metal layer beneath.
  • power “stubs” or “jogs” power “stubs” or “jogs”
  • ground vias e.g., 962
  • the signal lines in the embodiments of FIGS. 6B , 7 B, 8 B and 9 B are routed from the signal pads, passing away from the die footprint, and all the power and ground lines are routed to vias beneath the die footprint.
  • Signal traces can all be routed in a single upper metal layer on the substrate. Accordingly, no stubs or vias are required in the signal path, and parasitics in signal transmission are avoided.
  • the signal traces can be made as close together as available techniques for trace formation allow, although as is well known if they are made too close signal interference may occur in adjacent lines.
  • the signal pads may be made as close together as available techniques for trace formation and bump bonding allow.
  • the advantages of segregating signal pads near the perimeter from ground and power pads in the core can be significantly degraded as the number or proportion of nonsegregated pads increases.
  • the proportion of signal pads that are not in a perimeter row or a perimeter array is usually less than about 10% of all signal pads, more usually less than about 5% of all signal pads, and still more usually zero % or in the range zero % to about 2% of all signal pads.
  • the proportion of ground or power pads that are not inboard from the perimeter row or perimeter array of signal pads is usually less than about 10% of all power and ground pads, more usually less than about 5% of all power and ground pads, and still more usually zero % or in the range zero % to about 2% of all signal pads.
  • the signal pads are shown in a row or in an array along the entire perimeter of the die, that is, along all four edges of the rectangular (for example, square) die. In some embodiments the signal pads are arranged along fewer than all the die edges, and the advantages of the invention can be realized particularly in embodiments in which the signal pads are in a peripheral row or a peripheral array along any two or more of the four die edges.
  • flip chip packages can be made using substrates having few layers, and circuitry on the various layers can be effectively allocated according to function, reducing substrate cost as well as improving performance.

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Geometry (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)

Abstract

A flip chip interconnect pad layout has the die signal pads are arranged on the die surface near the perimeter of the die, and the die power and ground pads arranged on the die surface inboard from the signal pads; and has the signal pads on the corresponding package substrate arranged in a manner complementary to the die pad layout and the signal lines routed from the signal pads beneath the die edge away from the die footprint, and has the power and ground lines routed to vias beneath the die footprint. Also, a flip chip semiconductor package in which the flip chip interconnect pad layouts have the die signal pads situated in the marginal part of the die and the die power and ground pads arranged on the die surface inboard from the signal pads, and the corresponding package substrates have signal pads arranged in a manner complementary to the die pad layout and signal lines routed from the signal pads beneath the die edge away from the die footprint.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a division of U.S. application Ser. No. 10/983,898, filed Nov. 8, 2004, now U.S. Pat. No. 7,034,391, titled “Flip chip interconnection pad layout”, which claims priority from U.S. Provisional Application No. 60/518,434, filed Nov. 8, 2003, titled “Flip chip interconnection pad layout”.
BACKGROUND
This invention relates to semiconductor packaging and, particularly, to interconnect pad layout for flip chip interconnect.
Flip chip packages include a semiconductor die mounted onto a package substrate with the active side of the die facing the substrate. Interconnection of the circuitry in the die with circuitry in the substrate is made by way of bumps which are attached to an array of interconnect pads on the die, and bonded to a corresponding (complementary) array of interconnect pads on the substrate.
The pads on the die for the signal, power and ground functions of the die are conventionally distributed throughout the array, and the corresponding pads on the substrate are connected to appropriate circuitry to the external second level interconnects. The second level interconnects have a greater pitch than the flip chip interconnects, and so the routing on the substrate conventionally “fans out”. The fan out routing between the pads on the die and the external pins of the package is formed on multiple metal layers within the package substrate.
Multiple layer substrates are expensive, and in conventional flip chip constructs the substrate alone typically accounts for more than half the package cost (about 60% in some typical instances).
In conventional flip chip constructs the escape routing pattern typically introduces additional electrical parasitics, because the routing includes short runs of unshielded wiring and vias between wiring layers in the signal transmission path. Electrical parasitics can significantly limit package performance.
SUMMARY
The invention is directed to flip chip interconnect pad layouts having all or substantially all the signal pads situated in the marginal part of the die, and corresponding package substrates.
According to the invention, the die signal pads are arranged on the die surface near the perimeter of the die, and the die power and ground pads are arranged on the die surface inboard from the signal pads. Also, according to the invention, the signal pads on the corresponding package substrate are arranged in a manner complementary to the die pad layout, and the signal lines are routed from the signal pads beneath the die edge away from the die footprint, and the power and ground lines are routed to vias beneath the die footprint.
The pad layouts provide for higher signal trace escape routing density at the chip margin. The package substrates have fewer metal layers, so that packages constructed using the pad layout of the invention can be made at significantly lower cost. Because there are fewer metal layers, and because the number of vias is reduced (and vias can be eliminated entirely from the signal transmission path), electrical parasitics are reduced, and the package can have improved performance.
In one general aspect the invention features a die pad layout for flip chip interconnect having signal pads located primarily near the perimeter of the die, and having ground and power pads located primarily inboard from the signal pads.
In some embodiments the signal pads are arranged in a row generally parallel to the die edge. Or, the signal pads are arranged in an array, as for example in two or more rows parallel to a die edge; in some such embodiments the pads in adjacent rows are staggered. The area of the die on which the row or array of signal pads is disposed may be referred to herein as a “peripheral region” of the die.
In some embodiments the ground and power pads are arranged in an array near the center of the die; in some such embodiments the ground and power pads are arranged in a rectangular array, and in some embodiments a central area of the die has no pads. Or, the power and ground pads are arranged near the signal pads; in some such embodiments the ground and power pads are arranged on a row parallel to the die edge, and in some embodiments the ground and power pads are arranged in an array near the signal pads, as for example in two or more rows parallel to the die edge. The area of the die on which the row or array of power/ground pads is disposed may be referred to herein as an “inboard region” of the die.
In another general aspect the invention features a semiconductor die having pad layout as described above.
In another general aspect the invention features a flip chip package including a semiconductor die having pad layout as described above, connected onto a substrate having interconnect pads arranged in a manner complementary to the die pad layout, in which the escape routing for the signal lines is formed in the upper metal layer, and the ground and power routing drops through vias to one or more lower metal layers.
In another general aspect the invention features a substrate for flip chip mount, having signal pads located in the margin of the die footprint, and having signal escape lines running in an upper metal layer outwardly and away from the die footprint; and having power pads and ground pads located inwardly from the signal pads and ground and power lines dropping through vias to lower metal layers. In some embodiments the signal pads are arranged in a row generally parallel to the edge of the die footprint. Or, the signal pads are arranged in an array, as for example in two or more rows parallel to the edge of the die footprint; in some such embodiments the pads in adjacent rows are staggered.
In some embodiments the ground and power pads are arranged in an array near the center of the die attach region; in some such embodiments the ground and power pads are arranged in a rectangular array, and in some embodiments a central area of the die attach region has no pads. Or, the power and ground pads are arranged near the signal pads; in some such embodiments the ground and power pads are arranged on a row parallel to the edge of the die footprint, and in some embodiments the ground and power pads are arranged in an array near the signal pads, as for example in two or more rows parallel to the edge of the die footprint.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a diagrammatic sketch in a plan view showing a conventional pad layout on a die for a flip chip package.
FIG. 2 is a diagrammatic sketch in a plan view showing an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 1.
FIG. 3 is a diagrammatic sketch in a plan view showing a pad layout on a die for a flip chip package according to an embodiment of the invention.
FIG. 4 is a diagrammatic sketch in a plan view showing an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 3 according to an embodiment of the invention.
FIG. 5 is a diagrammatic sketch in an idealized sectional view showing a portion of a flip chip mounted on a substrate having a die pad layout and substrate pad arrangement according to the invention.
FIG. 6A is a diagrammatic sketch in a plan view showing a pad layout on a die for a flip chip package according to another embodiment of the invention.
FIG. 6B is a diagrammatic sketch in a plan view showing a portion of an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 6A according to an embodiment of the invention.
FIG. 7A is a diagrammatic sketch in a plan view showing a pad layout on a die for a flip chip package according to another embodiment of the invention.
FIG. 7B is a diagrammatic sketch in a plan view showing a portion of an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 7A according to an embodiment of the invention.
FIG. 8A is a diagrammatic sketch in a plan view showing a pad layout on a die for a flip chip package according to another embodiment of the invention.
FIG. 8B is a diagrammatic sketch in a plan view showing a portion of an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 8A according to an embodiment of the invention.
FIG. 9A is a diagrammatic sketch in a plan view showing a pad layout on a die for a flip chip package according to another embodiment of the invention.
FIG. 9B is a diagrammatic sketch in a plan view showing a portion of an arrangement of pads and routing on a flip chip substrate corresponding to the die pad layout of FIG. 9A according to an embodiment of the invention.
DETAILED DESCRIPTION
The invention will now be described in further detail by reference to the drawings, which illustrate alternative embodiments of the invention. The drawings are diagrammatic, showing features of the invention and their relation to other features and structures, and are not made to scale. For improved clarity of presentation, in the Figs. illustrating embodiments of the invention, elements corresponding to elements shown in other drawings are not all particularly renumbered, although they are all readily identifiable in all the Figs.
In a conventional flip chip package, the input/output pads (collectively the “signal” pads) on the die are arranged in an area array substantially covering the active face 12 of the chip, as shown by way of illustration in a plan view generally at 10 in FIG. 1. The signal pads (e.g., 18, 19), power pads (e.g., 14), and ground pads (e.g., 16) (collectively the “power/ground pads”), directed respectively to the signal, power and ground functions of the die, are distributed throughout the multiple rows and columns within the array and, particularly, some of the signal pads (e.g., 18) are arranged on the perimeter of the array, while others (e.g., 19) are not. Ordinarily some design effort is made to arrange the pads so that the various signal pads are surrounded by, or at least adjacent to, power pads and/or ground pads.
Many conventional flip chip packages are made using ceramic substrates. Ceramic substrates can be made with a very large number of layers very inexpensively, and blind vias can be made in ceramic layers without difficulty. In a conventional chip as illustrated in FIG. 1, made for use with a conventional ceramic substrate, the pad pitch is typically is the range 150 μm to 250 μm, and a 225 μm grid pitch is typical of many chips.
Accordingly, in the conventional package the fan out routing in the substrate, that is, the wiring on the substrate that connects the corresponding pads on the substrate with the external terminals of the package, is implemented in multiple metal layers patterned to provide the signal wiring and power/ground wiring. An arrangement of substrate pads corresponding to the die pad layout of FIG. 1 is shown by way of illustration in a plan view generally at 20 in FIG. 2. The signal pads (e.g., 28, 29), power pads (e.g., 24), and ground pads (e.g., 26), are arranged in a complementary array on the substrate surface 22 so that they can receive and be bonded respectively to the signal, power and ground bumps attached to the corresponding pads on the die. In the conventional arrangement some of the pads associated with signal routing (e.g., 28) are at the perimeter of the array, while others are not (e.g., 29). Escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 23) as traces 281 in the uppermost metal layer of the substrate. Pads on the substrate that are not at the perimeter of the array are connected to deeper metal layers in the substrate by way of short traces and vias. In FIG. 2, for illustration, signal pads 29 are connected by way of short traces (signal “stubs” or “jogs”) (e.g., 291) through signal vias (e.g., 292) to signal traces in one of several metal layers beneath; power pads 24 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 241) through power vias (e.g., 242) to power traces in a metal layer beneath; and ground pads 26 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 261) through ground vias (e.g., 262) to power traces in a metal layer beneath.
In a typical conventional package having ˜1000 external terminals, for example, there are at least 2 or 3 layers of signal wiring and at least 4 or 5 layers of power/ground wiring in the substrate, which leads to a total number of layers of approximately 6 or 8 or more. As a general rule, an increase in number of signal wiring layers requires a concomitant increase in power/ground layers owing to the need to maintain a transmission line electrical environment in the package; and this increases the total layer count still further. The need for additional layers also results in longer signal paths, and many layer-to-layer vias, adding undesirable electrical parasitics and deterioration of performance.
In some conventional configurations, the core circuitry is situated in an area about the center of the die, and the input/output circuitry is arranged in cells, arranged to one side of or around the core circuitry. The input/output cells are typically generally rectangular in shape, much longer than wide, and are arranged near the die edge and oriented with the longer dimension perpendicular to the die edge. A typical input/output cell has dimensions about 50 μm by 500 μm, although the cells can be made narrower for higher density interconnection.
FIG. 3 shows by way of example an embodiment of a die pad layout, generally at 30, according to the invention. The signal pads (e.g., 38) are in this example all arranged on the die surface 32 near the perimeter of the die, in rows parallel to the die edges 33. The signal pads have a finer pitch than the pads in the conventional mixed pad function array of FIG. 1. The power pads (e.g., 34) and ground pads (e.g., 36) are arranged in an array (here having a central area free of pads) on an inboard area of the die surface.
An arrangement of substrate pads according to the invention, and corresponding to the die pad layout of FIG. 3 is shown by way of example in a plan view generally at 40 in FIG. 4. The signal pads (e.g., 48), power pads (e.g., 44), and ground pads (e.g., 46), are arranged in a complementary array on the substrate surface 42 so that they can receive and be bonded respectively to the signal, power and ground bumps attached to the corresponding pads on the die. In this arrangement according to the invention, all the pads associated with signal routing (e.g., 48) are at the perimeter of the array, and escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 43) as traces 481 in the uppermost metal layer of the substrate. Signal pads and power pads on the substrate, which in this example are not at the perimeter of the array, are connected to deeper metal layers in the substrate by way of short traces and vias. In FIG. 4, for illustration, power pads 44 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 441) through power vias (e.g., 442) to power traces in a metal layer beneath; and ground pads 46 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 461) through ground vias (e.g., 462) to power traces in a metal layer beneath.
Generally, in the embodiment of FIGS. 3 and 4 according to the invention, all the signal lines are routed from the signal pads, passing away from the die footprint, and all the power and ground lines are routed to vias beneath the die footprint. Accordingly, no stubs or vias are required in the signal path, and parasitics in signal transmission are avoided. The signal traces can be made as close together as available techniques for trace formation allow, although as is well known if they are made too close signal interference may occur in adjacent lines. The signal pads may be made as close together as available techniques for trace formation and bump bonding allow.
FIG. 5 shows, in a diagrammatic sectional view, a portion of a flip chip package, generally at 50, having a die 53 mounted on a die attach region of a surface of a substrate 54, having die pads and substrate pads and routing arranged according to an embodiment of the invention. The die pads (signal pads, e.g., 538; power pads, e.g., 534; and ground pads, e.g., 536) are formed on or in the active side 532 of die 53. Balls or bumps are attached to the die pads, and flip chip interconnection to the substrate is made by bonding the balls or bumps onto interconnect sites on corresponding patterned traces in the upper metal layer 501 of the substrate. Particularly, for example, signal bump 518 is attached to signal pad 538, and is bonded to sites on signal traces 581; power bump 514 is attached to power pad 534, and is bonded to sites on power traces 541; and ground bump 516 is attached to ground pad 536, and is bonded to sites on ground traces 561.
The substrate 54 is preferably a “build-up” type substrate, having one or more thinner alternating dielectric and metal layers (known as “build-up” layers) affixed onto each of the upper and lower surfaces of a thicker middle two-layer substrate (known as the “core”). The build-up substrate typically has the same number of single metal layers on the top as on the bottom. Thus a “1-2-1” build-up substrate has one thinner single metal layer affixed, with a dielectric layer, onto each the top and bottom of the core, making four metal layers in all; a “2-2-2” build-up substrate has two thinner single metal layers affixed, with dielectric layers, onto each the top and bottom of the core, making six metal layers in all; and a “3-2-3” build-up substrate has three thinner single metal layer substrates affixed, with dielectric layers, onto each the top and bottom of the core, making eight metal layers in all. Each additional set of build-up layers significantly raises the cost of the build-up substrate, and circuitry layouts that require fewer layers are accordingly desirable.
The build-up process can entail applying a dielectric material in a layer upon the surface of the core (or on the surface of a previously established build-up layer), for example by a spin-on process; then metallizing the surface of the dielectric, and patterning the metallization (for example by a mask and etch process).
A buildup substrate typically includes as a core a printed circuit board having patterned metal layers on top and bottom surfaces of a dielectric (hence, a “two metal layer” substrate). The thickness of the dielectric in such a printed circuit board is typically about 500 μm. As a practical matter, a features pitch in the metal layers on the core has a lower limit in the range about 100 μm, and the vias capture pad diameter has a lower limit in the range about 300 μm. The thickness of the dielectric in the thinner single build-up layers, by contrast, is typically about 50 μm. The metal layer on the build-up layers is typically thinner than those on the thicker core, and as a practical matter a features pitch in the metal layers in the build-up layers has a lower limit in the range about 50 μm, and the vias capture pad diameter has a lower limit in the range about 120 μm.
The substrate 54 in the embodiment of FIG. 5 is a four metal layer substrate of a build-up “1-2-1” type. That is, the substrate 54 includes upper and lower thin single metal layer substrates 521, 523 formed over middle thicker two metal layer substrate 522. The two metal layer substrate 522 has patterned upper and lower metal layers 502, 503. The single metal layer substrates 521, 523 have patterned metal layers 501, 504. Each of the patterned metal layers 501, 502, 503, 504 has traces for signal, power, and ground circuitry. For example, metal layer 502 includes traces 562 dedicated to ground circuitry and traces 542 dedicated to power circuitry; and metal layer 503 includes power traces 543 and ground traces 563.
Lower metal layer 504 is patterned to provide bonding sites for second level solder ball interconnection of the package at installation on, for example, a printed circuit board such as a motherboard (not shown in the FIG.) of a device. Particularly, ground balls 568, signal balls 588, and power balls 548 are attached to ground ball sites 567, signal ball sites 587, and power ball sites 547, arrayed on the margin of the underside of the package substrate 54. And, optionally, core ground balls 569 and core power balls 548 are attached to core ground ball sites 566 and core power ball sites 546, arrayed beneath the die on the underside of the package substrate 54.
Upper ground traces 561 and power traces 541 include sites for flip chip attachment of ground and power bumps 516, 514, and are connected by vias 564, 544 beneath the die footprint to traces 562, 542 in metal layer 502; and traces 562, 542 are connected by vias 565, 545 to traces 563, 543 in metal layer 503. Traces 563, 543 are, in turn, connected by vias to the second level interconnection sites 566, 546 (core ground and core power) and 567, 547 (ground and power).
According to the invention, the die signal pads 538 are arranged near the perimeter of the die, and the corresponding signal lines 581 on the substrate are routed beneath the die edge 533 away from the die footprint. As FIG. 5 shows, the signal traces 581 can be routed directly to areas of the substrate generally overlying the second level signal ball sites 587, so that the connection of the signal traces in the upper metal layer 501 to the ball sites 587 can be shortened and made principally by way of vias, for example 584, 585, with a minimum of signal circuitry within the lower metal layers 502, 503, 504. As may be desirable, the second level signal balls (and the vias running downward to them) can be situated between and near ground and power balls and vias.
Generally, ground lines in package substrates are preferably separated from signal lines by distances comparable to (at least of the same order of magnitude as) the distances between adjacent signal lines, so that field lines generated by signals go to ground rather than interfering with other signals. Preferably, therefore, in a package according to the invention the second metal layer operates principally as a ground plane, and the thickness of the dielectric in the upper metal layer is about equal to or less than the minimum spacing between adjacent signal lines on the upper layer. Accordingly, much of the fan-out ground circuitry for the package 50 is formed in the second metal layer 502, which is separated from the upper metal layer 501 only by the thin upper layer dielectric. In a 1-2-1 substrate as shown in FIG. 5 the thickness of the dielectric in the upper and lower single metal layer substrates may be about 50 μm, and so where the nominal distance between adjacent signal lines is about 50 μm or greater, a desirable spacing of ground and signal lines is obtained to provide a stable microstrip-controlled impedance transmission line environment for the signals.
As is discussed below, there are circumstances in which it may be preferred to have a small number of selected signal pads located among ground and power pads in an inboard area of the die, that is, within the core circuitry region of the die. Where the design demands, or where the die circuitry makes it more preferable, a signal pad located among ground or power pads within the core circuitry region of a die may have a corresponding pad on the substrate within the footprint of core circuitry region of the die, the die, and may be routed directly downward in a via through the substrate core more to a bottom layer.
Other build-up substrates can be employed according to the invention, although as noted above the cost rises significantly as additional layers are added, and substrates having fewer layers may be favored. Where a “2-2-2” substrate is used, the top and bottom build-up layers can be patterned much as is described above for a “1-2-1” substrate. The metal layers on the middle substrate can be employed primarily for power routing, and the metal layers on the build-up layers above and below the middle substrate can be employed principally as ground planes. Where greater numbers layers are employed in build-up substrates, the layout on the substrate layers may be arranged so that signal vias are, to the extent practicable, surrounded by ground and power vias, to reduce degradation of the signal by electrical parasitics.
A four-layer laminate substrate may be used, without build-up layers, providing the features pitch and via capture pad design fits within the coarse design rules of the core substrates. A conventional four-layer core laminate is sometimes referred to as a “0-4-0” substrate. Avoiding the necessity of build-up can provide a significant cost reduction in laminate preparation.
Other die pad layouts may be made according to the invention, having die signal pads arranged near the perimeter of the die, and die power and ground pads arranged on inboard from the signal pads; and other substrate arrangements may be made according to the invention, having signal pads arranged in a manner complementary to the die pad layout, and having signal lines routed from the signal pads beneath the die edge away from the die footprint and power and ground lines routed to vias beneath the die footprint. FIGS. 6A, 7A, 8A and 9A show three illustrative examples of pad layouts according to the invention, and FIGS. 6B, 7B, 8B and 9B show three illustrative examples of corresponding substrates according to the invention.
Referring now to FIG. 6A, there is shown by way of example an embodiment of a die pad layout, generally at 600, according to the invention. The signal pads (e.g., 68) are in this example all arranged on the die surface 62 near the perimeter of the die, in an array of two staggered rows parallel to the die edges 63. The signal pads are shown having about the same pitch as the pads in a single row embodiment such as in FIG. 3 and, as a result, a much greater number of signal pads may be accommodated on the perimeter of the die. Alternatively, in some embodiments the same number of pads as in a single row embodiment can be accommodated in two rows and staggered so that the pad pitch and pad diameter (and the corresponding interconnect bumps or balls) may be greater, reducing manufacture costs. The power pads (e.g., 64) and ground pads (e.g., 66) in the embodiment of FIG. 6A are arranged in an array (here having a central area free of pads) on an inboard area of the die surface, as in the example of FIG. 3. It should be noted that many more die pads may be present in a typical die than are shown by way of illustration in the FIGs.; some die have several hundred pads, and a typical die, for example, may a total of 500 pads, including 150 power and ground pads, and 350 signal pads.
An arrangement of substrate pads according to the invention, and corresponding to the die pad layout of FIG. 6A is shown by way of example in a plan view generally at 602 in FIG. 6B. The signal pads (e.g., 680), power pads (e.g., 640), and ground pads (e.g., 660), are arranged on the substrate surface 620 in an array complementary to the die pad layout of FIG. 6A, so that they can receive and be bonded respectively to the signal, power and ground bumps attached to the corresponding pads on the die 62. In this arrangement according to the invention, all the pads associated with signal routing (e.g., 680) are in an array of two staggered rows at the perimeter of the array, and escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 630) as traces 681 in the uppermost metal layer of the substrate. As FIG. 6B shows, although the signal pads 680 have about the same pitch as the pads in the embodiment of FIG. 4, the signal traces 681 have about half the pitch as do the signal traces 481 of the embodiment of FIG. 4. That is, the escape density can be doubled for a given pad pitch. Signal pads and power pads on the substrate, which in this example are not at the perimeter of the array, are connected to deeper metal layers in the substrate by way of short traces and vias. In FIG. 6B, for illustration, power pads 640 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 641) through power vias (e.g., 642) to power traces in a metal layer beneath; and ground pads 660 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 661) through ground vias (e.g., 662) to power traces in a metal layer beneath.
FIG. 7A shows by way of example another embodiment of a die pad layout, generally at 700, according to the invention. The signal pads (e.g., 78) are in this example all arranged on the die surface 72 near the perimeter of the die, in a row parallel to the die edges 73. The signal pads are shown having about the same pitch as the pads in an embodiment such as in FIG. 3. Here, the power pads (e.g., 74) and ground pads (e.g., 76) are also arranged in a row, parallel to the die edge 73 and inboard of the row of signal pads 78. The power pads may, as illustrated here, alternate with the ground pads in the row; and all the pads may be formed more closely by staggering the pads in the inner row with the signal pads in the outer row.
Typically, the input/output circuitry in the active layer of the die is configured along the die perimeter, near one or more of the edges. Confining all the pads to rows near the perimeter of the die (forming a “pad ring”) allows a reduction in the die cost by reducing the amount of on-die routing, and more conventional chip design tools can be employed in constructing the die.
An arrangement of substrate pads according to the invention, and corresponding to the die pad layout of FIG. 7A is shown by way of example in a plan view generally at 702 in FIG. 7B. The signal pads (e.g., 780), power pads (e.g., 740), and ground pads (e.g., 760), are arranged on the substrate surface 720 in an array complementary to the die pad layout of FIG. 7A, so that they can receive and be bonded respectively to the signal, power and ground bumps attached to the corresponding pads on the die 72. In this arrangement according to the invention, all the pads associated with signal routing (e.g., 780) are in a row at the perimeter of the array, and escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 730) as traces 781 in the uppermost metal layer of the substrate. Ground pads and power pads on the substrate, which in this example are inboard of the signal pads near the perimeter of the array, are connected to deeper metal layers in the substrate by way of short traces and vias. In FIG. 7B, for illustration, power pads 740 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 741) through power vias (e.g., 742) to power traces in a metal layer beneath; and ground pads 760 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 761) through ground vias (e.g., 762) to power traces in a metal layer beneath.
In an arrangement generally as in FIGS. 7A and 7B, a small number of ground pads and/or a small number of power pads (that is, a small number of power/ground pads) can, in some embodiments, be situated in the outer row, nearer the die edge; and in the substrate ground pads and/or power pads can be arranged in a corresponding fashion. Configurations in which there are as many as 10% (more usually les than about 5%, still more usually 0% or less than about 2%) of ground and power pads in the outer row are within the invention, but locating power or ground pads in the outside row results in a reduction in the signal pad escape density. The signal pad escape density can be maximized according to the invention by minimizing the number of power or ground pads in the periphery of the pad, and in some preferred embodiments there are no power pads or ground pads in the outside row. Similarly, a small number of signal pads can be situated among the power and ground pads inward from the periphery of the die, and in the substrate the signal pads can be arranged in a corresponding fashion. However, such arrangements may require employing a lower (and in some deigns an additional) substrate layer, entailing the use of vias and increasing the signal path length.
As noted above, the signal pad escape density is maximized where the number of ground and/or power pads in the outer row are minimized and, accordingly the escape density can be at a maximum where there are no ground pads or power pads in the outer row. However, a signal pad that serves a particularly high frequency (high rf, for example) signal may have a ground pad adjacent on one side, or may be flanked on two sides by a signal pad and a ground pad, for example, for electromagnetic shielding of the signal. These present circumstances in which signal pad escape density may be traded off to a limited extent, and arranging power and/or ground pads on two or three sides of a signal pad near the periphery of the die may provide a useful compromise.
Still another embodiment of a die pad layout of the invention is shown by way of example generally at 800 in FIG. 8A. The signal pads (e.g., 88) are in this example as in the example of FIG. 7A all arranged on the die surface 82 near the perimeter of the die, in a row parallel to the die edges 83. The signal pads are shown having about the same pitch as the pads in an embodiment such as in FIG. 3. Here, the power pads (e.g., 84) and ground pads (e.g., 86) are arranged in a row, parallel to the die edge 83 and inboard of the row of signal pads 88. In this example, the power pads and grounds pads have been “depopulated”; that is, there are (in this example) about half as many power and ground pads as in the Example of FIG. 7A. The power pads may, as illustrated here, alternate with the ground pads in the row; and all the pads may be formed more closely by staggering the pads in the inner row with the signal pads in the outer row.
Depopulating the power and ground pads allows for a layout having much larger ground vias and power vias under the shadow of the die, as illustrated by way of example in FIG. 8B, showing an arrangement of substrate pads according to the invention, and corresponding to the die pad layout of FIG. 8A, in a plan view generally at 802. The signal pads (e.g., 880), power pads (e.g., 840), and ground pads (e.g., 860), are arranged on the substrate surface 820 in an array complementary to the die pad layout of FIG. 8A, so that they can receive and be bonded respectively to the signal, power and ground bumps attached to the corresponding pads on the die 82. In this arrangement according to the invention, all the pads associated with signal routing (e.g., 880) are in a row at the perimeter of the array, and escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 830) as traces 881 in the uppermost metal layer of the substrate. Ground pads and power pads on the substrate, which in this example are inboard of the signal pads near the perimeter of the array, are connected to deeper metal layers in the substrate by way of short traces and vias. In FIG. 8B, for illustration, power pads 840 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 841) through power vias (e.g., 842) to power traces in a metal layer beneath; and ground pads 860 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 861) through ground vias (e.g., 862) to power traces in a metal layer beneath.
The diameter of the ground and power vias is generally made about 2 to 3 times the line pitch. For greater power and ground via size, the alternating stubs can be of different lengths, so that the power and ground vias are in a staggered array as shown by way of example in FIG. 8B. Dimensions of some of the features of an exemplary embodiment as in FIG. 8B are as follows. For a signal line escape pitch, in this example, about 100 μm, an effective via pitch between the ground vias and power vias can be about 220 μm, and the via diameter can be as great as about 250 μm. Substrates having larger vias can be much less costly, and such a configuration can provide significant reductions in cost of the completed package.
Referring now to FIG. 9A, there is shown by way of example an embodiment of a die pad layout, generally at 900, according to the invention. The signal pads (e.g., 98) are in this example all arranged on the die surface 92 near the perimeter of the die, in a generally orthogonal array of two rows parallel to the die edges 93. The signal pads in each row are shown having about the same pitch as the pads in the outer row in the embodiment of FIG. 6, and the inner and outer rows are spaced somewhat farther apart than are adjacent pads in a single row embodiment such as in FIG. 3. There are, as a result, the same number of signal pads in the orthogonal perimeter array of FIG. 9A as in the staggered perimeter array of FIG. 6A. In the example of FIG. 9A, the orthogonal perimeter signal pitch array occupies slightly greater area than does the staggered perimeter signal pitch array of FIG. 6A; however, the pitch between nearest adjacent pads in the orthogonal array is less than the pitch between nearest adjacent pads in the staggered array, so that the interconnect geometries (pad pitch and pad diameter, and corresponding interconnect bumps or balls) may be greater, reducing manufacture costs.
The power pads (e.g., 94) and ground pads (e.g., 96) in the embodiment of FIG. 9A are arranged in an array (here having a central area free of pads) on an inboard area of the die surface, as in the example of FIGS. 3 and 6A.
An arrangement of substrate pads according to the invention, and corresponding to the die pad layout of FIG. 9A is shown by way of example in a plan view generally at 902 in FIG. 9B. The signal pads (e.g., 980), power pads (e.g., 940), and ground pads (e.g., 960), are arranged on the substrate surface 920 in an array complementary to the die pad layout of FIG. 9A, so that they can receive and be bonded respectively to the signal, power and ground bumps attached to the corresponding pads on the die 92. In this arrangement according to the invention, all the pads associated with signal routing (e.g., 980) are in an orthogonal array of two rows at the perimeter of the array, and escape routing for the signal pads on the perimeter of the array can directly cross beneath the die edge (indicated at 930) as traces 981 in the uppermost metal layer of the substrate. As FIG. 9B shows, the signal traces 981 have about the same pitch as do the signal traces 981 of the embodiment of FIG. 9B. Signal pads and power pads on the substrate, which in this example are not at the perimeter of the array, are connected to deeper metal layers in the substrate by way of short traces and vias. In FIG. 9B, for illustration, power pads 940 are connected by way of short traces (power “stubs” or “jogs”) (e.g., 941) through power vias (e.g., 942) to power traces in a metal layer beneath; and ground pads 960 are connected by way of short traces (ground “stubs” or “jogs”) (e.g., 961) through ground vias (e.g., 962) to power traces in a metal layer beneath.
Generally, as in other embodiments according to the invention, the signal lines in the embodiments of FIGS. 6B, 7B, 8B and 9B are routed from the signal pads, passing away from the die footprint, and all the power and ground lines are routed to vias beneath the die footprint. Signal traces can all be routed in a single upper metal layer on the substrate. Accordingly, no stubs or vias are required in the signal path, and parasitics in signal transmission are avoided. The signal traces can be made as close together as available techniques for trace formation allow, although as is well known if they are made too close signal interference may occur in adjacent lines. The signal pads may be made as close together as available techniques for trace formation and bump bonding allow.
The foregoing examples illustrate embodiments in which no ground or power interconnections are located among the signal interconnects nearest the perimeter of the die (and die footprint on the substrate); and in which no signal interconnects are located among the power and ground interconnections well within the core array about the middle of the die (and die footprint). As may be appreciated, in some circumstances it may be desirable to locate one or a few signal interconnections within the core array (usually, adjacent to ground interconnects) and, accordingly, to route one or a few signal lines in the substrate to a via beneath the die footprint, to connect with a lower metal layer in the substrate (or, usually less desirably, to route such signal lines in the upper metal layer of the substrate from well within the die footprint, and outward under the die edge). And, as may be appreciated, in some circumstances it may be desirable to locate one or a few power interconnections or, more usually, one or a few ground interconnections more peripherally, among the signal interconnections near the perimeter of the die and, accordingly, near the perimeter of the die footprint on the substrate. Just by way of example, it may be useful in some circuit designs to situate a clock signal interconnection nearer a ground interconnection. As may be appreciated from the foregoing, however, according to the invention all or substantially all the die signal pads are located in a row or in an array near the die perimeter; and all or substantially all the die power and ground pads are located inboard from substantially all the die signal pads. Particularly, the advantages of segregating signal pads near the perimeter from ground and power pads in the core can be significantly degraded as the number or proportion of nonsegregated pads increases. According to the invention, the proportion of signal pads that are not in a perimeter row or a perimeter array is usually less than about 10% of all signal pads, more usually less than about 5% of all signal pads, and still more usually zero % or in the range zero % to about 2% of all signal pads. And, according to the invention, the proportion of ground or power pads that are not inboard from the perimeter row or perimeter array of signal pads is usually less than about 10% of all power and ground pads, more usually less than about 5% of all power and ground pads, and still more usually zero % or in the range zero % to about 2% of all signal pads.
In the examples shown in the Figures., the signal pads are shown in a row or in an array along the entire perimeter of the die, that is, along all four edges of the rectangular (for example, square) die. In some embodiments the signal pads are arranged along fewer than all the die edges, and the advantages of the invention can be realized particularly in embodiments in which the signal pads are in a peripheral row or a peripheral array along any two or more of the four die edges.
According to the invention flip chip packages can be made using substrates having few layers, and circuitry on the various layers can be effectively allocated according to function, reducing substrate cost as well as improving performance.
Other embodiments are within the following claims.

Claims (43)

1. A semiconductor package, having a semiconductor chip mounted in a flip chip configuration on a substrate, the semiconductor chip having a die pad layout having signal pads disposed primarily in a perimeter region near an edge of the die, and having power/ground pads disposed primarily in an inboard region, wherein fewer than 10% of the power/ground pads are located within the perimeter region.
2. The package of claim 1 wherein the perimeter region consists essentially of a peripheral row generally parallel to a die edge.
3. The package of claim 1 wherein the perimeter region consists essentially of a peripheral array, generally parallel to a die edge.
4. The package of claim 3 wherein the signal pads are arranged primarily in at least two rows parallel to a die edge.
5. The package of claim 2 wherein the signal pads in adjacent rows are in a staggered arrangement.
6. The package of claim 2 wherein the signal pads in adjacent rows are in an orthogonal arrangement.
7. The package of claim 1 wherein the inboard region consists essentially of an array near the center of the die.
8. The package of claim 7 wherein the inboard region consists essentially of a rectangular array near the center of the die.
9. The package of claim 7 wherein a central area of the die has no pads.
10. The package of claim 1 wherein the power/ground pads are arranged primarily inboard from and near the signal pads.
11. The package of claim 1 wherein the power/ground pads are arranged primarily in a row parallel to a die edge inboard from and near the signal pads.
12. The package of claim 10 wherein the power/ground pads are arranged primarily in an array parallel to a die edge inboard from and near the signal pads.
13. The package of claim 1 wherein the power/ground pads are primarily arranged in at least two rows parallel to a die edge inboard from and near the signal pads.
14. The package of claim 1 wherein fewer than 5% of the power/ground pads are located within the perimeter region.
15. The package of claim 1 wherein fewer than 2% of the power/ground pads are located within the perimeter region.
16. The package of claim 1 wherein none of the power/ground pads is located within the perimeter region.
17. The package of claim 1 wherein fewer than 10% of the signal pads are located within the inboard region.
18. The package of claim 1 wherein fewer than 5% of the signal pads are located within the inboard region.
19. The package of claim 1 wherein fewer than 2% of the signal pads are located within the inboard region.
20. The package of claim 1 wherein none of the signal pads is located within the inboard region.
21. A semiconductor package comprising a semiconductor chip mounted on a substrate, the substrate comprising a die attach region including a die footprint, having signal pads located primarily in the margin of the die footprint, and having signal escape lines running in an upper metal layer outwardly and away from the die footprint, and having power pads and ground pads located primarily inwardly from the signal pads and ground and signal lines dropping through vias to lower metal layers, wherein fewer than 10% of the power/ground pads are located within the margin of the die footprint, and wherein fewer than 10% of the signal pads are located inwardly from the margin of the die footprint.
22. The package of claim 21 wherein the signal pads are arranged primarily in a row generally parallel to the edge of the die footprint.
23. The package of claim 21 wherein the signal pads are arranged primarily in an array.
24. The package of claim 21 wherein the signal pads are arranged in two or more rows generally parallel to the edge of the die footprint.
25. The package of claim 24 wherein the pads in adjacent rows are staggered.
26. The package of claim 24 wherein the pads in adjacent rows are arranged orthogonally.
27. The package of claim 21 wherein the power/ground pads are arranged primarily in an array near the center of the die attach region.
28. The package of claim 27 wherein the power/ground pads are arranged primarily in a rectangular array.
29. The package of claim 27 wherein a central area of the die attach region has no pads.
30. The package of claim 21 wherein the power/ground pads are arranged primarily inwardly from and near the signal pads.
31. The package of claim 21 wherein the power/ground pads are arranged primarily in a row parallel to a margin of the die footprint inward from and near the signal pads.
32. The package of claim 21 wherein the power/ground pads are arranged primarily in an array parallel to a margin of the die footprint inward from and near the signal pads.
33. The package of claim 32 wherein the power/ground pads are primarily arranged in at least two rows parallel to a margin of the die footprint inward from and near the signal pads.
34. The package of claim 33 wherein the ground/power pads in adjacent rows are in a staggered arrangement.
35. The package of claim 33 wherein the ground/power pads in adjacent rows are in an orthogonal arrangement.
36. A semiconductor package comprising a semiconductor chip mounted on a substrate, the substrate comprising a die attach region including a die footprint, having signal pads disposed primarily in a perimeter region of the die footprint, and having signal escape lines running in an upper metal layer outwardly and away from the die footprint, and having power/ground pads disposed primarily in an inboard region inward from the signal pads and ground and power lines dropping through vias to lower metal layers, wherein fewer than 10% of the power/ground pads are located within the perimeter region.
37. The package of claim 36 wherein fewer than 5% of the power/ground pads are located within the perimeter region.
38. The package of claim 36 wherein fewer than 2% of the power/ground pads are located within the perimeter region.
39. The package of claim 36 wherein none of the power/ground pads is located within the perimeter region.
40. The package of claim 36 wherein fewer than 10% of the signal pads are located within the inboard region.
41. The package of claim 36 wherein fewer than 5% of the signal pads are located within the inboard region.
42. The package of claim 36 wherein fewer than 2% of the signal pads are located within the inboard region.
43. The package of claim 36 wherein none of the signal pads is located within the inboard region.
US11/372,989 2003-11-08 2006-03-10 Flip chip interconnection pad layout Active 2026-03-22 US7605480B2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US11/372,989 US7605480B2 (en) 2003-11-08 2006-03-10 Flip chip interconnection pad layout
US12/432,137 US8129837B2 (en) 2003-11-08 2009-04-29 Flip chip interconnection pad layout
US12/959,709 US8853001B2 (en) 2003-11-08 2010-12-03 Semiconductor device and method of forming pad layout for flipchip semiconductor die
US14/503,086 US9780057B2 (en) 2003-11-08 2014-09-30 Semiconductor device and method of forming pad layout for flipchip semiconductor die

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US51843403P 2003-11-08 2003-11-08
US10/983,898 US7034391B2 (en) 2003-11-08 2004-11-08 Flip chip interconnection pad layout
US11/372,989 US7605480B2 (en) 2003-11-08 2006-03-10 Flip chip interconnection pad layout

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/983,898 Division US7034391B2 (en) 2003-11-08 2004-11-08 Flip chip interconnection pad layout

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/432,137 Continuation US8129837B2 (en) 2003-11-08 2009-04-29 Flip chip interconnection pad layout

Publications (2)

Publication Number Publication Date
US20060163715A1 US20060163715A1 (en) 2006-07-27
US7605480B2 true US7605480B2 (en) 2009-10-20

Family

ID=34590261

Family Applications (4)

Application Number Title Priority Date Filing Date
US10/983,898 Active US7034391B2 (en) 2003-11-08 2004-11-08 Flip chip interconnection pad layout
US11/372,755 Active US7372170B2 (en) 2003-11-08 2006-03-10 Flip chip interconnection pad layout
US11/372,989 Active 2026-03-22 US7605480B2 (en) 2003-11-08 2006-03-10 Flip chip interconnection pad layout
US12/432,137 Active US8129837B2 (en) 2003-11-08 2009-04-29 Flip chip interconnection pad layout

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US10/983,898 Active US7034391B2 (en) 2003-11-08 2004-11-08 Flip chip interconnection pad layout
US11/372,755 Active US7372170B2 (en) 2003-11-08 2006-03-10 Flip chip interconnection pad layout

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/432,137 Active US8129837B2 (en) 2003-11-08 2009-04-29 Flip chip interconnection pad layout

Country Status (4)

Country Link
US (4) US7034391B2 (en)
KR (1) KR101218011B1 (en)
TW (1) TWI358776B (en)
WO (1) WO2005048307A2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080088008A1 (en) * 2006-10-12 2008-04-17 Samsung Electronics Co., Ltd. Semiconductor package having pad arrangement
US20080174004A1 (en) * 2007-01-19 2008-07-24 Kazuyuki Nakagawa Semiconductor device using wiring substrate having a wiring structure reducing wiring disconnection
US20130264705A1 (en) * 2010-04-21 2013-10-10 Stats Chippac, Ltd. Semiconductor Device and Method of Forming Bump on Substrate to Prevent ELK ILD Delamination During Reflow Process
US11830840B2 (en) 2020-06-30 2023-11-28 Samsung Electronics Co., Ltd. Integrated chip and semiconductor package including the same

Families Citing this family (91)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6826827B1 (en) 1994-12-29 2004-12-07 Tessera, Inc. Forming conductive posts by selective removal of conductive material
US7043828B2 (en) * 2003-06-23 2006-05-16 Silicon Integrated Systems Corp. Tile-based routing method of a multi-layer circuit board
US20050121766A1 (en) * 2003-10-22 2005-06-09 Devnani Nurwati S. Integrated circuit and method of manufacturing an integrated circuit and package
US8853001B2 (en) * 2003-11-08 2014-10-07 Stats Chippac, Ltd. Semiconductor device and method of forming pad layout for flipchip semiconductor die
US7453157B2 (en) 2004-06-25 2008-11-18 Tessera, Inc. Microelectronic packages and methods therefor
FR2879813A1 (en) * 2004-12-17 2006-06-23 St Microelectronics Sa DEVICE FOR ELECTRICALLY CONNECTING A CHIP OF CIRCUITS INTEGRATED ON A MAIN PLATE
US7414322B2 (en) * 2005-07-29 2008-08-19 Lsi Corporation High speed interface design
US7670919B2 (en) * 2005-12-30 2010-03-02 Intel Corporation Integrated capacitors in package-level structures, processes of making same, and systems containing same
US8133762B2 (en) 2009-03-17 2012-03-13 Stats Chippac, Ltd. Semiconductor device and method of providing z-interconnect conductive pillars with inner polymer core
US8174119B2 (en) * 2006-11-10 2012-05-08 Stats Chippac, Ltd. Semiconductor package with embedded die
US8193034B2 (en) 2006-11-10 2012-06-05 Stats Chippac, Ltd. Semiconductor device and method of forming vertical interconnect structure using stud bumps
JP4956173B2 (en) 2006-12-19 2012-06-20 新光電気工業株式会社 Flip chip mounting board
US20080150101A1 (en) * 2006-12-20 2008-06-26 Tessera, Inc. Microelectronic packages having improved input/output connections and methods therefor
US7683483B2 (en) 2007-02-05 2010-03-23 Freescale Semiconductor, Inc. Electronic device with connection bumps
US7869225B2 (en) * 2007-04-30 2011-01-11 Freescale Semiconductor, Inc. Shielding structures for signal paths in electronic devices
US7679198B2 (en) * 2007-05-04 2010-03-16 Micron Technology, Inc. Circuit and method for interconnecting stacked integrated circuit dies
KR100852176B1 (en) 2007-06-04 2008-08-13 삼성전자주식회사 Printed circuit board and semiconductor module having the same
TWI357137B (en) * 2007-10-19 2012-01-21 Advanced Semiconductor Eng Flip chip package structure and carrier thereof
WO2009094024A1 (en) * 2008-01-23 2009-07-30 Freescale Semiconductor Inc. Electronic device with connection bumps
US8536458B1 (en) 2009-03-30 2013-09-17 Amkor Technology, Inc. Fine pitch copper pillar package and method
JP5340047B2 (en) * 2009-06-12 2013-11-13 パナソニック株式会社 Semiconductor integrated circuit device
IT1395368B1 (en) 2009-08-28 2012-09-14 St Microelectronics Srl ELECTROMAGNETIC SHIELD FOR THE TESTING OF INTEGRATED CIRCUITS
US9355951B2 (en) * 2009-08-28 2016-05-31 Marvell World Trade Ltd. Interconnect layouts for electronic assemblies
US8884422B2 (en) * 2009-12-31 2014-11-11 Stmicroelectronics Pte Ltd. Flip-chip fan-out wafer level package for package-on-package applications, and method of manufacture
JP5514560B2 (en) * 2010-01-14 2014-06-04 ルネサスエレクトロニクス株式会社 Semiconductor device
US20110193212A1 (en) * 2010-02-08 2011-08-11 Qualcomm Incorporated Systems and Methods Providing Arrangements of Vias
US8007287B1 (en) * 2010-03-22 2011-08-30 Tyco Electronics Corporation Connector system having contact overlapping vias
TWI387405B (en) * 2010-04-08 2013-02-21 Wistron Corp Printed circuit board
US8716873B2 (en) 2010-07-01 2014-05-06 United Test And Assembly Center Ltd. Semiconductor packages and methods of packaging semiconductor devices
US8901747B2 (en) 2010-07-29 2014-12-02 Mosys, Inc. Semiconductor chip layout
US9137903B2 (en) 2010-12-21 2015-09-15 Tessera, Inc. Semiconductor chip assembly and method for making same
US8492893B1 (en) 2011-03-16 2013-07-23 Amkor Technology, Inc. Semiconductor device capable of preventing dielectric layer from cracking
US20130003336A1 (en) * 2011-06-28 2013-01-03 Delphi Technologies, Inc. Machine placeable circuit board interposer
US8823165B2 (en) 2011-07-12 2014-09-02 Invensas Corporation Memory module in a package
US9013037B2 (en) 2011-09-14 2015-04-21 Stmicroelectronics Pte Ltd. Semiconductor package with improved pillar bump process and structure
US8436477B2 (en) 2011-10-03 2013-05-07 Invensas Corporation Stub minimization using duplicate sets of signal terminals in assemblies without wirebonds to package substrate
JP5887415B2 (en) 2011-10-03 2016-03-16 インヴェンサス・コーポレイション Stub minimization of multi-die wirebond assemblies with parallel windows
US8659143B2 (en) 2011-10-03 2014-02-25 Invensas Corporation Stub minimization for wirebond assemblies without windows
US8659141B2 (en) 2011-10-03 2014-02-25 Invensas Corporation Stub minimization using duplicate sets of terminals for wirebond assemblies without windows
EP2769409A1 (en) 2011-10-03 2014-08-27 Invensas Corporation Stub minimization for multi-die wirebond assemblies with orthogonal windows
US8525327B2 (en) * 2011-10-03 2013-09-03 Invensas Corporation Stub minimization for assemblies without wirebonds to package substrate
US8916481B2 (en) 2011-11-02 2014-12-23 Stmicroelectronics Pte Ltd. Embedded wafer level package for 3D and package-on-package applications, and method of manufacture
JP5919558B2 (en) * 2012-01-27 2016-05-18 パナソニックIpマネジメント株式会社 Multilayer printed circuit board
US9557370B2 (en) * 2012-02-10 2017-01-31 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of improving bump allocation for semiconductor devices and semiconductor devices with improved bump allocation
US9440135B2 (en) * 2012-05-29 2016-09-13 Zhuhai Advanced Chip Carriers & Electronic Substrate Solutions Technologies Co. Ltd. Multilayer electronic structures with integral vias extending in in-plane direction
US20130319731A1 (en) * 2012-05-30 2013-12-05 Sts Semiconductor & Telecommunications Co., Ltd. Printed circuit board of semiconductor package for decreasing noise by electromagnetic interference
US9368477B2 (en) 2012-08-27 2016-06-14 Invensas Corporation Co-support circuit panel and microelectronic packages
US9806011B2 (en) * 2012-12-06 2017-10-31 Intel Corporation Non-uniform substrate stackup
KR101971281B1 (en) * 2012-12-21 2019-04-22 에스케이하이닉스 주식회사 Package substrate and semiconductor package including the same
US10433421B2 (en) * 2012-12-26 2019-10-01 Intel Corporation Reduced capacitance land pad
US9554453B2 (en) * 2013-02-26 2017-01-24 Mediatek Inc. Printed circuit board structure with heat dissipation function
US9536850B2 (en) * 2013-03-08 2017-01-03 Taiwan Semiconductor Manufacturing Company, Ltd. Package having substrate with embedded metal trace overlapped by landing pad
US9070423B2 (en) 2013-06-11 2015-06-30 Invensas Corporation Single package dual channel memory with co-support
US9005674B1 (en) * 2013-07-01 2015-04-14 The Procter & Gamble Company Method of improving the appearance of aging skin
US20150221592A1 (en) * 2014-02-03 2015-08-06 Chetan Verma Semiconductor device with package-level decoupling capacitors formed with bond wires
JP6458801B2 (en) 2014-06-27 2019-01-30 ソニー株式会社 Semiconductor device and manufacturing method thereof
TWI529396B (en) * 2014-07-18 2016-04-11 Mpi Corp Probe card and its transfer circuit board and signal feed structure
US9281296B2 (en) 2014-07-31 2016-03-08 Invensas Corporation Die stacking techniques in BGA memory package for small footprint CPU and memory motherboard design
US9691437B2 (en) 2014-09-25 2017-06-27 Invensas Corporation Compact microelectronic assembly having reduced spacing between controller and memory packages
KR102339899B1 (en) * 2014-12-12 2021-12-15 삼성전자주식회사 Semiconductor package, module substrate and semiconductor package module having the same
US9379079B1 (en) * 2014-12-29 2016-06-28 Mediatek Inc. Flip chip scheme and method of forming flip chip scheme
KR102398958B1 (en) * 2015-04-27 2022-05-17 삼성전자주식회사 Wireless power transfer device
KR102450326B1 (en) * 2015-10-06 2022-10-05 삼성전자주식회사 Semiconductor chip, method for fabricating the same, and semiconductor package comprising the same
US9484080B1 (en) 2015-11-09 2016-11-01 Invensas Corporation High-bandwidth memory application with controlled impedance loading
CN105374694B (en) * 2015-12-04 2020-09-01 上海兆芯集成电路有限公司 Chip device and bump configuration method thereof
US9679613B1 (en) 2016-05-06 2017-06-13 Invensas Corporation TFD I/O partition for high-speed, high-density applications
US10109570B2 (en) 2016-09-21 2018-10-23 Intel Corporation Radial solder ball pattern for attaching semiconductor and micromechanical chips
TWI622150B (en) * 2017-09-08 2018-04-21 瑞昱半導體股份有限公司 Electronic device package and circuit layout structure
US10475736B2 (en) * 2017-09-28 2019-11-12 Intel Corporation Via architecture for increased density interface
US10276523B1 (en) * 2017-11-17 2019-04-30 General Electric Company Semiconductor logic device and system and method of embedded packaging of same
US10566301B2 (en) 2017-11-17 2020-02-18 General Electric Company Semiconductor logic device and system and method of embedded packaging of same
US10396053B2 (en) * 2017-11-17 2019-08-27 General Electric Company Semiconductor logic device and system and method of embedded packaging of same
US10211141B1 (en) * 2017-11-17 2019-02-19 General Electric Company Semiconductor logic device and system and method of embedded packaging of same
US10021784B1 (en) * 2017-12-19 2018-07-10 Powertech Technology Inc. Electronic device and electronic circuit board thereof
WO2019183983A1 (en) * 2018-03-31 2019-10-03 华为技术有限公司 Semiconductor package structure and packaging method therefor
TWI677065B (en) * 2018-06-13 2019-11-11 瑞昱半導體股份有限公司 Electronic apparatus and circuit board
CN110620101B (en) * 2018-06-20 2022-11-04 瑞昱半导体股份有限公司 Master control element and circuit substrate
KR102620865B1 (en) * 2018-12-03 2024-01-04 에스케이하이닉스 주식회사 Semiconductor package
KR102538705B1 (en) 2018-12-04 2023-06-01 에스케이하이닉스 주식회사 Semiconductor package
US11569161B2 (en) * 2019-01-29 2023-01-31 Intel Corporation Integrated memory coplanar transmission line package having ground path that brackets data path to extend memory speeds
US11088100B2 (en) * 2019-02-21 2021-08-10 Powertech Technology Inc. Semiconductor package and manufacturing method thereof
CN112736053A (en) * 2019-10-14 2021-04-30 瑞昱半导体股份有限公司 Chip packaging module
CN112768426B (en) * 2019-10-21 2022-07-26 苏州能讯高能半导体有限公司 Multi-chip module
CN112768425B (en) * 2019-10-21 2022-08-09 苏州能讯高能半导体有限公司 Multi-chip module
KR20210098565A (en) * 2020-01-31 2021-08-11 에스케이하이닉스 주식회사 Package substrate having power trace pattern and ground trace pattern, and semiconductor package including the same
US11688686B2 (en) 2020-07-14 2023-06-27 Samsung Electronics Co., Ltd. Semiconductor device including an input/output circuit
CN112242375A (en) * 2020-10-19 2021-01-19 Oppo广东移动通信有限公司 Chip and electronic device
CN112435985B (en) * 2020-11-19 2023-04-28 Oppo广东移动通信有限公司 Chip and chip power supply network
TWI769063B (en) * 2021-03-25 2022-06-21 嘉雨思科技股份有限公司 Signal transmission circuit packaging structure
TWI777570B (en) * 2021-05-21 2022-09-11 嘉雨思科技股份有限公司 Signal transmission circuit packaging structure
CN117059606B (en) * 2023-10-11 2024-01-23 芯耀辉科技有限公司 Semiconductor packaging structure and forming method thereof

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5459634A (en) * 1989-05-15 1995-10-17 Rogers Corporation Area array interconnect device and method of manufacture thereof
US5606358A (en) * 1991-12-23 1997-02-25 Eastman Kodak Company Light-emitting diode printhead
US5633785A (en) * 1994-12-30 1997-05-27 University Of Southern California Integrated circuit component package with integral passive component
US6111756A (en) * 1998-09-11 2000-08-29 Fujitsu Limited Universal multichip interconnect systems
US6407462B1 (en) * 2000-12-30 2002-06-18 Lsi Logic Corporation Irregular grid bond pad layout arrangement for a flip chip package
US6433441B1 (en) * 1999-07-09 2002-08-13 Nec Corporation Area array type semiconductor device
US6462274B1 (en) * 1998-10-31 2002-10-08 Amkor Technology, Inc. Chip-scale semiconductor package of the fan-out type and method of manufacturing such packages
US6671865B1 (en) * 2001-11-27 2003-12-30 Lsi Logic Corporation High density input output
US6713686B2 (en) * 2002-01-18 2004-03-30 International Business Machines Corporation Apparatus and method for repairing electronic packages
US6769108B2 (en) 2002-03-14 2004-07-27 International Business Machines Corporation Triangular assignment of pins used for diagonal interconnections between diagonal chips in a multi-chip module
US6789108B1 (en) * 2000-04-14 2004-09-07 Tmx Interactive Method and apparatus for dissemination of rich media

Family Cites Families (66)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH04355933A (en) 1991-02-07 1992-12-09 Nitto Denko Corp Packaging structure of flip chip
JP2678958B2 (en) * 1992-03-02 1997-11-19 カシオ計算機株式会社 Film wiring board and manufacturing method thereof
US5314651A (en) * 1992-05-29 1994-05-24 Texas Instruments Incorporated Fine-grain pyroelectric detector material and method
US5386624A (en) * 1993-07-06 1995-02-07 Motorola, Inc. Method for underencapsulating components on circuit supporting substrates
US5508561A (en) * 1993-11-15 1996-04-16 Nec Corporation Apparatus for forming a double-bump structure used for flip-chip mounting
US5519580A (en) * 1994-09-09 1996-05-21 Intel Corporation Method of controlling solder ball size of BGA IC components
JP3353508B2 (en) * 1994-12-20 2002-12-03 ソニー株式会社 Printed wiring board and electronic device using the same
US5650595A (en) * 1995-05-25 1997-07-22 International Business Machines Corporation Electronic module with multiple solder dams in soldermask window
US5710071A (en) * 1995-12-04 1998-01-20 Motorola, Inc. Process for underfilling a flip-chip semiconductor device
KR0182073B1 (en) * 1995-12-22 1999-03-20 황인길 Method of manufacturing semiconductor chip scale semiconductor package
US5889326A (en) * 1996-02-27 1999-03-30 Nec Corporation Structure for bonding semiconductor device to substrate
JPH09260552A (en) * 1996-03-22 1997-10-03 Nec Corp Mounting structure of semiconductor chip
KR100216839B1 (en) * 1996-04-01 1999-09-01 김규현 Solder ball land structure of bga semiconductor package
US6121689A (en) * 1997-07-21 2000-09-19 Miguel Albert Capote Semiconductor flip-chip package and method for the fabrication thereof
JP3500032B2 (en) 1997-03-13 2004-02-23 日本特殊陶業株式会社 Wiring board and method of manufacturing the same
JP3346263B2 (en) * 1997-04-11 2002-11-18 イビデン株式会社 Printed wiring board and manufacturing method thereof
WO1999000842A1 (en) * 1997-06-26 1999-01-07 Hitachi Chemical Company, Ltd. Substrate for mounting semiconductor chips
JPH1126919A (en) * 1997-06-30 1999-01-29 Fuji Photo Film Co Ltd Printed wiring board
US6335571B1 (en) * 1997-07-21 2002-01-01 Miguel Albert Capote Semiconductor flip-chip package and method for the fabrication thereof
US6448665B1 (en) * 1997-10-15 2002-09-10 Kabushiki Kaisha Toshiba Semiconductor package and manufacturing method thereof
JP3819576B2 (en) * 1997-12-25 2006-09-13 沖電気工業株式会社 Semiconductor device and manufacturing method thereof
US6324754B1 (en) * 1998-03-25 2001-12-04 Tessera, Inc. Method for fabricating microelectronic assemblies
US6329605B1 (en) * 1998-03-26 2001-12-11 Tessera, Inc. Components with conductive solder mask layers
JP4151136B2 (en) * 1998-06-15 2008-09-17 松下電器産業株式会社 Substrate, semiconductor device and manufacturing method thereof
JP2000031204A (en) 1998-07-07 2000-01-28 Ricoh Co Ltd Manufacture of semiconductor package
JP2000133672A (en) * 1998-10-28 2000-05-12 Seiko Epson Corp Semiconductor device, its manufacture, circuit board, and electronic apparatus
JP3346320B2 (en) * 1999-02-03 2002-11-18 カシオ計算機株式会社 Semiconductor device and manufacturing method thereof
JP2001068836A (en) * 1999-08-27 2001-03-16 Mitsubishi Electric Corp Printed wiring board and semicondcutor module, and manufacture thereof
TW429492B (en) * 1999-10-21 2001-04-11 Siliconware Precision Industries Co Ltd Ball grid array package and its fabricating method
US6774474B1 (en) * 1999-11-10 2004-08-10 International Business Machines Corporation Partially captured oriented interconnections for BGA packages and a method of forming the interconnections
US6433411B1 (en) * 2000-05-22 2002-08-13 Agere Systems Guardian Corp. Packaging micromechanical devices
US6573610B1 (en) * 2000-06-02 2003-06-03 Siliconware Precision Industries Co., Ltd. Substrate of semiconductor package for flip chip package
US6787918B1 (en) * 2000-06-02 2004-09-07 Siliconware Precision Industries Co., Ltd. Substrate structure of flip chip package
US6201305B1 (en) * 2000-06-09 2001-03-13 Amkor Technology, Inc. Making solder ball mounting pads on substrates
JP4240781B2 (en) 2000-08-24 2009-03-18 三菱電機株式会社 Multiplexing equipment for mobile objects
JP3554533B2 (en) * 2000-10-13 2004-08-18 シャープ株式会社 Chip-on-film tape and semiconductor device
US6818545B2 (en) * 2001-03-05 2004-11-16 Megic Corporation Low fabrication cost, fine pitch and high reliability solder bump
US8158508B2 (en) * 2001-03-05 2012-04-17 Megica Corporation Structure and manufacturing method of a chip scale package
US7242099B2 (en) * 2001-03-05 2007-07-10 Megica Corporation Chip package with multiple chips connected by bumps
JP2002299512A (en) * 2001-03-30 2002-10-11 Nec Corp Semiconductor device and manufacturing method thereof
TW507341B (en) * 2001-11-01 2002-10-21 Siliconware Precision Industries Co Ltd Substrate capable of preventing delamination of chip and semiconductor encapsulation having such a substrate
US6870276B1 (en) * 2001-12-26 2005-03-22 Micron Technology, Inc. Apparatus for supporting microelectronic substrates
JP2003273145A (en) * 2002-03-12 2003-09-26 Sharp Corp Semiconductor device
US6780673B2 (en) * 2002-06-12 2004-08-24 Texas Instruments Incorporated Method of forming a semiconductor device package using a plate layer surrounding contact pads
US6671862B1 (en) * 2002-08-07 2003-12-30 Hewlett-Packard Development Company, L.P. Method and apparatus for simplifying a circuit model
JP2004095923A (en) * 2002-09-02 2004-03-25 Murata Mfg Co Ltd Mounting board and electronic device using the same
JP2004111676A (en) * 2002-09-19 2004-04-08 Toshiba Corp Semiconductor device, manufacturing method thereof, and member for semiconductor package
US7173342B2 (en) * 2002-12-17 2007-02-06 Intel Corporation Method and apparatus for reducing electrical interconnection fatigue
JP4114483B2 (en) 2003-01-10 2008-07-09 セイコーエプソン株式会社 Semiconductor chip mounting method, semiconductor mounting substrate, electronic device and electronic equipment
US6774497B1 (en) * 2003-03-28 2004-08-10 Freescale Semiconductor, Inc. Flip-chip assembly with thin underfill and thick solder mask
US20040232562A1 (en) * 2003-05-23 2004-11-25 Texas Instruments Incorporated System and method for increasing bump pad height
US6849944B2 (en) * 2003-05-30 2005-02-01 Texas Instruments Incorporated Using a supporting structure to control collapse of a die towards a die pad during a reflow process for coupling the die to the die pad
US6888255B2 (en) * 2003-05-30 2005-05-03 Texas Instruments Incorporated Built-up bump pad structure and method for same
TW572361U (en) * 2003-06-03 2004-01-11 Via Tech Inc Flip-chip package carrier
TWI227556B (en) * 2003-07-15 2005-02-01 Advanced Semiconductor Eng Chip structure
TWI241702B (en) * 2003-07-28 2005-10-11 Siliconware Precision Industries Co Ltd Ground pad structure for preventing solder extrusion and semiconductor package having the ground pad structure
KR100523330B1 (en) * 2003-07-29 2005-10-24 삼성전자주식회사 BGA semiconductor package with solder ball land structure mixed SMD and NSMD types
TWI234258B (en) * 2003-08-01 2005-06-11 Advanced Semiconductor Eng Substrate with reinforced structure of contact pad
TWI241675B (en) * 2003-08-18 2005-10-11 Siliconware Precision Industries Co Ltd Chip carrier for semiconductor chip
KR100541394B1 (en) * 2003-08-23 2006-01-10 삼성전자주식회사 NSMD type substrate for ball grid array package and manufacturing method thereof
US7271484B2 (en) * 2003-09-25 2007-09-18 Infineon Technologies Ag Substrate for producing a soldering connection
JP3877717B2 (en) * 2003-09-30 2007-02-07 三洋電機株式会社 Semiconductor device and manufacturing method thereof
JP2005109187A (en) * 2003-09-30 2005-04-21 Tdk Corp Flip chip packaging circuit board and its manufacturing method, and integrated circuit device
US7294929B2 (en) * 2003-12-30 2007-11-13 Texas Instruments Incorporated Solder ball pad structure
US7224073B2 (en) * 2004-05-18 2007-05-29 Ultratera Corporation Substrate for solder joint
US7057284B2 (en) * 2004-08-12 2006-06-06 Texas Instruments Incorporated Fine pitch low-cost flip chip substrate

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5459634A (en) * 1989-05-15 1995-10-17 Rogers Corporation Area array interconnect device and method of manufacture thereof
US5606358A (en) * 1991-12-23 1997-02-25 Eastman Kodak Company Light-emitting diode printhead
US5633785A (en) * 1994-12-30 1997-05-27 University Of Southern California Integrated circuit component package with integral passive component
US6111756A (en) * 1998-09-11 2000-08-29 Fujitsu Limited Universal multichip interconnect systems
US6462274B1 (en) * 1998-10-31 2002-10-08 Amkor Technology, Inc. Chip-scale semiconductor package of the fan-out type and method of manufacturing such packages
US6433441B1 (en) * 1999-07-09 2002-08-13 Nec Corporation Area array type semiconductor device
US6789108B1 (en) * 2000-04-14 2004-09-07 Tmx Interactive Method and apparatus for dissemination of rich media
US6407462B1 (en) * 2000-12-30 2002-06-18 Lsi Logic Corporation Irregular grid bond pad layout arrangement for a flip chip package
US6671865B1 (en) * 2001-11-27 2003-12-30 Lsi Logic Corporation High density input output
US6713686B2 (en) * 2002-01-18 2004-03-30 International Business Machines Corporation Apparatus and method for repairing electronic packages
US6769108B2 (en) 2002-03-14 2004-07-27 International Business Machines Corporation Triangular assignment of pins used for diagonal interconnections between diagonal chips in a multi-chip module

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080088008A1 (en) * 2006-10-12 2008-04-17 Samsung Electronics Co., Ltd. Semiconductor package having pad arrangement
US20080174004A1 (en) * 2007-01-19 2008-07-24 Kazuyuki Nakagawa Semiconductor device using wiring substrate having a wiring structure reducing wiring disconnection
US7786569B2 (en) * 2007-01-19 2010-08-31 Renesas Technology Corp. Semiconductor device using wiring substrate having a wiring structure reducing wiring disconnection
US20130264705A1 (en) * 2010-04-21 2013-10-10 Stats Chippac, Ltd. Semiconductor Device and Method of Forming Bump on Substrate to Prevent ELK ILD Delamination During Reflow Process
US8884339B2 (en) * 2010-04-21 2014-11-11 Stats Chippac, Ltd. Semiconductor device with bump formed on substrate to prevent ELK ILD delamination during reflow process
US11830840B2 (en) 2020-06-30 2023-11-28 Samsung Electronics Co., Ltd. Integrated chip and semiconductor package including the same

Also Published As

Publication number Publication date
KR20070010112A (en) 2007-01-22
WO2005048307A2 (en) 2005-05-26
US7034391B2 (en) 2006-04-25
US20050098886A1 (en) 2005-05-12
WO2005048307A3 (en) 2009-04-02
TW200522237A (en) 2005-07-01
US8129837B2 (en) 2012-03-06
US20060170093A1 (en) 2006-08-03
US7372170B2 (en) 2008-05-13
US20060163715A1 (en) 2006-07-27
TWI358776B (en) 2012-02-21
US20090206493A1 (en) 2009-08-20
KR101218011B1 (en) 2013-01-02

Similar Documents

Publication Publication Date Title
US7605480B2 (en) Flip chip interconnection pad layout
US5686764A (en) Flip chip package with reduced number of package layers
US6650014B2 (en) Semiconductor device
US6861740B2 (en) Flip-chip die and flip-chip package substrate
US9136238B2 (en) Low-noise flip-chip packages and flip chips thereof
KR102517464B1 (en) Semiconductor package include bridge die spaced apart semiconductor die
US8450843B2 (en) Semiconductor device and method for designing the same
US7023097B2 (en) FBGA arrangement
US11302624B2 (en) Signal routing in integrated circuit packaging
US7095107B2 (en) Ball assignment schemes for integrated circuit packages
US8198724B1 (en) Integrated circuit device having a multi-layer substrate and a method of enabling signals to be routed in a multi-layer substrate
US6768206B2 (en) Organic substrate for flip chip bonding
US5650660A (en) Circuit pattern for a ball grid array integrated circuit package
US5691569A (en) Integrated circuit package that has a plurality of staggered pins
US7105926B2 (en) Routing scheme for differential pairs in flip chip substrates
US20200373224A1 (en) Through-silicon vias and decoupling capacitance
CN116666349A (en) Semiconductor packaging structure
JP2000299401A (en) Grid array package, printed wiring board and electronic device

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT, HONG KONG

Free format text: SECURITY INTEREST;ASSIGNORS:STATS CHIPPAC, INC.;STATS CHIPPAC LTD.;REEL/FRAME:036288/0748

Effective date: 20150806

Owner name: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY

Free format text: SECURITY INTEREST;ASSIGNORS:STATS CHIPPAC, INC.;STATS CHIPPAC LTD.;REEL/FRAME:036288/0748

Effective date: 20150806

AS Assignment

Owner name: STATS CHIPPAC PTE. LTE., SINGAPORE

Free format text: CHANGE OF NAME;ASSIGNOR:STATS CHIPPAC LTD.;REEL/FRAME:038378/0343

Effective date: 20160329

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: STATS CHIPPAC, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT;REEL/FRAME:052938/0305

Effective date: 20190503

Owner name: STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CHIPPAC LTD., SINGAPORE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT;REEL/FRAME:052938/0305

Effective date: 20190503

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12