US7397314B2 - Redundant clock source - Google Patents

Redundant clock source Download PDF

Info

Publication number
US7397314B2
US7397314B2 US10/241,014 US24101402A US7397314B2 US 7397314 B2 US7397314 B2 US 7397314B2 US 24101402 A US24101402 A US 24101402A US 7397314 B2 US7397314 B2 US 7397314B2
Authority
US
United States
Prior art keywords
waveform
oscillator
filter
output
clock
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US10/241,014
Other versions
US20040046613A1 (en
Inventor
Daniel Wissell
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hewlett Packard Enterprise Development LP
Original Assignee
Hewlett Packard Development Co LP
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hewlett Packard Development Co LP filed Critical Hewlett Packard Development Co LP
Priority to US10/241,014 priority Critical patent/US7397314B2/en
Assigned to COMPAQ INFORMATION TECHNOLOGIES GROUP, L.P. reassignment COMPAQ INFORMATION TECHNOLOGIES GROUP, L.P. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WISSELL, DAVID
Publication of US20040046613A1 publication Critical patent/US20040046613A1/en
Assigned to HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P. reassignment HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: COMPAQ INFORMATION TECHNOLOGIES GROUP LP
Application granted granted Critical
Publication of US7397314B2 publication Critical patent/US7397314B2/en
Assigned to HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP reassignment HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P.
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H7/00Multiple-port networks comprising only passive electrical elements as network components
    • H03H7/48Networks for connecting several sources or loads, working on the same frequency or frequency band, to a common load or source
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H7/00Multiple-port networks comprising only passive electrical elements as network components
    • H03H7/01Frequency selective two-port networks
    • H03H7/0115Frequency selective two-port networks comprising only inductors and capacitors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H7/00Multiple-port networks comprising only passive electrical elements as network components
    • H03H7/01Frequency selective two-port networks
    • H03H7/17Structural details of sub-circuits of frequency selective networks
    • H03H7/1741Comprising typical LC combinations, irrespective of presence and location of additional resistors
    • H03H7/1775Parallel LC in shunt or branch path
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/16Error detection or correction of the data by redundancy in hardware
    • G06F11/1604Error detection or correction of the data by redundancy in hardware where the fault affects the clock signals of a processing unit and the redundancy is at or within the level of clock signal generation hardware
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/16Error detection or correction of the data by redundancy in hardware
    • G06F11/20Error detection or correction of the data by redundancy in hardware using active fault-masking, e.g. by switching out faulty elements or by switching in spare elements

Definitions

  • This invention is related to a stable, reliable clock source for digital systems. More particularly, it is related to a clock source, comprising multiple oscillators, that continues to provide a stable clock signal if one of the oscillators fails.
  • the various circuits of digital data processing systems operate in synchronization with a clock signal that is usually provided by a central (master) clock. Consequently if this clock fails, the entire system will fail. Attempts have been made to provide a master clock comprising multiple oscillators, where, if an oscillator fails, another oscillator will be switched in to provide the clock signal. However, this arrangement also leads to system failure because the switching causes an unacceptable phase change in the clock signal. Specifically, the system will fail if an edge in the master clock signal arrives either too soon or too late.
  • This invention is directed to the ability to provide a phase-stable clock signal even if one of the oscillators fails.
  • This invention provides a clock signal that is derived from two oscillators and whose phase is retained if there is a failure of an oscillator that provides the clock signal, thus guaranteeing a continuous clock signal.
  • the ability of the clock source to retain the phase of the clock signal is achieved by passing the oscillator outputs through a resonant filter having a narrow bandwidth.
  • the output of the filter changes relatively slowly even when there is a sudden change in the filter input. Specifically, the phase of the filter output changes slowly in response to a sudden change in the phase of the input. Therefore, the timing of the clock edges that are derived from the clock source changes slowly and the system components can thus follow the slow change in clock edge timing resulting from the temporary loss of an oscillator output within the clock source.
  • the waveforms from both oscillators are combined in an analog summer, whose output is applied to the resonant filter. At least one of the oscillator outputs is filtered so as to produce two different inputs waveforms. The waveforms are selected so that, regardless of their relative phase, the summer provides a substantial output at the required oscillator frequency. If one of the oscillators fails, the output of the other oscillator exclusively generates the clock signal until the failed oscillator is replaced. The removal and subsequent introduction of a replacement oscillator result in phase changes at the output of the analog summer. However, as discussed above, the resonant filter prevents this phase change from unduly affecting the phase of the clock signal.
  • a multiplexer is used to choose between the output of a primary oscillator and the output of a redundant oscillator to be passed to the resonant filter.
  • the primary output signal is also applied to a clock output detector, which, in turn, supplies a control signal input to the multiplexer. If the detector determines that the primary oscillator is working correctly, it controls the multiplexer to choose the primary signal. On the other hand, if the detector senses failure of the primary oscillator, it switches the multiplexer to pass the redundant signal. The primary oscillator can be then replaced, after which the multiplexer again selects the output from the primary oscillator. As discussed above, the resonant filter prevents the switching of the source signal from unduly changing the phase of the clock signal.
  • FIG. 1 is a block diagram of the preferred embodiment of the redundant clock source
  • FIG. 2 is a circuit diagram of the preferred embodiment of the redundant clock
  • FIG. 3 is an idealized graph showing the first and second waveforms and their sum in the preferred embodiment, the first and second waveforms being in phase;
  • FIG. 4 is an idealized graph showing the first and second waveforms and their sum in the preferred embodiment, the first and second waveforms being 180 degrees out of phase;
  • FIG. 5 is a block diagram of a second embodiment of the redundant clock.
  • FIG. 6 is a block diagram of yet another embodiment of the invention measure and switching blocks
  • a redundant clock source 8 includes oscillator units 10 and 20 that nominally operate at the same frequency.
  • the outputs of the oscillator units 10 and 20 are summed by an analog summer 30 , whose output is then passed to a resonant filter 40 .
  • An output buffer 50 converts the filter output to a square-wave master clock signal.
  • the waveforms produced by oscillator units 10 and 20 are different so that regardless of their relative phases, the summed waveform has a substantial component at the oscillator frequency.
  • FIG. 2 shows the preferred embodiment of the invention.
  • Oscillator unit 10 comprises a square-wave oscillator 11 and a low pass filter 12 coupled by a DC blocking capacitor 13 .
  • the filter 12 comprises series inductors 17 and 18 and shunt capacitors 14 , 15 and 16 .
  • the values of the capacitors 14 , 15 and 16 , and the inductors 17 and 18 are such that the output of the filter has a largely sine-wave-like waveform.
  • the oscillator unit 20 includes a square-wave oscillator 21 and an impedance matching network 22 , which is effectively an allpass filter, coupled by a DC blocking capacitor 23 .
  • the impedance matching network 22 comprises resistors 24 , 25 and 26 . Consequently, a square-wave signal is delivered by the network 22 to the summer 30 .
  • the outputs of the oscillator units 10 and 20 are applied to the primary windings 33 and 35 of transformers 31 and 32 respectively, of summer 30 .
  • the secondary windings 34 and 36 are connected at a summing junction 37 , where the waveforms provided by the filter 12 and network 22 are combined before being passed to the resonant filter 40 .
  • a summing junction 37 where the waveforms provided by the filter 12 and network 22 are combined before being passed to the resonant filter 40 .
  • the preferred resonant filter 40 is a two-section bandpass filter coupled by a capacitor 44 .
  • One section comprises the parallel combination of an inductor 42 and a capacitor 43 .
  • the other section comprises the parallel combination of an inductor 45 and a capacitor 46 .
  • the resonant filter 40 passes only a narrow band encompassing the nominal oscillator frequency and thus removes unwanted frequency components produced by summer 30 .
  • the phase of the output of the filter 40 changes relatively slowly even if there is a sudden phase change in signal applied to the filter.
  • the output buffer 50 uses the signal generated by the resonant filter 40 to construct a clock signal.
  • the buffer 50 comprises an operational amplifier 59 , series capacitors 51 and 52 , resistors 53 and 54 and a voltage source 55 .
  • the voltage source 55 adds a DC component to the analog waveform produced by the resonant filter 60 so that a clock signal with a swing between 0 and a positive voltage is produced by the buffer.
  • Operational amplifier 59 is configured to function as a zero-crossing detector.
  • FIG. 3 illustrates simplified waveforms at various points in the clock source of FIG. 2 when the oscillator 11 and 21 are in phase with each other.
  • the input waveforms 62 and 64 depict the outputs of the network 22 ( FIG. 2 ) and lowpass filter 12 ( FIG. 2 )
  • the waveform 66 is the sum of the waveforms 62 and 64 at the summing junction 37 ( FIG. 2 ).
  • Waveform 68 represents the a clock signal 68 is produced by the buffer 50 ( FIG. 2 ).
  • FIG. 4 illustrates the corresponding waveforms 62 and 64 when the oscillators are 180 degrees out of phase.
  • the waveform 66 ′ which is the waveforms 62 ′ and 64 ′, clearly includes a substantial component at the frequency of the oscillators 11 and 21 ( FIG. 2 ).
  • the resonant filter 40 FIG. 2
  • the buffer 50 FIG. 2
  • the summer 30 ( FIG. 2 ) will still apply to the filter 40 ( FIG. 2 ) a signal containing a significant component at the oscillator frequency. There will, in general, be an abrupt change in the phase of that signal. However, the phase of the output of the filter 40 ( FIG. 2 ) will change gradually, so that the phase of the output clock signal changes within the tolerance limits of the circuitry clocked by that signal.
  • FIG. 5 shows RMS Power/Frequency Monitoring Unit 72 and 74 and switches 76 and 78 and their interaction with the preferred embodiment.
  • Unit 72 receives the output of oscillator unit 10 .
  • the switch 76 is connected between oscillator unit 10 and summer 30 .
  • Monitoring Unit 72 senses divergence beyond a tolerable limit. In such case, a signal is sent to switch 76 to disconnect the oscillator unit 10 from the summer 30 , and an alarm signal is sent to the user indicating that the oscillator of the Unit 72 needs to be replaced.
  • Monitoring Unit 74 and switch 78 operate similarly on oscillator unit 20 .
  • FIG. 6 depicts a second embodiment of the invention.
  • This embodiment also has primary and redundant oscillators 11 and 21 connected as alternate inputs to a multiplexer 82 .
  • a clock output detector 84 is used to determine from the output of primary oscillator 11 if primary oscillator 11 functions correctly. If primary oscillator 10 functions correctly, detector 84 sends a control signal to the multiplexer 82 to select the primary oscillator 11 . If primary oscillator 11 fails, the detector 84 detects the failure and sends a control signal to the multiplexer 82 to choose the redundant oscillator 21 .
  • the output of the multiplexer 82 is passed through a buffer 86 before it is passed to resonant filter 88 .
  • the resonant filter 88 has a very narrow bandpass filter which responds slowly to phase changes and so the phase change caused by the switching does not cause a disruption to the clock signal output.
  • the Q factor of resonant filter 88 is higher than that of the resonant filter 40 (see FIG. 2 ) of the preferred embodiment.
  • Buffer 50 is then responsible for generating the clock signal from the clock edges produced by the resonant filter 88 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)

Abstract

A redundant clock source provides a stable clock source for digital system. The clock source uses two oscillators to generate a clock signal. If one of the oscillators fails, the clock signal is generated from the other oscillator until the failed oscillator is replaced. Special filtering of the waveforms produced by the oscillators makes the clock source is resistant to jitter from the oscillators and transients that occur when an oscillator fails. This allows the clock source to not only use a redundant oscillator in an attempt to eliminate a single point of failure, but to also provide a stable clock signal even if one oscillator fails.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention is related to a stable, reliable clock source for digital systems. More particularly, it is related to a clock source, comprising multiple oscillators, that continues to provide a stable clock signal if one of the oscillators fails.
2. Background Information
The various circuits of digital data processing systems operate in synchronization with a clock signal that is usually provided by a central (master) clock. Consequently if this clock fails, the entire system will fail. Attempts have been made to provide a master clock comprising multiple oscillators, where, if an oscillator fails, another oscillator will be switched in to provide the clock signal. However, this arrangement also leads to system failure because the switching causes an unacceptable phase change in the clock signal. Specifically, the system will fail if an edge in the master clock signal arrives either too soon or too late.
This invention is directed to the ability to provide a phase-stable clock signal even if one of the oscillators fails.
SUMMARY OF THE INVENTION
This invention, a redundant clock source, provides a clock signal that is derived from two oscillators and whose phase is retained if there is a failure of an oscillator that provides the clock signal, thus guaranteeing a continuous clock signal. The ability of the clock source to retain the phase of the clock signal is achieved by passing the oscillator outputs through a resonant filter having a narrow bandwidth. The output of the filter changes relatively slowly even when there is a sudden change in the filter input. Specifically, the phase of the filter output changes slowly in response to a sudden change in the phase of the input. Therefore, the timing of the clock edges that are derived from the clock source changes slowly and the system components can thus follow the slow change in clock edge timing resulting from the temporary loss of an oscillator output within the clock source.
In the preferred embodiment, the waveforms from both oscillators are combined in an analog summer, whose output is applied to the resonant filter. At least one of the oscillator outputs is filtered so as to produce two different inputs waveforms. The waveforms are selected so that, regardless of their relative phase, the summer provides a substantial output at the required oscillator frequency. If one of the oscillators fails, the output of the other oscillator exclusively generates the clock signal until the failed oscillator is replaced. The removal and subsequent introduction of a replacement oscillator result in phase changes at the output of the analog summer. However, as discussed above, the resonant filter prevents this phase change from unduly affecting the phase of the clock signal.
In a second embodiment, a multiplexer is used to choose between the output of a primary oscillator and the output of a redundant oscillator to be passed to the resonant filter. The primary output signal is also applied to a clock output detector, which, in turn, supplies a control signal input to the multiplexer. If the detector determines that the primary oscillator is working correctly, it controls the multiplexer to choose the primary signal. On the other hand, if the detector senses failure of the primary oscillator, it switches the multiplexer to pass the redundant signal. The primary oscillator can be then replaced, after which the multiplexer again selects the output from the primary oscillator. As discussed above, the resonant filter prevents the switching of the source signal from unduly changing the phase of the clock signal.
BRIEF DESCRIPTION OF THE DRAWINGS
The invention description below refers to the accompanying drawings, of which:
FIG. 1 is a block diagram of the preferred embodiment of the redundant clock source;
FIG. 2 is a circuit diagram of the preferred embodiment of the redundant clock;
FIG. 3 is an idealized graph showing the first and second waveforms and their sum in the preferred embodiment, the first and second waveforms being in phase;
FIG. 4 is an idealized graph showing the first and second waveforms and their sum in the preferred embodiment, the first and second waveforms being 180 degrees out of phase;
FIG. 5 is a block diagram of a second embodiment of the redundant clock; and
FIG. 6 is a block diagram of yet another embodiment of the invention measure and switching blocks;
DETAILED DESCRIPTION OF AN ILLUSTRATIVE EMBODIMENT
As shown in FIG. 1 a redundant clock source 8 includes oscillator units 10 and 20 that nominally operate at the same frequency. The outputs of the oscillator units 10 and 20 are summed by an analog summer 30, whose output is then passed to a resonant filter 40. An output buffer 50 converts the filter output to a square-wave master clock signal. The waveforms produced by oscillator units 10 and 20 are different so that regardless of their relative phases, the summed waveform has a substantial component at the oscillator frequency.
FIG. 2 shows the preferred embodiment of the invention. Oscillator unit 10 comprises a square-wave oscillator 11 and a low pass filter 12 coupled by a DC blocking capacitor 13. The filter 12 comprises series inductors 17 and 18 and shunt capacitors 14, 15 and 16. The values of the capacitors 14, 15 and 16, and the inductors 17 and 18, are such that the output of the filter has a largely sine-wave-like waveform.
The oscillator unit 20 includes a square-wave oscillator 21 and an impedance matching network 22, which is effectively an allpass filter, coupled by a DC blocking capacitor 23. The impedance matching network 22 comprises resistors 24, 25 and 26. Consequently, a square-wave signal is delivered by the network 22 to the summer 30.
The outputs of the oscillator units 10 and 20 are applied to the primary windings 33 and 35 of transformers 31 and 32 respectively, of summer 30. The secondary windings 34 and 36 are connected at a summing junction 37, where the waveforms provided by the filter 12 and network 22 are combined before being passed to the resonant filter 40. Those skilled in the art will recognize that other analog summers may be used without changing the scope of the invention.
The preferred resonant filter 40 is a two-section bandpass filter coupled by a capacitor 44. One section comprises the parallel combination of an inductor 42 and a capacitor 43. The other section comprises the parallel combination of an inductor 45 and a capacitor 46. The resonant filter 40 passes only a narrow band encompassing the nominal oscillator frequency and thus removes unwanted frequency components produced by summer 30. However, the phase of the output of the filter 40 changes relatively slowly even if there is a sudden phase change in signal applied to the filter.
The output buffer 50 uses the signal generated by the resonant filter 40 to construct a clock signal. The buffer 50 comprises an operational amplifier 59, series capacitors 51 and 52, resistors 53 and 54 and a voltage source 55. The voltage source 55 adds a DC component to the analog waveform produced by the resonant filter 60 so that a clock signal with a swing between 0 and a positive voltage is produced by the buffer. Operational amplifier 59 is configured to function as a zero-crossing detector.
FIG. 3 illustrates simplified waveforms at various points in the clock source of FIG. 2 when the oscillator 11 and 21 are in phase with each other. The input waveforms 62 and 64 depict the outputs of the network 22 (FIG. 2) and lowpass filter 12 (FIG. 2) The waveform 66 is the sum of the waveforms 62 and 64 at the summing junction 37 (FIG. 2). Waveform 68 represents the a clock signal 68 is produced by the buffer 50 (FIG. 2).
FIG. 4 illustrates the corresponding waveforms 62 and 64 when the oscillators are 180 degrees out of phase. The waveform 66′, which is the waveforms 62′ and 64′, clearly includes a substantial component at the frequency of the oscillators 11 and 21 (FIG. 2). Thus the resonant filter 40 (FIG. 2) will selectively pass this component to the buffer 50 (FIG. 2).
If either of the oscillators 11 or 21 (FIG. 2) fails, the summer 30 (FIG. 2) will still apply to the filter 40 (FIG. 2) a signal containing a significant component at the oscillator frequency. There will, in general, be an abrupt change in the phase of that signal. However, the phase of the output of the filter 40 (FIG. 2) will change gradually, so that the phase of the output clock signal changes within the tolerance limits of the circuitry clocked by that signal.
Optionally, measurements of the frequency of oscillator units 10 and 20 and the root mean squared voltage of the oscillator unit outputs can be made so as to ensure that the frequency of a particular oscillator does not drift beyond a critical value. FIG. 5 shows RMS Power/Frequency Monitoring Unit 72 and 74 and switches 76 and 78 and their interaction with the preferred embodiment. Unit 72 receives the output of oscillator unit 10. The switch 76 is connected between oscillator unit 10 and summer 30. Monitoring Unit 72 senses divergence beyond a tolerable limit. In such case, a signal is sent to switch 76 to disconnect the oscillator unit 10 from the summer 30, and an alarm signal is sent to the user indicating that the oscillator of the Unit 72 needs to be replaced. Monitoring Unit 74 and switch 78 operate similarly on oscillator unit 20.
FIG. 6 depicts a second embodiment of the invention. This embodiment also has primary and redundant oscillators 11 and 21 connected as alternate inputs to a multiplexer 82. A clock output detector 84 is used to determine from the output of primary oscillator 11 if primary oscillator 11 functions correctly. If primary oscillator 10 functions correctly, detector 84 sends a control signal to the multiplexer 82 to select the primary oscillator 11. If primary oscillator 11 fails, the detector 84 detects the failure and sends a control signal to the multiplexer 82 to choose the redundant oscillator 21. The output of the multiplexer 82 is passed through a buffer 86 before it is passed to resonant filter 88. The resonant filter 88 has a very narrow bandpass filter which responds slowly to phase changes and so the phase change caused by the switching does not cause a disruption to the clock signal output. The Q factor of resonant filter 88 is higher than that of the resonant filter 40 (see FIG. 2) of the preferred embodiment. Buffer 50 is then responsible for generating the clock signal from the clock edges produced by the resonant filter 88.

Claims (14)

1. A clock system comprising:
first and second oscillators having the same frequency;
a circuit for coupling a first waveform derived from said first oscillator and a second waveform derived from said second oscillator to produce a third waveform, said circuit comprising a first filter to receive the output of said first oscilator to produce said first waveform;
a resonant filter connected to receive said third waveform and generate clock edges; and
an output buffer connected to receive said clock edges and generate a master clock signal.
2. The clock system of claim 1 in which said circuit further comprises
a second filter receiving the output of said second oscillator to produce said second waveform, said second waveform being different from said first waveform.
3. The clock system of claim 2 wherein said first filter is an allpass filter and said second filter is a lowpass filter.
4. The clock system of claim 1 in which said circuit further comprises an analog summer for combining said first and second waveforms to produce said third waveform.
5. The clock system of claim 4 wherein said analog summer comprises:
a first transformer having primary and secondary windings, said primary winding of said first transformer being connected to receive the output of said first filter;
a second transformer having primary and secondary windings, said primary winding of said second transformer being connected to receive the output of said second filter; and
a junction connecting said secondary winding to provide said third waveform.
6. A clock system comprising:
a first oscillator configured to produce a first signal;
a first filter for converting said first signal to a first waveform;
a second oscillator configured to produce a second waveform;
a multiplexer receiving said first and second waveforms as inputs;
means for choosing an output of said multiplexer from said first and second waveforms;
a buffer connected to receive a waveform chosen by said means for choosing; and
a band pass filter connected to said buffer to receive the chosen waveform, the bandpass filter configured to generate a clock signal from the chosen waveform.
7. The clock system of claim 6, said choosing means comprises:
an oscillation detector receiving the first waveform from said first oscillator and having an output controlling said multiplexer, whereby said multiplexer selects the first waveform from said first oscillator if said detector does not detect a failure in said first oscillator, and selects the second waveform from said second oscillator if said detector detects a failure in said first oscillator.
8. The clock system of claim 6 and further comprising a second filter receiving the output of said second oscillator to produce said second waveform, said second waveform being different from said first waveform.
9. A method of producing a clock signal in a redundant clock system comprising:
deriving first and second waveforms from a first and second oscillators, said oscillators having a same frequency, wherein said first waveform differs from said second waveform;
coupling said first and second waveforms to produce a third waveform; and
filtering said third waveform with a resonant filter to produce clock edges; and
passing said clock edges to an output buffer, said output buffer generating a master clock signal.
10. The method of claim 9 further comprising filtering the output of said first oscillator with an allpass filter and filtering the output of said second oscillator with a lowpass filter.
11. The method of claim 9 further comprising:
passing said first waveform through a first transformer;
passing said second waveform through a second transformer; and
connecting said first and second transformers at a junction such that said first and second waveforms are summed to produce said third waveform.
12. A method of producing a clock signal in a redundant clock system comprising:
deriving first and second waveforms from a first and second oscillators, said oscillators having a same frequency, said first waveform being different than said second waveform;
receiving said first and second waveforms as inputs of a multiplexer;
choosing an output of said multiplexer from said first and second waveforms; and
passing a waveform chosen by said multiplexer though a resonant filter to produce a third waveform.
13. The method of claim 12 further comprising:
monitoring said first waveform with an oscillation detection logic to control said multiplexer, whereby said multiplexer selects the input from said first oscillator if said oscillation detection logic does not detect a failure in said first oscillator, and selects the input form said second oscillator if said oscillation detection logic detects a failure in said first oscillator.
14. A clock system comprising:
first and second oscillators having the same frequency, the first oscillator producing a first waveform and the second oscillator producing a second waveform, wherein said first waveform is different than said second waveform;
a summer coupled to the first and second oscillators, the summer configured to produce a third waveform from the first and second waveforms;
a resonant filter connected to the summer to receive said third waveform and generate clock edges; and
an output buffer connected to receive said clock edges and generate a master clock signal.
US10/241,014 2002-09-11 2002-09-11 Redundant clock source Expired - Fee Related US7397314B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/241,014 US7397314B2 (en) 2002-09-11 2002-09-11 Redundant clock source

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/241,014 US7397314B2 (en) 2002-09-11 2002-09-11 Redundant clock source

Publications (2)

Publication Number Publication Date
US20040046613A1 US20040046613A1 (en) 2004-03-11
US7397314B2 true US7397314B2 (en) 2008-07-08

Family

ID=31991078

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/241,014 Expired - Fee Related US7397314B2 (en) 2002-09-11 2002-09-11 Redundant clock source

Country Status (1)

Country Link
US (1) US7397314B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100127679A1 (en) * 2008-11-19 2010-05-27 Intersil Americas Inc. Fault tolerant redundant clock circuit

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7397314B2 (en) * 2002-09-11 2008-07-08 Hewlett-Packard Development Company, L.P. Redundant clock source
WO2005036215A2 (en) 2003-10-10 2005-04-21 Stheno Corporation Differential optical technique for chiral analysis
US7590196B2 (en) * 2004-05-04 2009-09-15 Spectra Analysis, Inc. Chiral mixture detection system using double reference lock-in detector
CN101052868A (en) 2004-06-30 2007-10-10 斯埃诺公司 Systems and methods for chiroptical heterodyning
US20060001509A1 (en) * 2004-06-30 2006-01-05 Gibbs Phillip R Systems and methods for automated resonant circuit tuning
US20070180418A1 (en) * 2006-01-30 2007-08-02 Fam Fook T Clock scheme for circuit arrangement
US8055931B2 (en) * 2007-10-12 2011-11-08 International Business Machines Corporation Method for switching between two redundant oscillator signals within an alignment element
MY154335A (en) 2009-08-21 2015-05-29 Aviat Networks Inc Synchronization distribution in microwave backhaul networks
WO2017143252A1 (en) * 2016-02-17 2017-08-24 Jariet Technologies, Inc. Band-pass clock distribution networks

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3940558A (en) * 1975-01-31 1976-02-24 Digital Communications Corporation Remote master/slave station clock
US4748644A (en) 1986-01-29 1988-05-31 Digital Equipment Corporation Method and apparatus for a constant frequency clock source in phase with a variable frequency system clock
US5319678A (en) 1992-03-20 1994-06-07 Digital Equipment Corporation Clocking system for asynchronous operations
US5434520A (en) 1991-04-12 1995-07-18 Hewlett-Packard Company Clocking systems and methods for pipelined self-timed dynamic logic circuits
US5497128A (en) * 1992-10-05 1996-03-05 Nec Corporation Local oscillator system and frequency switching method for minimizing spurious components
US5625805A (en) 1994-06-30 1997-04-29 Digital Equipment Corporation Clock architecture for synchronous system bus which regulates and adjusts clock skew
US5909472A (en) 1996-08-08 1999-06-01 Hewlett-Packard Company Digital circuit clocking using a dual side band suppressed carrier clock modulated signal
US5969558A (en) * 1996-10-17 1999-10-19 Oki Electric Industry Co., Ltd. Abnormal clock signal detector and switching device
US6104251A (en) 1998-08-31 2000-08-15 Compaq Computer Corporation Method and apparatus for providing transient suppression in a central processor unit (CPU) phase locked loop clock (PLL) clock signal synthesis circuit
US6239387B1 (en) 1992-04-03 2001-05-29 Compaq Computer Corporation Sinusoidal radio-frequency clock distribution system for synchronization of a computer system
US6311287B1 (en) 1994-10-11 2001-10-30 Compaq Computer Corporation Variable frequency clock control for microprocessor-based computer systems
US6407575B1 (en) 2000-05-31 2002-06-18 Compaq Computer Corporation Load insensitive clock source to enable hot swap of a node in a multiprocessor computer system
US20040046613A1 (en) * 2002-09-11 2004-03-11 Daniel Wissell Redundant clock source

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3940558A (en) * 1975-01-31 1976-02-24 Digital Communications Corporation Remote master/slave station clock
US4748644A (en) 1986-01-29 1988-05-31 Digital Equipment Corporation Method and apparatus for a constant frequency clock source in phase with a variable frequency system clock
US5434520A (en) 1991-04-12 1995-07-18 Hewlett-Packard Company Clocking systems and methods for pipelined self-timed dynamic logic circuits
US5319678A (en) 1992-03-20 1994-06-07 Digital Equipment Corporation Clocking system for asynchronous operations
US6239387B1 (en) 1992-04-03 2001-05-29 Compaq Computer Corporation Sinusoidal radio-frequency clock distribution system for synchronization of a computer system
US5497128A (en) * 1992-10-05 1996-03-05 Nec Corporation Local oscillator system and frequency switching method for minimizing spurious components
US5625805A (en) 1994-06-30 1997-04-29 Digital Equipment Corporation Clock architecture for synchronous system bus which regulates and adjusts clock skew
US6311287B1 (en) 1994-10-11 2001-10-30 Compaq Computer Corporation Variable frequency clock control for microprocessor-based computer systems
US5909472A (en) 1996-08-08 1999-06-01 Hewlett-Packard Company Digital circuit clocking using a dual side band suppressed carrier clock modulated signal
US5969558A (en) * 1996-10-17 1999-10-19 Oki Electric Industry Co., Ltd. Abnormal clock signal detector and switching device
US6104251A (en) 1998-08-31 2000-08-15 Compaq Computer Corporation Method and apparatus for providing transient suppression in a central processor unit (CPU) phase locked loop clock (PLL) clock signal synthesis circuit
US6407575B1 (en) 2000-05-31 2002-06-18 Compaq Computer Corporation Load insensitive clock source to enable hot swap of a node in a multiprocessor computer system
US20040046613A1 (en) * 2002-09-11 2004-03-11 Daniel Wissell Redundant clock source

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100127679A1 (en) * 2008-11-19 2010-05-27 Intersil Americas Inc. Fault tolerant redundant clock circuit
US8217697B2 (en) * 2008-11-19 2012-07-10 Intersil Americas Inc. Fault tolerant redundant clock circuit

Also Published As

Publication number Publication date
US20040046613A1 (en) 2004-03-11

Similar Documents

Publication Publication Date Title
US6359945B1 (en) Phase locked loop and method that provide fail-over redundant clocking
US7397314B2 (en) Redundant clock source
US20010017485A1 (en) Control system and method for switching and intercepting power supplies
US6538518B1 (en) Multi-loop phase lock loop for controlling jitter in a high frequency redundant system
JP2003133950A (en) Voltage controlled oscillator with input changeover switch and pll control oscillator
EP0566586B1 (en) An oscillator unit with improved frequency stability
JPH03102933A (en) Synchronous clock selection circuit
US5596300A (en) Method and arrangement for determining phase changes of a reference input signal of a phase-locked loop
JP2011193222A (en) Frequency synthesizer
US6999546B2 (en) System and method for timing references for line interfaces
JP2636835B2 (en) Frequency control circuit
JPH0897750A (en) Clock reception distribution system
JP2842784B2 (en) PLL circuit
JPH0267820A (en) Standard frequency clock generator
JPH0530092A (en) Clock synchronizing circuit
JPS6226605B2 (en)
JPH0398345A (en) Reference clock generating circuit
JPH0686560A (en) Self-excited inverter
JPS6229217A (en) Clock distribution circuit
JPS604658B2 (en) Inverter control signal method
JPH047911A (en) Phase locked loop oscillating circuit
JPH0443717A (en) Frequency conversion circuit with phase locked loop
KR950012957B1 (en) A high stabilized sinchronizing circuit using an analog phase pll
JP3260567B2 (en) Clock generation circuit
KR200248512Y1 (en) Apparatus for clock phase locking between multiple phase-locked loop circuits

Legal Events

Date Code Title Description
AS Assignment

Owner name: COMPAQ INFORMATION TECHNOLOGIES GROUP, L.P., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WISSELL, DAVID;REEL/FRAME:013284/0303

Effective date: 20020910

AS Assignment

Owner name: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P., TEXAS

Free format text: CHANGE OF NAME;ASSIGNOR:COMPAQ INFORMATION TECHNOLOGIES GROUP LP;REEL/FRAME:014628/0103

Effective date: 20021001

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P.;REEL/FRAME:037079/0001

Effective date: 20151027

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20160708