US5771072A - Video signal processing apparatus and synthesized-picture projecting apparatus for synthesizing a plurality of video signals - Google Patents
Video signal processing apparatus and synthesized-picture projecting apparatus for synthesizing a plurality of video signals Download PDFInfo
- Publication number
- US5771072A US5771072A US08/634,357 US63435796A US5771072A US 5771072 A US5771072 A US 5771072A US 63435796 A US63435796 A US 63435796A US 5771072 A US5771072 A US 5771072A
- Authority
- US
- United States
- Prior art keywords
- signal
- video signal
- clock signal
- video
- correction data
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/74—Projection arrangements for image reproduction, e.g. using eidophor
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N9/00—Details of colour television systems
- H04N9/12—Picture reproducers
- H04N9/31—Projection devices for colour picture display, e.g. using electronic spatial light modulators [ESLM]
- H04N9/3141—Constructional details thereof
- H04N9/3147—Multi-projection systems
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N9/00—Details of colour television systems
- H04N9/12—Picture reproducers
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N9/00—Details of colour television systems
- H04N9/12—Picture reproducers
- H04N9/31—Projection devices for colour picture display, e.g. using electronic spatial light modulators [ESLM]
Definitions
- the present invention relates to a video signal processing apparatus, and more particularly to a video signal processing apparatus and a synthesized-picture projecting apparatus which are useful when a large-size picture is formed by synthesizing two video signals or more.
- FIG. 1 schematically shows a projecting apparatus in which a plurality of small-size projecting apparatus (liquid crystal projectors) are disposed to form a large-size synthesized picture on a screen.
- Reference numeral 5 depicts the whole synthesized-picture display apparatus.
- a transmission type screen 6 is divided into four screen portions 6a to 6d.
- Liquid crystal plates 1 to 4 are provided so as to correspond to the respective screen portions 6a to 6d. Rays of light are radiated on the liquid crystal plate 1 to 4, thereby pictures LA 1 , to LA 4 being projected on the screen 6.
- Optical systems 7 to 10 each have the same arrangement.
- the liquid crystal plate 1 is energized in response to a supplied video signal to thereby modulate the transmission light therethrough. The transmitted light thus modulated is projected through the field lens 14 onto the screen 6a.
- the above projecting apparatus projects the picture on the screen so that boundaries between adjacent picture portions LA 1 , to LA 4 to be synthesized on the screen 6 should be overlapped to prevent a synthesized picture projected on the screen 6 from having any clearance therein. Further, the above projecting apparatus adjusts a luminance level of one of video signals for pictures projected on an overlapped region Q.
- FIG. 2B schematically shows respective luminance levels at the picture portions LA 1 , and LA 2 , for example.
- the projecting apparatus carries out a signal processing so that, as shown in FIG. 2B, a luminance level at the picture portion LA 1 should be gently lowered from a point a and a luminance level at the picture portion LA 2 should be gently increased toward a point b from its rising point.
- a phase-locked loop (PLL) circuit controlled based on the horizontal synchronizing signal generates a clock signal and a frequency of the output clock signal is divided to generate such clock signals used for reading the correction data from the memory.
- PLL phase-locked loop
- the correction data is a data used for correcting a signal corresponding to an overlapped portion produced when the pictures obtained from the input video signals are synthesized to form a synthesized picture.
- the correction data is a data which permits a luminance level of a video signal of one horizontal scanning line amount to be faded in and/or faded out at a start portion and/or an end portion thereof linearly or like a predetermined curve.
- a synthesized-picture projecting apparatus includes a video signal processing apparatus and at least two projecting apparatus.
- the video signal processing apparatus includes a synchronizing signal separation means for extracting a synchronization information of an input video signal, a reference clock signal source for generating a signal having a constant period, a phase synchronization control means which is input with a clock signal output from the reference clock signal source and which outputs a phase-locked clock signal at a timing of outputting the synchronization information, a memory means for storing a correction data used for correcting a video signal of at least one scanning line amount, and a control means for reading out the correction data from the memory means based on the clock signal output from the phase synchronization control means and for processing the video signals corresponding to edge portions of projected pictures.
- the video signal processing apparatus is supplied with two video signals or more for forming a synthesized picture to process the video signals corresponding to an overlapped portion of the synthesized picture.
- the two projecting apparatus or more project on a screen pictures obtained from video signals output from the video signal processing apparatus.
- FIG. 1 is a diagram showing an apparatus for projecting a synthesized picture on a screen
- FIG. 2A is diagram showing an overlapped portion of edge portions of quartered synthesized pictures
- FIG. 2B is a diagram showing a correction characteristic of a video signal
- FIG. 3 is a schematic diagram showing a synthesized-picture projecting apparatus according to an embodiment of the present invention in a used mode
- FIG. 4 is a diagram used to explain a synthesized picture projected on a screen
- FIG. 5 is a diagram showing a signal waveform used when video signals of three systems are synthesized
- FIG. 6 is a block diagram showing a video signal processing apparatus according to the embodiment.
- FIGS. 8A to 8J are diagrams showing waveforms of signals processed in the SEM apparatus and timings of reading the data.
- FIG. 9 is a block diagram showing an electronic circuit provided in the SEM apparatus.
- a video signal source (multi-screen signal source) 20 used for displaying a synthesized picture includes a computer 20A, a laser disk player (LDP) apparatus 20B, a video tape recorder (VTR) 20C and a video camera 20D or the like, for example.
- the picture signal source 20 outputs, for example, a pictorial information from the computer 20A, a multi-picture data from the laser disk apparatus 20B, a reproduced video signal from the VTR 20C, a video signal obtained by picking up an image of an object and output directly from the video camera 20D, etc. as video sources.
- a single video signal output from the VTR 20C, the laser disk player apparatus 20B or the like is once stored in the computer 20A as a picture data.
- the computer 20A processes the video signal to obtain a plurality of video signals of n channels for multi screens, and outputs them as R, G, B component signals.
- synchronization information may be superposed on a G component signal, for example, or the synchronization information may be derived through a dedicated cable line as another signal.
- the multi-screen video signal output from the video signal source 20 is preferably supplied as the R, G, B component signals to a soft edge matching apparatus 30 (hereinafter referred to as an SEM apparatus) forming the signal processing apparatus according to the present invention.
- the SEM apparatus 30 carries out the above signal processing which, when a synthesized picture is projected as described above, makes pictures continuous at a joint portion thereof. Then, the SEM apparatus 30 supplies the signals to three projecting apparatus 40A, 40B, 40C of a synthesized-picture projecting apparatus 60 for respectively projecting pictures on left side of the screen 50, at the center thereof and on the right side thereof.
- the three projecting apparatus 40A, 40B, 40C of the synthesized-picture projecting apparatus 60 have high-luminance cathode-ray tubes (CRTS) which have been employed as projectors and which convert the video signals into projected pictures to be projected, thereby the synthesized picture being projected on the rectangular screen 50.
- the projecting apparatus 40A, 40B, 40C may be formed of liquid crystal projectors.
- the synthesized-picture projecting apparatus 60 includes the three projecting apparatus 40A, 40B, 40C and the SEM apparatus.
- the present invention is not limited thereto and the signal processing apparatus according to the present invention can be applied to a synthesized-picture projecting apparatus having two projecting apparatus or more.
- the following embodiment will be described on the assumption that a joint portion in a synthesized picture is processed by using two pictures.
- FIG. 4 is a diagram used to explain a synthesized picture which is obtained by synthesis of two pictures A, B and is to be displayed.
- FIG. 4 shows how to synthesize the two pictures A, B projected on the screen 50 which has a long length in the horizontal direction.
- Edge or boundary portions of the pictures A, B are made as overlapped portions Q where the two pictures are overlapped each other.
- the signals are processed on the video signal source 20 side so that the overlapped portions Q of the picture A and the picture B should be the same picture.
- a signal in a hatched portion of a video signal V A slanting down to the right and a signal in a hatched portion of a video signal V B rising up to the right have the picture informations having the same contents.
- the video signals V A and V B are respectively processed so as to have fade-out and fade-in characteristics in which luminance levels of these portions between the correction start point S and the correction end point E are gradually lowered and increased as shown by curves in FIG. 4.
- the SME apparatus 30 carries out such signal processing and the two projecting apparatus 40A, 40B, for example, project pictures on the screen 50
- the luminance at the overlapped portion Q on the screen 50 is set same as that of the picture A and that of the picture B. Therefore, both of the pictures A, B can be synthesized so that a viewer can seldom notice a boundary portion between the pictures A and B.
- edges of the pictures A, B can be prevented from being displayed at both ends of the screen 50, respectively.
- respective video signals a, c (FIG. 5 shows only one horizontal period from t 1 to t 2 of each of the video signals) for left and right pictures are processed similarly to the video signals V A and V B shown in FIG. 4.
- a video signal b for a center picture is preferably processed so that an end portion a E of the video signal a and a start portion b S of the video signal b should have the same contents and that an end portion b E of the video signal b and a start portion c s of the video signal c should have the same contents.
- FIG. 6 is a block diagram.
- FIG. 6 shows only a part of the SEM apparatus 30, i.e., a circuit block for processing video signals of one system.
- a video-signal/synchronizing-signal input terminal T in is supplied with video signals from the video signal source 20 (e.g., the computer 20A, the laser disk player apparatus 20B, etc.).
- the video signal source 20 e.g., the computer 20A, the laser disk player apparatus 20B, etc.
- video signals (R, G, B component signals) input from the video-signal/synchronizing-signal input terminal T in are clamped by a buffer amplifier OP1 and then supplied through a line L 1 to a multiplier 38.
- the multiplier 38 adjusts luminance levels of the clamped video signals which are then output through a buffer amplifier OP3 to a video-signal/synchronizing-signal output terminal T out .
- the video signals output from the video-signal/synchronizing-signal output terminal T out is supplied to the projecting apparatus 40A, 40B, 40C which are not shown in FIG. 6.
- the synchronizing signal separation unit 31 supplies the extracted horizontal synchronizing signal H to a phase control unit 33 (manufactured by Krayus Co. under the tradename of KS6369).
- a reference clock generator 32 is formed of, for example, a crystal oscillator or the like and outputs a clock signal CLK having a fixed frequency of 40 MHz to the phase control unit 33. Every time when the phase control unit 33 is supplied with the horizontal synchronizing signal H, the phase control unit 33 synchronizes a phase of the clock signal CLK having a fixed frequency of 40 MHz with that of the input horizontal synchronizing signal H with reference to the input timing of the latter and then outputs the clock signal CLK.
- An address counter 34 is a counter used for reading out data stored in a memory (RAM) 35 provided at the succeeding stage based on the clock signal supplied from the phase control unit 33.
- the address counter 34 is used to read out correction data of one horizontal period from the memory 35 based on 12-bit address data.
- the memory 35 outputs the correction data during a period between the correction start point S and the correction end point E shown in FIG. 4.
- a D/A converter 36 and a filter (a smoothing filter with a cut-off frequency of 20 MHz) 37 provided at the succeeding stage can have a certain characteristic regardless of the horizontal frequency of the input video signal, which leads to simplification of the signal processing circuit.
- the SEM apparatus 30 includes a detection unit for detecting the horizontal frequency of the input video signal, i.e., the horizontal synchronizing frequency measuring unit 69.
- the correction data stored in the memory 65 are changed in accordance with the horizontal frequency of the input video signal.
- the correction data is always read out from the memory 35 in a constant cycle and supplied to the D/A converter 36.
- the D/A converter 36 converts the supplied correction data into an analog signal and supplies the analog signal to the filter 37 for smoothing the signal so that a waveform of the signal should be a smooth curve, and then supplies the analog signal to the multiplier 38.
- the multiplier 38 processes portions of the video signals corresponding to the overlapped portion Q (adjusts the luminance levels of the video signals).
- the synchronizing signal separation unit 31 separates the horizontal synchronizing signal H and the vertical synchronizing signal V from the supplied G component signal and supplies them to the phase control circuit 33 and the memory address counter 34, respectively.
- FIG. 8C shows waveforms of the horizontal synchronizing signal H and the vertical synchronizing signal V.
- FIG. 8D shows a waveform of the clock signal CLK output from the reference clock signal generator 32.
- the phase control unit 33 synchronizes the clock signals CLK supplied from the reference clock signal generator 32 with the horizontal synchronizing signal H with reference to a trailing edge of the latter to thereby convert the clock signal CLK into a locked clock signal L ⁇ CLK.
- FIG. 8E shows a waveform of the locked clock signal L ⁇ CLK.
- the address counter 34 generates an address signal ADD used for reading data from the memory 35, with reference to the locked clock signal L ⁇ CLK.
- FIG. 8F shows a waveform of the address signal ADD.
- the correction data RAM ⁇ D is read out from the memory 35 based on the address signal ADD.
- FIG. 8G shows a waveform of the correction data RAM ⁇ D.
- the correction data RAM-D is supplied to the D/A converter 36.
- the D/A converter 36 converts the correction data RAM ⁇ D into the analog signal (which is an output signal D/Aout of the D/A converter 36) and supplies the output signal D/Aout to the filter 37.
- FIG. 8H shows a waveform of the output signal D/Aout of the D/A converter 36.
- the filter 37 smooths the signal D/Aout and supplies an output signal Fout to the multiplier 38.
- FIG. 8I shows a waveform of the output signal Fout from the filter 37.
- a period of the video signal corresponding to the overlapped portion Q of the synthesized picture where adjacent projected pictures are overlapped may be set to about 10 to 15% of the period of the video signal.
- the period corresponding to the overlapped portion Q can optionally be changed depending upon the video source. The user can designate such change by operating a remote controller 30A shown in FIG. 3.
- the SEM apparatus (video signal processing circuit) 30 may include a test pattern signal generating apparatus for generating a test pattern signal used for displaying white on the entire screen 50.
- FIG. 9 shows an electronic circuit on a board inserted into the SEM apparatus 30.
- a signal processing circuit for processing a video signal used for forming a synthesized picture is provided on one board 100.
- terminals Rin, Gin, Bin to which the R, G, B component signals are respectively input and synchronizing signal terminals Hin, Vin are provided on the board 100 surrounded by a one-dot chain line in FIG. 9.
- Terminals Rout, Gout, Bout, Hout and Vout from which the respective R, G, B component signals and the synchronizing signals H, V are output are provided thereon.
- the address counter 105 generates an address data of the bank memories 107A, 107B with reference to the clock signal CLK and outputs the address data to the bank memories 107A, 107B.
- the address data is selected by an address selector 106 in response to the horizontal synchronizing frequency of the input video signal, and the correction data are output from the bank memory 107A or 107B with an interval of a sample point of a read data being constant.
- the memories of two systems for storing the correction data used for changing the level of the luminance signal are provided. For example, when the data that has been input to the bank memory 107A is changed by operating the remote controller 150, a changed data is recorded in the empty bank memory 107B. After the changed data is recorded in the memory 107B, the readings of the bank memories 107A, 107B are switched in synchronization with the vertical synchronizing signal V. Therefore, according to this embodiment, the user can correct edge portions of projected pictures to be synthesized by operating the remote controller 150 while watching the screen. Moreover, the picture projected on the screen is prevented from being disturbed during the correction of the edge portions, i.e., the correction at the overlapped portion Q.
- a data buffer circuit 108 is used when the changed data is written in the bank memory 107A or 107B, e.g., when the changed data is written therein in cooperation with the address selector 106 and when the changed data is stored therein.
- the switching of the bank memories 107A and 107B and data conversion (parallel-to-serial conversion) are controlled by a bank memory selector 109, whose output digital data is supplied to a D/A converter 110.
- the D/A converter 110 converts the digital data into an analog signal and supplies the analog signal to a filter (LPF) 111.
- LPF filter
- the filter 111 smooths the supplied analog signal and supplies the analog correction signal to coefficient multipliers 112R, 112G, 112B.
- the coefficient multipliers 112R, 112G, 112B allows the R, G, B component signals to have characteristics of proper rising and falling edges.
- a board 130 is provided in order to provide a preparatory electronic circuit.
- the board 130 can be used for provision of a circuit for supplying to the coefficient multipliers 112R, 112G, 112B correction data used for a signal processing for correcting a color shift (change of a hue of a color signal), a hot spot or the like produced upon the projection depending upon the video signal.
- the backup memory 145 stores several kinds of optimum correction data which have been set for various video signals.
- the video signals of different video sources are synthesized to display a synthesized picture
- a horizontal synchronizing frequency measuring unit (Hf DET) 146 detects a horizontal synchronizing frequency of a newly input video signal and generates an interruption directly to the CPU 142.
- the CPU 142 reads out an optimum data used when the synthesized picture is projected, from the backup memory 145 and transfers the optimum data to the bank memory 107A or 107B on the board 120.
- the boards 100, 140 shown in FIG. 9 are arranged so as to be detachably attached to the SEM apparatus 30 shown in FIG. 3 up to the number of the video signals for pictures to be synthesized.
- the respective attached boards 100, 140 are totally controlled by a main CPU (not shown) provided in a mother board 160 through a main bus 151.
- the SEM remote controller 150 is provided with buttons P1, P2, P3 used for selecting the video signals for the pictures to be synthesized, buttons P4, P5 used for selecting characteristics of rising and falling edges of the video signals corresponding to the overlapped portion Q on the screen, a button P6 used for selecting a width of the overlapped portion Q on the screen, and buttons P7 and P8 used for selecting a direction in which the edge portion of the projected picture is moved.
- buttons P1 to P8 When the user operates these buttons P1 to P8, the main CPU receives a reception signal from the SEM apparatus side.
- the main CPU easily and gradually changes the correction data for correcting the edge portion on the projected picture to process the video signals so that a viewer cannot recognize a boundary between the edge portions of the projected pictures.
- the video signal processing apparatus can be modified and changed without departing from a gist of the present invention.
- a field memory is used as the memory for storing the correction data and the data is read out therefrom with reference to the horizontal synchronizing signal, then it is possible to correct the edge portions of the projected pictures which are located in the vertical direction.
- the video signal processing apparatus of the present invention the synchronization information of the input video signal is extracted and the high-accuracy reference clock signal generator 32 formed of a crystal oscillator or the like generates the clock signal CLK having a phase synchronized with that of the synchronizing signal, thereby a sampling cycle for outputting the correction data being set constant regardless of the horizontal synchronizing frequency of the video signal. Therefore, the video signal processing apparatus can have a simple circuit arrangement and can carry out a stable signal processing.
- the synthesized-picture projecting apparatus is formed such that the video signal corresponding to the overlapped portion on the screen should be processed, it is possible to project the synthesized picture on a large size screen with ease.
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Transforming Electric Information Into Light Information (AREA)
- Controls And Circuits For Display Device (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
- Projection Apparatus (AREA)
- Studio Circuits (AREA)
Abstract
Description
Claims (3)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP7-119048 | 1995-04-21 | ||
JP11904895A JP3488313B2 (en) | 1995-04-21 | 1995-04-21 | Video signal processing device and composite screen projection device |
Publications (1)
Publication Number | Publication Date |
---|---|
US5771072A true US5771072A (en) | 1998-06-23 |
Family
ID=14751627
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/634,357 Expired - Lifetime US5771072A (en) | 1995-04-21 | 1996-04-18 | Video signal processing apparatus and synthesized-picture projecting apparatus for synthesizing a plurality of video signals |
Country Status (4)
Country | Link |
---|---|
US (1) | US5771072A (en) |
EP (1) | EP0739133A1 (en) |
JP (1) | JP3488313B2 (en) |
KR (1) | KR960039941A (en) |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5956000A (en) * | 1997-05-12 | 1999-09-21 | Scitex Corporation Ltd. | Digital image display system and method |
US5966177A (en) * | 1997-02-12 | 1999-10-12 | Seos Displays Limited | Image display apparatus |
US6247815B1 (en) * | 1997-06-16 | 2001-06-19 | Metavision Corporation | Work desk with panoramic display |
WO2001097514A1 (en) * | 2000-06-14 | 2001-12-20 | Panoram Technologies, Inc. | Method and apparatus for seamless integration of images using a transmissive/reflective mirror |
US6483537B1 (en) | 1997-05-21 | 2002-11-19 | Metavision Corporation | Apparatus and method for analyzing projected images, singly and for array projection applications |
US20020171667A1 (en) * | 2001-05-15 | 2002-11-21 | Motorola, Inc. | Method and apparatus for processing data including an image for presentation on a display |
US6545718B1 (en) * | 1999-06-07 | 2003-04-08 | Sony Corporation | Cathode ray tube and apparatus and method of controlling brightness |
US6568816B2 (en) * | 2000-10-04 | 2003-05-27 | Panoram Technologies, Inc. | Projection system and method for using a single light source to generate multiple images to be edge blended for arrayed or tiled display |
US20040119817A1 (en) * | 2001-12-18 | 2004-06-24 | Maddison John R. | Method and apparatus for acquiring digital microscope images |
US6760075B2 (en) | 2000-06-13 | 2004-07-06 | Panoram Technologies, Inc. | Method and apparatus for seamless integration of multiple video projectors |
US20050083402A1 (en) * | 2002-10-31 | 2005-04-21 | Stefan Klose | Auto-calibration of multi-projector systems |
US20060007406A1 (en) * | 2002-10-21 | 2006-01-12 | Sean Adkins | Equipment, systems and methods for control of color in projection displays |
US7193654B2 (en) * | 2000-07-03 | 2007-03-20 | Imax Corporation | Equipment and techniques for invisible seaming of multiple projection displays |
US7224411B2 (en) | 2000-03-31 | 2007-05-29 | Imax Corporation | Digital projection equipment and techniques |
US20080259223A1 (en) * | 2004-07-08 | 2008-10-23 | Steven Charles Read | Equipment and Methods for the Display of High Resolution Images Using Multiple Projection Displays |
US7673995B2 (en) | 2004-07-06 | 2010-03-09 | Northrop Grumman Corporation | System and method for projector alignment |
US20100245684A1 (en) * | 2009-03-27 | 2010-09-30 | Jing Xiao | Resolution Scalable View Projection |
US20130278840A1 (en) * | 2012-04-20 | 2013-10-24 | Mersive Technologies, Inc. | System And Method For Image Aspect Preservation In Multiple Projector Alignment |
US20140328409A1 (en) * | 2011-08-05 | 2014-11-06 | Idencore Co., Ltd. | Video decoding system having compensation function |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6611241B1 (en) * | 1997-12-02 | 2003-08-26 | Sarnoff Corporation | Modular display system |
JPH11355695A (en) * | 1998-06-10 | 1999-12-24 | Sony Corp | Video signal processor |
US6377306B1 (en) * | 1998-09-23 | 2002-04-23 | Honeywell International Inc. | Method and apparatus for providing a seamless tiled display |
US6310650B1 (en) | 1998-09-23 | 2001-10-30 | Honeywell International Inc. | Method and apparatus for calibrating a tiled display |
JP2001054131A (en) * | 1999-05-31 | 2001-02-23 | Olympus Optical Co Ltd | Color image display system |
JP2001306024A (en) * | 2000-04-19 | 2001-11-02 | Soritsudorei Kenkyusho:Kk | Device and method for generating luminance-corrected image |
JP4574819B2 (en) * | 2000-08-30 | 2010-11-04 | パナソニック株式会社 | Video projector device |
JP2016177084A (en) * | 2015-03-19 | 2016-10-06 | 株式会社デンソー | Display device |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH02228180A (en) * | 1989-03-01 | 1990-09-11 | Hitachi Denshi Ltd | Video projector device |
US4974073A (en) * | 1988-01-14 | 1990-11-27 | Metavision Inc. | Seamless video display |
WO1992008319A1 (en) * | 1990-11-05 | 1992-05-14 | Metavision Corporation | Adjustable multiple image display smoothing method and apparatus |
US5574508A (en) * | 1994-11-02 | 1996-11-12 | Rca Thomson Licensing Corporation | Vertical panning for interlaced video |
-
1995
- 1995-04-21 JP JP11904895A patent/JP3488313B2/en not_active Expired - Fee Related
-
1996
- 1996-04-18 US US08/634,357 patent/US5771072A/en not_active Expired - Lifetime
- 1996-04-19 EP EP96302757A patent/EP0739133A1/en not_active Withdrawn
- 1996-04-22 KR KR1019960012150A patent/KR960039941A/en not_active Application Discontinuation
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4974073A (en) * | 1988-01-14 | 1990-11-27 | Metavision Inc. | Seamless video display |
JPH02228180A (en) * | 1989-03-01 | 1990-09-11 | Hitachi Denshi Ltd | Video projector device |
WO1992008319A1 (en) * | 1990-11-05 | 1992-05-14 | Metavision Corporation | Adjustable multiple image display smoothing method and apparatus |
US5136390A (en) * | 1990-11-05 | 1992-08-04 | Metavision Corporation | Adjustable multiple image display smoothing method and apparatus |
US5574508A (en) * | 1994-11-02 | 1996-11-12 | Rca Thomson Licensing Corporation | Vertical panning for interlaced video |
Non-Patent Citations (2)
Title |
---|
Patent Abstracts of Japan, vol. 014, No. 537 (E 1006). Nov. 27, 1990 & JP A 02 228180 (Hitachi Denshi Ltd), Sep. 11, 1990. * |
Patent Abstracts of Japan, vol. 014, No. 537 (E-1006). Nov. 27, 1990 & JP-A-02 228180 (Hitachi Denshi Ltd), Sep. 11, 1990. |
Cited By (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5966177A (en) * | 1997-02-12 | 1999-10-12 | Seos Displays Limited | Image display apparatus |
US5956000A (en) * | 1997-05-12 | 1999-09-21 | Scitex Corporation Ltd. | Digital image display system and method |
US6483537B1 (en) | 1997-05-21 | 2002-11-19 | Metavision Corporation | Apparatus and method for analyzing projected images, singly and for array projection applications |
US6247815B1 (en) * | 1997-06-16 | 2001-06-19 | Metavision Corporation | Work desk with panoramic display |
US6545718B1 (en) * | 1999-06-07 | 2003-04-08 | Sony Corporation | Cathode ray tube and apparatus and method of controlling brightness |
US7224411B2 (en) | 2000-03-31 | 2007-05-29 | Imax Corporation | Digital projection equipment and techniques |
US6760075B2 (en) | 2000-06-13 | 2004-07-06 | Panoram Technologies, Inc. | Method and apparatus for seamless integration of multiple video projectors |
WO2001097514A1 (en) * | 2000-06-14 | 2001-12-20 | Panoram Technologies, Inc. | Method and apparatus for seamless integration of images using a transmissive/reflective mirror |
US20020008675A1 (en) * | 2000-06-14 | 2002-01-24 | Theodore Mayer | Method and apparatus for seamless integration of images using a transmissive/reflective mirror |
US7227510B2 (en) | 2000-06-14 | 2007-06-05 | Panoram Technologies, Inc. | Method and apparatus for seamless integration of images using a transmissive/reflective mirror |
US7193654B2 (en) * | 2000-07-03 | 2007-03-20 | Imax Corporation | Equipment and techniques for invisible seaming of multiple projection displays |
US6568816B2 (en) * | 2000-10-04 | 2003-05-27 | Panoram Technologies, Inc. | Projection system and method for using a single light source to generate multiple images to be edge blended for arrayed or tiled display |
WO2002093543A1 (en) * | 2001-05-15 | 2002-11-21 | Motorola, Inc. | Method and apparatus for processing data including an image for presentation on a display |
US20020171667A1 (en) * | 2001-05-15 | 2002-11-21 | Motorola, Inc. | Method and apparatus for processing data including an image for presentation on a display |
US8253788B2 (en) * | 2001-12-18 | 2012-08-28 | Source Bioscience Plc | Method and apparatus for acquiring digital microscope images |
US20040119817A1 (en) * | 2001-12-18 | 2004-06-24 | Maddison John R. | Method and apparatus for acquiring digital microscope images |
US7388599B2 (en) * | 2001-12-18 | 2008-06-17 | Medical Solutions Plc | Method and apparatus for acquiring digital microscope images |
US8749627B2 (en) | 2001-12-18 | 2014-06-10 | Source Bioscience Plc | Method and apparatus for acquiring digital microscope images |
US20080285795A1 (en) * | 2001-12-18 | 2008-11-20 | Medical Solutions Plc | Method and apparatus for acquiring digital microscope images |
US20060007406A1 (en) * | 2002-10-21 | 2006-01-12 | Sean Adkins | Equipment, systems and methods for control of color in projection displays |
US20050083402A1 (en) * | 2002-10-31 | 2005-04-21 | Stefan Klose | Auto-calibration of multi-projector systems |
US7215362B2 (en) * | 2002-10-31 | 2007-05-08 | Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. | Auto-calibration of multi-projector systems |
US7673995B2 (en) | 2004-07-06 | 2010-03-09 | Northrop Grumman Corporation | System and method for projector alignment |
US8251512B2 (en) | 2004-07-08 | 2012-08-28 | Imax Corporation | Equipment and methods for the display of high resolution images using multiple projection displays |
US20080259223A1 (en) * | 2004-07-08 | 2008-10-23 | Steven Charles Read | Equipment and Methods for the Display of High Resolution Images Using Multiple Projection Displays |
US7901095B2 (en) | 2009-03-27 | 2011-03-08 | Seiko Epson Corporation | Resolution scalable view projection |
US20100245684A1 (en) * | 2009-03-27 | 2010-09-30 | Jing Xiao | Resolution Scalable View Projection |
US20140328409A1 (en) * | 2011-08-05 | 2014-11-06 | Idencore Co., Ltd. | Video decoding system having compensation function |
US9729841B2 (en) * | 2011-08-05 | 2017-08-08 | Pixelplus Co., Ltd. | Video decoding system having compensation function |
US20130278840A1 (en) * | 2012-04-20 | 2013-10-24 | Mersive Technologies, Inc. | System And Method For Image Aspect Preservation In Multiple Projector Alignment |
US8786788B2 (en) * | 2012-04-20 | 2014-07-22 | Mersive Technologies, Inc. | System and method for image aspect preservation in multiple projector alignment |
Also Published As
Publication number | Publication date |
---|---|
JP3488313B2 (en) | 2004-01-19 |
JPH08294075A (en) | 1996-11-05 |
EP0739133A1 (en) | 1996-10-23 |
KR960039941A (en) | 1996-11-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5771072A (en) | Video signal processing apparatus and synthesized-picture projecting apparatus for synthesizing a plurality of video signals | |
EP0739131B1 (en) | Synthesized-picture projecting apparatus | |
US5734446A (en) | Video signal processing apparatus and picture adjusting method | |
EP0556304B1 (en) | Adjustable multiple image display smoothing method and apparatus | |
US5459477A (en) | Display control device | |
EP0964577B1 (en) | Video signal processing apparatus and composite image adjustment method | |
PL181365B1 (en) | Method of and apparatus for compensating dissymmetry of projected inage in the inage projection system | |
JPH06141351A (en) | Signal generator | |
US4740820A (en) | Method of and apparatus for producing hard copy of color picture adaptive to variations in characteristics of fluorescent screen of recorder CRT | |
JPH08294077A (en) | Video signal processing unit and composite screen projector | |
JPH01303892A (en) | Magnetic recording device and reproducing device | |
EP0349300A1 (en) | A video signal processing apparatus | |
JPS6271392A (en) | Processor for component signal of color picture | |
KR100199877B1 (en) | Panorama picture display control apparatus for television | |
JPS612477A (en) | Multi-screen display television receiver | |
JP2800724B2 (en) | Image synthesis circuit | |
JPH0884304A (en) | Video multiplexer | |
JPH11202847A (en) | Video display device | |
JPH0759091B2 (en) | Digital convergence device | |
JPH10117305A (en) | Video signal processing unit | |
JPH07307909A (en) | Picture screen control signal generator | |
JPH0657057B2 (en) | Television receiver | |
JPH02135879A (en) | Video signal processor | |
JPH11328360A (en) | Automatic picture quality control unit | |
JPS60186891A (en) | Highly refined signal converter |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SONY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TOKORO, TOMIO;MITANI, MASAAKI;REEL/FRAME:008127/0102;SIGNING DATES FROM 19960617 TO 19960625 |
|
AS | Assignment |
Owner name: SONY CORPORATION, JAPAN Free format text: EXPEDITED CORRECTED ASSIGNMENT RECORDAL SHEET PREVIOUSLY RECORDED AT REEL 8127 FRAME 0102;ASSIGNORS:TOKORO, TOMIO;MITANI, MASAAKI;REEL/FRAME:008919/0693;SIGNING DATES FROM 19960617 TO 19960625 Owner name: CHROMATEK INC., JAPAN Free format text: EXPEDITED CORRECTED ASSIGNMENT RECORDAL SHEET PREVIOUSLY RECORDED AT REEL 8127 FRAME 0102;ASSIGNORS:TOKORO, TOMIO;MITANI, MASAAKI;REEL/FRAME:008919/0693;SIGNING DATES FROM 19960617 TO 19960625 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
AS | Assignment |
Owner name: SONY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SONY CORPORATION;CHROMATEK, INC.;REEL/FRAME:016156/0866 Effective date: 20041216 Owner name: HIBINO CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SONY CORPORATION;CHROMATEK, INC.;REEL/FRAME:016156/0866 Effective date: 20041216 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |