US4841346A - Field-effect transistor devices - Google Patents
Field-effect transistor devices Download PDFInfo
- Publication number
- US4841346A US4841346A US07/028,627 US2862787A US4841346A US 4841346 A US4841346 A US 4841346A US 2862787 A US2862787 A US 2862787A US 4841346 A US4841346 A US 4841346A
- Authority
- US
- United States
- Prior art keywords
- channel
- gate electrode
- substrate
- mosfet
- polysilicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/637—Lateral IGFETs having no inversion channels, e.g. buried channel lateral IGFETs, normally-on lateral IGFETs or depletion-mode lateral IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/665—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of elemental metal contacting the insulator, e.g. tungsten or molybdenum
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
- H10D64/668—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers the layer being a silicide, e.g. TiSi2
Definitions
- This invention relates to a field-effect transistor (FET) and, more particularly, to a metal-oxide semiconductor FET (MOSFET).
- FET field-effect transistor
- MOSFET metal-oxide semiconductor FET
- a MOSFET in general, comprises a semiconductor substrate, a source electrode and a drain electrode formed therein, which have a conductivity opposite to that of the substrate, a gate electrode, and a gate insulation layer formed between the substrate and the gate electrode.
- a typical structure Such a structure is referred to as a "typical structure”.
- a buried channel structure There is another structure providing a buried channel layer formed between the source and the drain electrodes having an opposite conductivity to that of the substrate.
- this structure is referred to as a "buried channel structure”.
- the most common material used for a gate electrode of a conventional MOSFET is polysilicon.
- phosphor or boron is diffused, at a high density, into the polysilicon so as to form a gate electrode made of N + polysilicon or P + polysilicon in order to lower the resistance of the gate electrode and make stable the work function thereof.
- Metals having a high melting point such as tungsten, molybdenum or silicide thereof are also well known materials for use as gate electrodes.
- the present invention has been made and its object is to provide a novel MOSFET which has a high operation speed, a high carrier mobility, a high current drive capability, and a high reliability, even when circuit integration is made.
- the object of this invention is to prevent the threshold voltage of the MOSFET from decreasing by shortage of its channel length, that is, short channel effect.
- the above described object is accomplished by providing a semiconductor device which comprises a semiconductor substrate of a first conductivity, a source electrode and a drain electrode of a second conductivity formed on the substrate, a buried channel of the first conductivity formed between the source and the drain electrodes, and a gate electrode formed above the channel through the intermediary of an insulation layer, the gate electrode being made of material whose Fermi level is located between a conduction band and a valency band of the semiconductor.
- FIG. 1 is a classifying chart of MOSFET's based on materials constituting a substrate and a gate;
- FIG. 2 is a cross sectional view showing an embodiment of a MOSFET device according to this invention.
- FIGS. 3 through 7 are graphs showing characteristics of the MOSFET's according to the invention and prior art.
- FIG. 1 shows a classification chart of MOSFET's, where the abscissa indicates an impurity density in a substrate and the ordinate indicates a work function or a Fermi level of a material constituting a gate electrode.
- a region A contains conventional MOSFET's each having an N + polysilicon gate electrode, where an N-channel one adopts the typical structure and a P-channel one adopts the buried channel structure as described before.
- a region B contains conventional MOSFET's each having a P + polysilicon gate electrode, where an N-channel one adopts the buried channel structure and a P-channel one adopts the typical structure as also described before.
- a region C contains conventional MOSFET's each having a gate electrode which is constituted by metal having a high melting point such as tungsten, molybdenum or silicides thereof, where the Fermi level of these materials is located between those of an N + polysilicon and a P + polysilicon.
- a gate electrode which is constituted by metal having a high melting point such as tungsten, molybdenum or silicides thereof, where the Fermi level of these materials is located between those of an N + polysilicon and a P + polysilicon.
- a device according to the invention has the same kind of gate electrode as that of conventional MOSFET's in the region C, but an impurity density in the device is higher than that in the conventional MOSFET's.
- the device adopts the buried channel structure because of a high impurity density in a substrate. Therefore, the device has a higher mobility and a higher reliability than a device having a typical structure.
- the Fermi level of the gate material is located between those of N + polysilicon and P + polysilicon, the channel layer can be thinned so as to prevent short channel effect, that is, to prevent the threshold voltage of the device from decreasing.
- FIG. 2 shows a cross-sectional view of a MOSFET device according to the invention.
- a field oxide 2 is formed which surrounds a device region.
- a source electrode 3 and a drain electrode 4 having a conductivity opposite to the substrate 1 are formed, and therebetween a channel forming 7, which also has a conductivity opposite to the substrate 1, is formed.
- a gate electrode 6 is formed with an insulation layer 5 interposed therebetween.
- the first characterizing feature of the device is that the device adopts the buried channel structure
- the second characterizing feature is that the gate electrode 6 is made of metals having a high melting point such as tungsten, molybdenum or silicide thereof, these materials having a Fermi level located between those of N + polysilicon and P + polysilicon.
- a mobility is improved over a device having typical structure.
- the second feature that is, use of a specific material for the gate electrode, it is possible to obtain a desired threshold value even if the channel forming region 7 is formed to be shallow.
- the superficial channel can be formed the mobility is improved. Therefore, an operation speed and current drive capability of the device can be improved.
- the shallow channel prevents the short channel effect.
- Mo, W, MoSi 2 , WSi 2 , etc. are used for a gate material.
- Polysilicon containing no impurities is also used.
- MoSi 2 is used for the gate electrode of a CMOSFET having a threshold voltage of +0.8V, it is preferred to make an impurity density in the substrate higher than 1 ⁇ 10 17 cm -3 at a peak value.
- buried channel structure can be adopted by both N-channel and P-channel transistors. Since the threshold value slightly depends on the thickness of an insulation layer, in the buried channel structure device, the thickness of the layer is not critical.
- FIG. 3 shows the distribution of impurities in a substrate from the surface toward the inside measured for a buried channel NMOSFET according to the prior art which has a P + polysilicon gate electrode (shown by a solid line), and according to this invention, which has a MoSi 2 gate electrode (shown by a broken line).
- a PN junction point Q is located in a shallower position in the device according to the invention than that of the prior art. This means that the device according to the invention has a shallow channel.
- FIGS. 4 and 5 are graphs showing relations between an effective channel length and a drain current in an NMOSFET and a PMOSFET, respectively.
- a curve M shows a characteristic of a device having a MoSi 2 gate electrode according to the invention
- curves P and N which show the characteristics of devices having a conventional P + polysilicon gate electrode and a conventional N + polysilicon gate electrode, respectively, according to the prior art.
- FIG. 6 shows a fluctuation of a drain current caused by a substrate current. Increase in the fluctuation of the drain current reduces reliability of the device.
- This graph indicates that the device according to the invention has higher reliability than the prior art device having an N + polysilicon gate electrode though it has less reliability than the prior art device having a P + polysilicon gate electrode.
- FIG. 7 shows a relation between an effective channel length and a threshold voltage.
- a threshold voltage keeps a high level until an effective channel length rapidly decreases.
- the knee point of the curve M which corresponds to the device according to the invention, is located to the left of that of curve N, which corresponds to the prior device.
- the invention prevents the short channel effect associated with devices of the prior art.
- a MOSFET according to the invention adopts the buried channel structure and has a gate electrode made of materials having an intermediate Fermi level, the following improvement can be attained.
- a high mobility can be obtained even if a high integration is carried out so as to improve the operation speed and current drive capability.
- a threshold voltage can be kept at a high value by preventing the short channel effect.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A MOSFET utilizes a buried channel structure comprising a buried channel between a source electrode and a drain electrode. The device also comprises a gate electrode made of material whose Fermi level is located between a conduction band and a valency band of a semiconductor. An impurity concentration in the substrate is relatively high because of buried channel structure.
Description
This invention relates to a field-effect transistor (FET) and, more particularly, to a metal-oxide semiconductor FET (MOSFET).
Nowadays a MOSFET is widely used and is required to have more highly integrated construction. A MOSFET, in general, comprises a semiconductor substrate, a source electrode and a drain electrode formed therein, which have a conductivity opposite to that of the substrate, a gate electrode, and a gate insulation layer formed between the substrate and the gate electrode. Hereinafter such a structure is referred to as a "typical structure". There is another structure providing a buried channel layer formed between the source and the drain electrodes having an opposite conductivity to that of the substrate. Hereinafter this structure is referred to as a "buried channel structure".
The most common material used for a gate electrode of a conventional MOSFET is polysilicon. Usually, phosphor or boron is diffused, at a high density, into the polysilicon so as to form a gate electrode made of N+ polysilicon or P+ polysilicon in order to lower the resistance of the gate electrode and make stable the work function thereof. Metals having a high melting point such as tungsten, molybdenum or silicide thereof are also well known materials for use as gate electrodes.
However, there are several drawbacks in the conventional MOSFET's using above-described materials. The drawbacks in a MOSFET using N+ polysilicon for a gate electrode will firstly be described. Since it is desired to set a threshold voltage at about 0.8V in an N-channel FET and at about -0.8V in a P-channel FET generally, the former adopts the typical structure and the latter adopts the buried channel structure. However, in the former, that is, in an N-channel FET, there is a defect of decreasing carrier mobility when circuit integration is conducted. The circuit integration makes an electric field in a channel increase and causes carriers to tend to move through a surface region of a substrate. Thus carrier mobility is decreased, so that operation speed and drive capability of the device are reduced. Further, many hot carriers are produced in the surface region of the substrate and these hot carriers are trapped in an insulation layer. The trapped hot carriers cause a change in electrical characteristics of the device. This change results in a decrease in the reliability of the device.
On the other hand, while a P-channel FET is less subject to the above-described defect because of its buried channel structure, it has the defect of decreasing a threshold voltage when circuit integration is made, because its channel length becomes short with integration (hereinafter this effect is referred to as "short channel effect").
Second, the drawbacks in a MOSFET using P+ polysilicon for a gate electrode are described. When P+ polysilicon is used for the gate electrode, buried channel structure is adopted to an N-channel FET and typical structure is adopted to a P-channel FET in order to set a threshold voltage at a designed value. Therefore, as described above, the defect caused by the short channel effect arises in the former and the defect of low carrier mobility and low reliability arises in the latter. In MOSFET's where metals having a high melting point such as tungsten, molybdenum or silicide thereof are used as the gate electrode, the following drawbacks still exist. In these MOSFET's, the density of inpurities must be decreased in order to develop drive capability. Therefore, typical structure must be adopted to both N-channel FET's and P-channel FET's and it was found that drive capability and device reliability are lowered when circuit integration is made.
With the above in view, the present invention has been made and its object is to provide a novel MOSFET which has a high operation speed, a high carrier mobility, a high current drive capability, and a high reliability, even when circuit integration is made. In addition to that, the object of this invention is to prevent the threshold voltage of the MOSFET from decreasing by shortage of its channel length, that is, short channel effect.
The above described object is accomplished by providing a semiconductor device which comprises a semiconductor substrate of a first conductivity, a source electrode and a drain electrode of a second conductivity formed on the substrate, a buried channel of the first conductivity formed between the source and the drain electrodes, and a gate electrode formed above the channel through the intermediary of an insulation layer, the gate electrode being made of material whose Fermi level is located between a conduction band and a valency band of the semiconductor.
In the accompanying drawings:
FIG. 1 is a classifying chart of MOSFET's based on materials constituting a substrate and a gate;
FIG. 2 is a cross sectional view showing an embodiment of a MOSFET device according to this invention;
FIGS. 3 through 7 are graphs showing characteristics of the MOSFET's according to the invention and prior art.
FIG. 1 shows a classification chart of MOSFET's, where the abscissa indicates an impurity density in a substrate and the ordinate indicates a work function or a Fermi level of a material constituting a gate electrode. In this chart, a region A contains conventional MOSFET's each having an N+ polysilicon gate electrode, where an N-channel one adopts the typical structure and a P-channel one adopts the buried channel structure as described before. A region B contains conventional MOSFET's each having a P+ polysilicon gate electrode, where an N-channel one adopts the buried channel structure and a P-channel one adopts the typical structure as also described before. A region C contains conventional MOSFET's each having a gate electrode which is constituted by metal having a high melting point such as tungsten, molybdenum or silicides thereof, where the Fermi level of these materials is located between those of an N+ polysilicon and a P+ polysilicon. In conventional MOSFET's belonging to the region C, an impurity density in a substrate tends to decrease so as to improve current drive capability. Therefore, both N-channel and P-channel MOSFET's in region C adopt the typical structure as described before.
The inventor discovered the fact that MOSFET's belonging to a region D are very useful for solving above described drawbacks associated with conventional devices, though such MOSFET's were previously regarded as useless. The present invention was derived from this discovery by the inventor. Thus a device according to the invention has the same kind of gate electrode as that of conventional MOSFET's in the region C, but an impurity density in the device is higher than that in the conventional MOSFET's. The device adopts the buried channel structure because of a high impurity density in a substrate. Therefore, the device has a higher mobility and a higher reliability than a device having a typical structure. Besides that, since the Fermi level of the gate material is located between those of N+ polysilicon and P+ polysilicon, the channel layer can be thinned so as to prevent short channel effect, that is, to prevent the threshold voltage of the device from decreasing.
Now, referring to the drawings, a preferred embodiment of the invention will be described in detail. FIG. 2 shows a cross-sectional view of a MOSFET device according to the invention. On a silicon substrate 1, a field oxide 2 is formed which surrounds a device region. In the device region, a source electrode 3 and a drain electrode 4 having a conductivity opposite to the substrate 1 are formed, and therebetween a channel forming 7, which also has a conductivity opposite to the substrate 1, is formed. Above the substrate 1, a gate electrode 6 is formed with an insulation layer 5 interposed therebetween.
The first characterizing feature of the device is that the device adopts the buried channel structure, and the second characterizing feature is that the gate electrode 6 is made of metals having a high melting point such as tungsten, molybdenum or silicide thereof, these materials having a Fermi level located between those of N+ polysilicon and P+ polysilicon. Owing to the first feature, that is, use of the buried channel structure, a mobility is improved over a device having typical structure. Owing to the second feature, that is, use of a specific material for the gate electrode, it is possible to obtain a desired threshold value even if the channel forming region 7 is formed to be shallow. When the superficial channel can be formed the mobility is improved. Therefore, an operation speed and current drive capability of the device can be improved. Besides, the shallow channel prevents the short channel effect.
For a gate material, Mo, W, MoSi2, WSi2, etc. are used. Polysilicon containing no impurities is also used. When MoSi2 is used for the gate electrode of a CMOSFET having a threshold voltage of +0.8V, it is preferred to make an impurity density in the substrate higher than 1×1017 cm-3 at a peak value. In this condition, buried channel structure can be adopted by both N-channel and P-channel transistors. Since the threshold value slightly depends on the thickness of an insulation layer, in the buried channel structure device, the thickness of the layer is not critical.
FIG. 3 shows the distribution of impurities in a substrate from the surface toward the inside measured for a buried channel NMOSFET according to the prior art which has a P+ polysilicon gate electrode (shown by a solid line), and according to this invention, which has a MoSi2 gate electrode (shown by a broken line). As shown in the graph, a PN junction point Q is located in a shallower position in the device according to the invention than that of the prior art. This means that the device according to the invention has a shallow channel.
FIGS. 4 and 5 are graphs showing relations between an effective channel length and a drain current in an NMOSFET and a PMOSFET, respectively. In the graphs, a curve M shows a characteristic of a device having a MoSi2 gate electrode according to the invention, and curves P and N which show the characteristics of devices having a conventional P+ polysilicon gate electrode and a conventional N+ polysilicon gate electrode, respectively, according to the prior art. These graphs clearly show that the device according to the invention has larger current drive capability than the devices of the prior art.
FIG. 6 shows a fluctuation of a drain current caused by a substrate current. Increase in the fluctuation of the drain current reduces reliability of the device. This graph indicates that the device according to the invention has higher reliability than the prior art device having an N+ polysilicon gate electrode though it has less reliability than the prior art device having a P+ polysilicon gate electrode.
FIG. 7 shows a relation between an effective channel length and a threshold voltage. A threshold voltage keeps a high level until an effective channel length rapidly decreases. As shown in the graph, the knee point of the curve M, which corresponds to the device according to the invention, is located to the left of that of curve N, which corresponds to the prior device. Thus, the invention prevents the short channel effect associated with devices of the prior art.
In conclusion, since a MOSFET according to the invention adopts the buried channel structure and has a gate electrode made of materials having an intermediate Fermi level, the following improvement can be attained.
(i) A high mobility can be obtained even if a high integration is carried out so as to improve the operation speed and current drive capability.
(ii) A threshold voltage can be kept at a high value by preventing the short channel effect.
Claims (2)
1. In an insulated gate semiconductor device comprising a semiconductor substrate having a first conductivity, a source electrode and a drain electrode having a second conductivity and formed on the substrate, a buried channel having said first conductivity and formed between the source electrode and the drain electrode, and a gate electrode formed above the channel through the intermediary of an insulation layer,
the improvement wherein said gate electrode is made of material having a Fermi level located between a conduction band and a valence band of the semiconductor, and
wherein the substrate has an impurity concentration of more than 1×1017 cm-3.
2. A semi-conductor device according to claim 1, wherein the gate electrode is made of tungsten, molybdenum or silicides thereof.
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP61-64406 | 1986-03-22 | ||
| JP61064406A JPS62219966A (en) | 1986-03-22 | 1986-03-22 | Semiconductor device |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US4841346A true US4841346A (en) | 1989-06-20 |
Family
ID=13257395
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/028,627 Expired - Lifetime US4841346A (en) | 1986-03-22 | 1987-03-20 | Field-effect transistor devices |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US4841346A (en) |
| EP (1) | EP0239019B1 (en) |
| JP (1) | JPS62219966A (en) |
| DE (1) | DE3788525T2 (en) |
Cited By (25)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4990974A (en) * | 1989-03-02 | 1991-02-05 | Thunderbird Technologies, Inc. | Fermi threshold field effect transistor |
| US5164805A (en) * | 1988-08-22 | 1992-11-17 | Massachusetts Institute Of Technology | Near-intrinsic thin-film SOI FETS |
| US5245207A (en) * | 1989-04-21 | 1993-09-14 | Nobuo Mikoshiba | Integrated circuit |
| US5352914A (en) * | 1992-08-03 | 1994-10-04 | Hughes Aircraft Company | Field-effect transistor with structure for suppressing hot-electron effects, and method of fabricating the transistor |
| US5367186A (en) * | 1992-01-28 | 1994-11-22 | Thunderbird Technologies, Inc. | Bounded tub fermi threshold field effect transistor |
| US5369295A (en) * | 1992-01-28 | 1994-11-29 | Thunderbird Technologies, Inc. | Fermi threshold field effect transistor with reduced gate and diffusion capacitance |
| US5424226A (en) * | 1994-04-11 | 1995-06-13 | Xerox Corporation | Method of fabricating NMOS and PMOS FET's in a CMOS process |
| US5440160A (en) * | 1992-01-28 | 1995-08-08 | Thunderbird Technologies, Inc. | High saturation current, low leakage current fermi threshold field effect transistor |
| US5525822A (en) * | 1991-01-28 | 1996-06-11 | Thunderbird Technologies, Inc. | Fermi threshold field effect transistor including doping gradient regions |
| US5543654A (en) * | 1992-01-28 | 1996-08-06 | Thunderbird Technologies, Inc. | Contoured-tub fermi-threshold field effect transistor and method of forming same |
| US5682051A (en) * | 1988-06-23 | 1997-10-28 | Dallas Semiconductor Corporation | CMOS integrated circuit with reduced susceptibility to PMOS punchthrough |
| US5786620A (en) * | 1992-01-28 | 1998-07-28 | Thunderbird Technologies, Inc. | Fermi-threshold field effect transistors including source/drain pocket implants and methods of fabricating same |
| US5814869A (en) * | 1992-01-28 | 1998-09-29 | Thunderbird Technologies, Inc. | Short channel fermi-threshold field effect transistors |
| US5874329A (en) * | 1996-12-05 | 1999-02-23 | Lsi Logic Corporation | Method for artificially-inducing reverse short-channel effects in deep sub-micron CMOS devices |
| WO1999017371A1 (en) * | 1997-09-26 | 1999-04-08 | Thunderbird Technologies, Inc. | Metal gate fermi-threshold field effect transistors |
| US6111281A (en) * | 1996-03-22 | 2000-08-29 | Nikon Corporation | Solid-state image-pickup device and MOS transistor having a reduced incidental capacitance |
| FR2791181A1 (en) * | 1999-03-19 | 2000-09-22 | France Telecom | NOVEL METAL GRID TRANSISTOR AND UNDERGROUND CHANNEL, COUNTER-DOPING, AND MANUFACTURING METHOD |
| US6180464B1 (en) * | 1998-11-24 | 2001-01-30 | Advanced Micro Devices, Inc. | Metal oxide semiconductor device with localized laterally doped channel |
| US6222224B1 (en) * | 1996-12-27 | 2001-04-24 | Kabushiki Kaisha Toshiba | Erasable and programmable nonvolatile semiconductor memory, semiconductor integrated circuit device having the semiconductor memory and method of manufacturing the semiconductor memory |
| US6246093B1 (en) | 1996-09-25 | 2001-06-12 | Lsi Logic Corporation | Hybrid surface/buried-channel MOSFET |
| US6424016B1 (en) * | 1996-05-24 | 2002-07-23 | Texas Instruments Incorporated | SOI DRAM having P-doped polysilicon gate for a memory pass transistor |
| US6541829B2 (en) * | 1999-12-03 | 2003-04-01 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
| US6768149B1 (en) * | 2000-10-05 | 2004-07-27 | Ess Technology, Inc. | Tapered threshold reset FET for CMOS imagers |
| US7064313B1 (en) | 2000-10-05 | 2006-06-20 | Ess Technology, Inc. | Gradual reset voltage reduction for resetting an image sensor |
| US20060197121A1 (en) * | 2005-03-04 | 2006-09-07 | Bae Systems Information And Electronic Systems Integration Inc. | Abrupt channel doping profile for fermi threshold field effect transistors |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CA2014296C (en) * | 1989-04-21 | 2000-08-01 | Nobuo Mikoshiba | Integrated circuit |
| JP2776891B2 (en) * | 1989-06-19 | 1998-07-16 | 株式会社日立製作所 | Semiconductor integrated circuit device |
| GB2243948B (en) * | 1990-04-20 | 1994-06-08 | Nobuo Mikoshiba | Integrated circuit |
| KR920005242A (en) * | 1990-08-20 | 1992-03-28 | 김광호 | Method of manufacturing transistor having structure of gate-insulator-semiconductor |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0100454A1 (en) * | 1982-07-05 | 1984-02-15 | Kabushiki Kaisha Toshiba | Semiconductor device having a conductive layer consisting of a high-melting point metal silicide and a method for manufacturing such a semiconductor device |
| US4434433A (en) * | 1977-02-21 | 1984-02-28 | Zaidan Hojin Handotai Kenkyu Shinkokai | Enhancement mode JFET dynamic memory |
| US4612565A (en) * | 1981-05-27 | 1986-09-16 | Hitachi, Ltd. | Semiconductor memory device |
| JPH05165680A (en) * | 1991-12-13 | 1993-07-02 | Mitsubishi Electric Corp | Memory operation tracing device |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS59151464A (en) * | 1983-02-17 | 1984-08-29 | Nec Corp | Metal insulator semiconductor transistor and manufacture thereof |
| DE3330851A1 (en) * | 1983-08-26 | 1985-03-14 | Siemens AG, 1000 Berlin und 8000 München | METHOD FOR PRODUCING HIGHLY INTEGRATED COMPLEMENTARY MOS FIELD EFFECT TRANSISTOR CIRCUITS |
| JPS6050960A (en) * | 1983-08-30 | 1985-03-22 | Toshiba Corp | Semiconductor device |
-
1986
- 1986-03-22 JP JP61064406A patent/JPS62219966A/en active Pending
-
1987
- 1987-03-20 US US07/028,627 patent/US4841346A/en not_active Expired - Lifetime
- 1987-03-20 DE DE3788525T patent/DE3788525T2/en not_active Expired - Fee Related
- 1987-03-20 EP EP87104093A patent/EP0239019B1/en not_active Expired - Lifetime
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4434433A (en) * | 1977-02-21 | 1984-02-28 | Zaidan Hojin Handotai Kenkyu Shinkokai | Enhancement mode JFET dynamic memory |
| US4612565A (en) * | 1981-05-27 | 1986-09-16 | Hitachi, Ltd. | Semiconductor memory device |
| EP0100454A1 (en) * | 1982-07-05 | 1984-02-15 | Kabushiki Kaisha Toshiba | Semiconductor device having a conductive layer consisting of a high-melting point metal silicide and a method for manufacturing such a semiconductor device |
| JPH05165680A (en) * | 1991-12-13 | 1993-07-02 | Mitsubishi Electric Corp | Memory operation tracing device |
Non-Patent Citations (8)
| Title |
|---|
| Nishizawa, "A Limitation . . . Memories", (pp. 705-714), IEEE Journal of Solid State Circuits, vol. SC-15, No. 4, Aug. 1980. |
| Nishizawa, A Limitation . . . Memories , (pp. 705 714), IEEE Journal of Solid State Circuits, vol. SC 15, No. 4, Aug. 1980. * |
| Oka et al., "Two Dimensional . . . MOSFETS", IEEE IEDM, 1979, pp. 30-33. |
| Oka et al., Two Dimensional . . . MOSFETS , IEEE IEDM, 1979, pp. 30 33. * |
| Technical Digest of IEDM 84, pp. 642 646. E. P. Jacobs et al.; N and P Well Process Compatibility in a 1 m CMOS Technology . * |
| Technical Digest of IEDM 84, pp. 642-646. E. P. Jacobs et al.; "N- and P-Well Process Compatibility in a 1 μm-CMOS Technology". |
| Technical Digest of IEDM 85, pp. 238 241, M. Nakahara et al., Relief of Hot Carrier Constraint on Submicron CMOS Devices by Use of a Buried Channel Structure . * |
| Technical Digest of IEDM 85, pp. 238-241, M. Nakahara et al., "Relief of Hot Carrier Constraint on Submicron CMOS Devices by Use of a Buried Channel Structure". |
Cited By (34)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5682051A (en) * | 1988-06-23 | 1997-10-28 | Dallas Semiconductor Corporation | CMOS integrated circuit with reduced susceptibility to PMOS punchthrough |
| US5164805A (en) * | 1988-08-22 | 1992-11-17 | Massachusetts Institute Of Technology | Near-intrinsic thin-film SOI FETS |
| US5151759A (en) * | 1989-03-02 | 1992-09-29 | Thunderbird Technologies, Inc. | Fermi threshold silicon-on-insulator field effect transistor |
| US4990974A (en) * | 1989-03-02 | 1991-02-05 | Thunderbird Technologies, Inc. | Fermi threshold field effect transistor |
| US5245207A (en) * | 1989-04-21 | 1993-09-14 | Nobuo Mikoshiba | Integrated circuit |
| US5525822A (en) * | 1991-01-28 | 1996-06-11 | Thunderbird Technologies, Inc. | Fermi threshold field effect transistor including doping gradient regions |
| US5367186A (en) * | 1992-01-28 | 1994-11-22 | Thunderbird Technologies, Inc. | Bounded tub fermi threshold field effect transistor |
| US5786620A (en) * | 1992-01-28 | 1998-07-28 | Thunderbird Technologies, Inc. | Fermi-threshold field effect transistors including source/drain pocket implants and methods of fabricating same |
| US5814869A (en) * | 1992-01-28 | 1998-09-29 | Thunderbird Technologies, Inc. | Short channel fermi-threshold field effect transistors |
| US5440160A (en) * | 1992-01-28 | 1995-08-08 | Thunderbird Technologies, Inc. | High saturation current, low leakage current fermi threshold field effect transistor |
| US5369295A (en) * | 1992-01-28 | 1994-11-29 | Thunderbird Technologies, Inc. | Fermi threshold field effect transistor with reduced gate and diffusion capacitance |
| US5543654A (en) * | 1992-01-28 | 1996-08-06 | Thunderbird Technologies, Inc. | Contoured-tub fermi-threshold field effect transistor and method of forming same |
| US5374836A (en) * | 1992-01-28 | 1994-12-20 | Thunderbird Technologies, Inc. | High current fermi threshold field effect transistor |
| US5352914A (en) * | 1992-08-03 | 1994-10-04 | Hughes Aircraft Company | Field-effect transistor with structure for suppressing hot-electron effects, and method of fabricating the transistor |
| US5424226A (en) * | 1994-04-11 | 1995-06-13 | Xerox Corporation | Method of fabricating NMOS and PMOS FET's in a CMOS process |
| US6111281A (en) * | 1996-03-22 | 2000-08-29 | Nikon Corporation | Solid-state image-pickup device and MOS transistor having a reduced incidental capacitance |
| US6703673B2 (en) | 1996-05-24 | 2004-03-09 | Texas Instruments Incorporated | SOI DRAM having P-doped poly gate for a memory pass transistor |
| US6424016B1 (en) * | 1996-05-24 | 2002-07-23 | Texas Instruments Incorporated | SOI DRAM having P-doped polysilicon gate for a memory pass transistor |
| US6246093B1 (en) | 1996-09-25 | 2001-06-12 | Lsi Logic Corporation | Hybrid surface/buried-channel MOSFET |
| US5874329A (en) * | 1996-12-05 | 1999-02-23 | Lsi Logic Corporation | Method for artificially-inducing reverse short-channel effects in deep sub-micron CMOS devices |
| US6222224B1 (en) * | 1996-12-27 | 2001-04-24 | Kabushiki Kaisha Toshiba | Erasable and programmable nonvolatile semiconductor memory, semiconductor integrated circuit device having the semiconductor memory and method of manufacturing the semiconductor memory |
| WO1999017371A1 (en) * | 1997-09-26 | 1999-04-08 | Thunderbird Technologies, Inc. | Metal gate fermi-threshold field effect transistors |
| US6180464B1 (en) * | 1998-11-24 | 2001-01-30 | Advanced Micro Devices, Inc. | Metal oxide semiconductor device with localized laterally doped channel |
| WO2000057482A1 (en) * | 1999-03-19 | 2000-09-28 | France Telecom | Novel transistor with metal gate and buried counter-doped channel and method for making same |
| FR2791181A1 (en) * | 1999-03-19 | 2000-09-22 | France Telecom | NOVEL METAL GRID TRANSISTOR AND UNDERGROUND CHANNEL, COUNTER-DOPING, AND MANUFACTURING METHOD |
| US6541829B2 (en) * | 1999-12-03 | 2003-04-01 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
| US6770944B2 (en) | 1999-12-03 | 2004-08-03 | Kabushiki Kaisha Toshiba | Semiconductor device having counter and channel impurity regions |
| US20040238883A1 (en) * | 1999-12-03 | 2004-12-02 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
| US7078776B2 (en) | 1999-12-03 | 2006-07-18 | Kabushiki Kaisha Toshiba | Low threshold voltage semiconductor device |
| US6768149B1 (en) * | 2000-10-05 | 2004-07-27 | Ess Technology, Inc. | Tapered threshold reset FET for CMOS imagers |
| US7064313B1 (en) | 2000-10-05 | 2006-06-20 | Ess Technology, Inc. | Gradual reset voltage reduction for resetting an image sensor |
| US20060197121A1 (en) * | 2005-03-04 | 2006-09-07 | Bae Systems Information And Electronic Systems Integration Inc. | Abrupt channel doping profile for fermi threshold field effect transistors |
| WO2006096464A3 (en) * | 2005-03-04 | 2007-03-22 | Bae Systems Information | Abrupt channel doping profile for fermi threshold field effect transistors |
| US7271457B2 (en) | 2005-03-04 | 2007-09-18 | Bae Systems Information And Electronic Systems Integration Inc. | Abrupt channel doping profile for fermi threshold field effect transistors |
Also Published As
| Publication number | Publication date |
|---|---|
| EP0239019A3 (en) | 1989-11-08 |
| DE3788525D1 (en) | 1994-02-03 |
| JPS62219966A (en) | 1987-09-28 |
| EP0239019B1 (en) | 1993-12-22 |
| EP0239019A2 (en) | 1987-09-30 |
| DE3788525T2 (en) | 1994-05-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4841346A (en) | Field-effect transistor devices | |
| US5719422A (en) | Low threshold voltage, high performance junction transistor | |
| US20040262681A1 (en) | Semiconductor device | |
| KR940010367A (en) | Semiconductor device and manufacturing method | |
| JPH09119870A (en) | Temperature detecting method, semiconductor device, and temperature detecting circuit | |
| US5245207A (en) | Integrated circuit | |
| JP2899122B2 (en) | Insulated gate transistor and semiconductor integrated circuit | |
| US6211555B1 (en) | Semiconductor device with a pair of transistors having dual work function gate electrodes | |
| US20080142910A1 (en) | Semiconductor device | |
| US6465295B1 (en) | Method of fabricating a semiconductor device | |
| JPH0738447B2 (en) | MOS semiconductor device | |
| JP3402043B2 (en) | Field effect transistor | |
| JP2876866B2 (en) | Semiconductor device | |
| US3493824A (en) | Insulated-gate field effect transistors utilizing a high resistivity substrate | |
| US6246093B1 (en) | Hybrid surface/buried-channel MOSFET | |
| JPH0571190B2 (en) | ||
| DE3377039D1 (en) | Voltage-stable mos transistor for very high density integrated circuits | |
| JP3244581B2 (en) | Dual gate type CMOS semiconductor device | |
| Yagishita et al. | Dynamic threshold voltage damascene metal gate MOSFET (DT-DMG-MOS) technology for very low voltage operation of under 0.7 V | |
| US20140077291A1 (en) | Semiconductor device | |
| US7566604B2 (en) | Method of fabricating a dual-gate structure that prevents cut-through and lowered mobility | |
| TWI861978B (en) | Transistor structure | |
| JP3271972B2 (en) | Fermi threshold field effect transistor | |
| EP1014432A1 (en) | Method for forming the gate oxide of metal-oxide-semiconductor devices | |
| JPH04287376A (en) | Insulated-gate transistor and semiconductor integrated circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHBA, 72 HORIKAWA-CHO, SAIWAI-K Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:NOGUCHI, TATSUO;REEL/FRAME:004738/0101 Effective date: 19870423 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |