US4313256A - Method of producing integrated MOS circuits via silicon gate technology - Google Patents

Method of producing integrated MOS circuits via silicon gate technology Download PDF

Info

Publication number
US4313256A
US4313256A US06/109,808 US10980880A US4313256A US 4313256 A US4313256 A US 4313256A US 10980880 A US10980880 A US 10980880A US 4313256 A US4313256 A US 4313256A
Authority
US
United States
Prior art keywords
polysilicon
layer
regions
doped
silicon nitride
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US06/109,808
Inventor
Dietrich Widmann
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Siemens AG
Original Assignee
Siemens AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siemens AG filed Critical Siemens AG
Application granted granted Critical
Publication of US4313256A publication Critical patent/US4313256A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/0223Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
    • H10W20/01
    • H10W20/065

Definitions

  • the invention relates to integrated MOS circuits and somewhat more particularly to a method of producing high packing density of integrated MOS circuits via silicon gate technology with self-adjusting contacts by using silicon nitride masking.
  • inactive regions of IC circuits i.e., those regions which do not directly contribute to circuit function
  • inactive regions include the non-usable regions at the peripheries of contact holes. These inactive regions are made-up by so-called safety clearances or spacings.
  • the production of MOS components perferably occurs via polysilicon technology.
  • the gate electrodes of field effect transistors as well as conductive paths or tracks for connecting such electrodes are composed of polysilicon.
  • An essential advantage of this technique in comparison to a technique where such electrodes and interconnections are composed of aluminum, is that interfering gate-source and gate-drain overlap capacitors can be kept very small and that with polysilicon an additional "interconnection level" is provided.
  • contact holes In instances of a n-channel as well as in instances of a p-channel silicon or, respectively, double-silicon-gate technology, contact holes must be produced on the SiO 2 layers as well as on n + - or p + -doped monocrystalline silicon regions and on n + - or p + -doped polycrystalline silicon regions. In so doing, one must avoid having a portion of a contact hole surface projected over the region contacted because otherwise a danger exists that the metal interconnection applied over such contact hole surface may produce a short circuit to an adjacent p- or n-doped region of the monocrystalline silicon substrate.
  • safety spacings are provided between the edges of a contact hole and the edges of adjacent doped silicon regions. These safety spacings are required because the spacing between two structure edges on two different structural planes cannot be arbitrarily exact but must only be within certain tolerances, which with the present state of the art is about ⁇ 2 ⁇ m.
  • German Offenlegungsschrift No. 27 23 374 suggests one such process wherein, with the aid of nitride layers, by use of their oxidation-inhibiting effects as well as their etch-stop effects, contact holes are produced so that the surface area thereof projects out over the polysilicon region to be contacted.
  • This process requires an additional contact hole mask, and on the periphery of the resultant contact holes between the monocrystalline n + - or p + -doped regions and the metal interconnections, with this process as before, safety spacings must be provided and the contact hole sidewall slopes are very steep or even overhanging.
  • the invention provides a method of producing high density MOS circuits via silicon gate technology with self-adjusting or self-registering contacts whereby safety spacings at peripheries of contact holes between doped regions and metal interconnections are eliminated, with no short circuits between such interconnections which can be applied over the contact holes, and the adjacent doped regions in the silicon substrate and the surface of the semiconductor circuit are relatively flat with substantially no steep steps.
  • an insulating layer is produced, after appropriate masking of the regions to be contacted via an oxidation-inhibiting silicon nitride layer, from a layer additionally applied and doped to correspond to the doped regions in the silicon substrate and which is converted via local oxidation into the insulating layer.
  • a doped polysilicon layer is applied and then converted by thermal oxidation into a silicon dioxide layer.
  • such polysilicon layer is deposited in a layer thickness of about 0.1 to 0.5 ⁇ m by thermal decomposition of a silicon-containing gaseous compound, together with an appropriate dopant substance.
  • the invention can also be practiced with other material in place of polysilicon as long as such other material can be converted by local oxidation into an insulating layer.
  • aluminum is one such material since it can be vapor deposited and then converted by anodic oxidation into insulating aluminum oxide.
  • This embodiment of the invention is useful in producing IC circuits having several metal interconnection levels for producing an insulating layer and contacts between two metal interconnection levels.
  • steps (d), (e) and (h) through (m) are different. Described in an analogous manner as the silicon gate process, a double silicon gate process (double polysilicon-gate process) can also be applied to the inventive process. In such case, step (d) and the following steps occur after deposition of the second polysilicon layer.
  • the step height at the polysilicon sides is lower.
  • the nitride can be left not only at the contact locations but also at all other areas where connecting polysilicon interconnections are to be produced. In this manner, an additional "wiring plane" is attained.
  • the polysilicon interconnections of such wiring planes can cross over underlying polysilicon interconnections as well as monocrystalline n + - or p + -doped regions.
  • such polysilicon interconnections cannot be crossed over by metal interconnections. The latter would only be possible if an insulating layer were applied over the polysilicon interconnections, as a further extension of the inventive process. To accomplish this, one could, for example, proceed in accordance with process steps (j) through (n).
  • FIG. 1 is an elevated, somewhat schematic, cross-sectional partial view of a semiconductor circuit being produced in accordance with the principles of the invention, illustrating a contact track for a monocrystalline n + -doped region;
  • FIG. 2 is a somewhat similar view illustrating a contact interconnection to a polysilicon region
  • FIG. 3 is also a somewhat similar view illustrating a contact polysilicon interconnection to a monocrystalline n + -doped region
  • FIGS. 4-6 illustrate the different contact regions of FIGS. 1-3 at the end of the production process, with FIG. 4 corresponding to FIG. 1, FIG. 5 corresponding to FIG. 2 and FIG. 6 corresponding to FIG. 3.
  • silicon nitride layer is deposited by a chemical reaction of gaseous silicon- or nitride-containing compound, such as SiH 4 or NH 3 ;

Landscapes

  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Thin Film Transistor (AREA)

Abstract

A method of producing integrated MOS circuits via silicon gate technology with self-adjusting contacts by using silicon nitride masking. In accordance with this method, after etching contact holes for the formation of contacts between monocrystalline doped regions (5) and polysilicon regions (4, 8), or metal interconnections (12), an insulating layer 10 is produced. This insulating layer is produced, after appropriate masking with an oxidation-inhibiting silicon nitride layer of the regions to be connected, from a layer (8) which is additionally applied and doped to correspond to the doped regions in the silicon substrate, and which is converted by local oxidation into the insulating layer (10). This process provides extremely high packing density of circuit elements.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The invention relates to integrated MOS circuits and somewhat more particularly to a method of producing high packing density of integrated MOS circuits via silicon gate technology with self-adjusting contacts by using silicon nitride masking.
2. Prior Art
In the production of highly integrated semiconductor circuits, one of the more important goals is to pack as many circuit components (for example transistors) or, respectively, functional units per surface unit based on a controllable minimum size substrate. In achieving such goals, inactive regions of IC circuits (i.e., those regions which do not directly contribute to circuit function) are particularly bothersome. Such inactive regions include the non-usable regions at the peripheries of contact holes. These inactive regions are made-up by so-called safety clearances or spacings.
Presently, the production of MOS components perferably occurs via polysilicon technology. With this technology, the gate electrodes of field effect transistors as well as conductive paths or tracks for connecting such electrodes are composed of polysilicon. An essential advantage of this technique, in comparison to a technique where such electrodes and interconnections are composed of aluminum, is that interfering gate-source and gate-drain overlap capacitors can be kept very small and that with polysilicon an additional "interconnection level" is provided.
In instances of a n-channel as well as in instances of a p-channel silicon or, respectively, double-silicon-gate technology, contact holes must be produced on the SiO2 layers as well as on n+ - or p+ -doped monocrystalline silicon regions and on n+ - or p+ -doped polycrystalline silicon regions. In so doing, one must avoid having a portion of a contact hole surface projected over the region contacted because otherwise a danger exists that the metal interconnection applied over such contact hole surface may produce a short circuit to an adjacent p- or n-doped region of the monocrystalline silicon substrate. In instances where a projection of a contact hole surface extends over a polysilicon structure, besides a short circuit danger, there also exists a danger that as a result of an undercut (i.e., an under-etching) of the SiO2 layer beneath the polysilicon structure, an overhang of the polysilicon structure is produced, which can cause a break in the interconnection or path positioned over such overhang.
In order to prevent projections of contact holes (i.e., surfaces defining contact holes) over regions to be contacted, the so-called safety spacings are provided between the edges of a contact hole and the edges of adjacent doped silicon regions. These safety spacings are required because the spacing between two structure edges on two different structural planes cannot be arbitrarily exact but must only be within certain tolerances, which with the present state of the art is about ±2 μm.
The prior art literature suggests various proposals for reducing and/or eliminating the above-described safety clearances or spacings about peripheries of contact holes.
German Offenlegungsschrift No. 27 23 374 suggests one such process wherein, with the aid of nitride layers, by use of their oxidation-inhibiting effects as well as their etch-stop effects, contact holes are produced so that the surface area thereof projects out over the polysilicon region to be contacted. This process requires an additional contact hole mask, and on the periphery of the resultant contact holes between the monocrystalline n+ - or p+ -doped regions and the metal interconnections, with this process as before, safety spacings must be provided and the contact hole sidewall slopes are very steep or even overhanging.
Another process (V. L. Rideout et al, "A One-Device Memory Cell Using A Single Layer Of Polysilicon And A Self-Registering Metal-To-Polysilicon Contact", International Electron Devices Meeting, Technical Digest, Washington, D.C., December 1977, page 258) suggests covering the polysilicon layer at those locations thereof where contact holes are to be formed with a double layer, a first layer of silicon dioxide and a second layer of silicon nitride, while the remaining surface areas of the desired polysilicon structures are masked with a silicon dioxide layer. Thereafter, the non-covered portions of the polysilicon layer are etched away. This method is similarly disadvantageous as the above-referenced DT-OS No. 27 23 374, with the difference being that the sidewall slopes of the polysilicon structures (rather than that of the contact holes) can be overhanging.
Another process is suggested by W. G. Oldham et al, "Improved Integrated Circuit Contact Geometry Using Local Oxidation", Electrochemical Society, Spring Meeting, Seattle, Wash., May 1978, page 690. In this process, the oxidation-inhibiting silicon nitride layer is applied after etching of the polysilicon layer. This nitride layer is etched in such a manner that it remains only over the surface areas where the contact holes are to be formed. A disadvantage of this method is that the side slopes of the polysilicon structures can be overhanging and in instances where contact holes are positioned entirely or partially on gate regions, the safety spacings to the above-described polysilicon structure edges are required.
A method which permits a decrease of the safety spacings at peripheries of contact holes between monocrystalline n+ -doped regions and metal interconnections or even an elimination thereof is suggested in German Offenlegungsschrift No. 25 09 315. In this method, after the contact holes are etched, doping material (such as phosphorous or arsenic) is applied into the contact holes. In this manner, a short circuit is prevented between the monocrystalline n+ -regions and the neighboring p-doped regions in instances of projecting contact holes. The safety spacings at the periphery of the contact holes to polysilicon structures are, however, still necessary with this method, now as before.
SUMMARY OF THE INVENTION
The invention provides a method of producing high density MOS circuits via silicon gate technology with self-adjusting or self-registering contacts whereby safety spacings at peripheries of contact holes between doped regions and metal interconnections are eliminated, with no short circuits between such interconnections which can be applied over the contact holes, and the adjacent doped regions in the silicon substrate and the surface of the semiconductor circuit are relatively flat with substantially no steep steps.
In accordance with the principles of the invention, after etching contact holes for formation of contacts between doped monocrystalline regions and polysilicon regions or metal interconnections, an insulating layer is produced, after appropriate masking of the regions to be contacted via an oxidation-inhibiting silicon nitride layer, from a layer additionally applied and doped to correspond to the doped regions in the silicon substrate and which is converted via local oxidation into the insulating layer.
In accordance with certain embodiments of the invention, a doped polysilicon layer is applied and then converted by thermal oxidation into a silicon dioxide layer. Preferably, such polysilicon layer is deposited in a layer thickness of about 0.1 to 0.5 μm by thermal decomposition of a silicon-containing gaseous compound, together with an appropriate dopant substance. The invention can also be practiced with other material in place of polysilicon as long as such other material can be converted by local oxidation into an insulating layer. For example, aluminum is one such material since it can be vapor deposited and then converted by anodic oxidation into insulating aluminum oxide. This embodiment of the invention is useful in producing IC circuits having several metal interconnection levels for producing an insulating layer and contacts between two metal interconnection levels.
An exemplary embodiment of the invention for producing integrated n- or p-channel MOS circuits comprises the following combination of sequential steps:
(a) producing structured SiO2 layers on a p- or n-doped semiconductor substrate for separating active transistor regions in accordance with the so-called LOCOS or isoplanar technique;
(b) oxidizing free n- or p-doped substrate surface regions to attain gate oxidation;
(c) depositing a n+ - or p+ -doped polysilicon layer on the entire surface of the structure;
(c) depositing a silicon nitride layer on the entire surface of the structure;
(e) etching the silicon nitride and the polysilicon layer so as to produce nitride-coated polysilicon regions;
(f) producing monocrystalline n+ - or p+ -doped source and drain regions in the p- or n-doped silicon substrate via ion implantation;
(g) producing a SiO2 layer over the monocrystalline n+ - or p+ -doped regions by thermal oxidation;
(h) removing the nitride mask:
(i) etching contact holes for formation of contacts between monocrystalline n+ - or p+ -doped regions and polysilicon regions (buried contacts) or metal interconnections;
(j) depositing a n+ - or p+ -doped polysilicon layer on the entire surface of the structure;
(k) depositing a silicon nitride layer on the entire surface of the structure;
(l) etching the silicon nitride layer except for those locations where contacts are provided to the metallic tracks;
(m) converting the uncovered polysilicon layer into a SiO2 layer by thermal oxidation;
(n) removing the nitride mask; and
(o) producing a desired metal interconnection pattern.
In comparison to known silicon gate processes, steps (d), (e) and (h) through (m) are different. Described in an analogous manner as the silicon gate process, a double silicon gate process (double polysilicon-gate process) can also be applied to the inventive process. In such case, step (d) and the following steps occur after deposition of the second polysilicon layer.
The primary advantages of the invention, in relation to known methods, are:
(1) In instances of equal polysilicon thickness and equal oxide thickness over the polysilicon regions, the step height at the polysilicon sides is lower.
(2) The curve or path of the side slopes at the SiO2 -covered polysilicon sides is more favorable with respect to covering of the edges by metal interconnections because no steep or negative side angles occur.
(3) Relatively thick SiO2 -layers (approximately 1 μm) can be produced over the polysilicon.
(4) The SiO2 -thickness between metal interconnections and the monocrystalline n+ -doped regions is greater.
(5) During etching of the nitride layer (method step 1), the nitride can be left not only at the contact locations but also at all other areas where connecting polysilicon interconnections are to be produced. In this manner, an additional "wiring plane" is attained. The polysilicon interconnections of such wiring planes can cross over underlying polysilicon interconnections as well as monocrystalline n+ - or p+ -doped regions. However, such polysilicon interconnections cannot be crossed over by metal interconnections. The latter would only be possible if an insulating layer were applied over the polysilicon interconnections, as a further extension of the inventive process. To accomplish this, one could, for example, proceed in accordance with process steps (j) through (n).
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is an elevated, somewhat schematic, cross-sectional partial view of a semiconductor circuit being produced in accordance with the principles of the invention, illustrating a contact track for a monocrystalline n+ -doped region;
FIG. 2 is a somewhat similar view illustrating a contact interconnection to a polysilicon region;
FIG. 3 is also a somewhat similar view illustrating a contact polysilicon interconnection to a monocrystalline n+ -doped region; and
FIGS. 4-6 illustrate the different contact regions of FIGS. 1-3 at the end of the production process, with FIG. 4 corresponding to FIG. 1, FIG. 5 corresponding to FIG. 2 and FIG. 6 corresponding to FIG. 3.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
For purposes of promoting an understanding of the principles of the invention, reference now will be made to the embodiments illustrated in the drawings and specific language will be used to describe the same. It will nevertheless be understood that no limitation of the scope and spirit of the invention is thereby intended, such alterations and further modifications in the illustrated device, and such further applications of the principles of the invention as illustrated therein being contemplated as would normally occur to one skilled in the art to which the invention relates.
In the drawings, an exemplary process embodiment useful with, for example a silicon-gate process in n-channel MOS-technology, is set forth. In proceeding in accordance with this technology and the principles of the invention, the following sequential combination of steps occur:
(a) Producing structured SiO2 -layers 1 (so-called field-oxide regions, approximately 0.6 μm in thickness) upon a p-doped semiconductor substrate 2 in order to separate active transistor regions in accordance with the so-called LOCOS or isoplanar technique (FIG. 1);
(b) oxidizing the free substrate surfaces to a layer thickness of about 0.06 μm so as to attain gate oxidation (SiO2 layer 3 in FIG. 2). At this stage, if desired, implantation of p- or n-dopant materials can occur in the channel regions of the transistors;
(c) depositing an approximately 0.4 μm thick n+ -doped polysilicon layer 4 on the entire structure surface via a gas-phase deposition process (i.e., a so-called chemical vapor deposition or CVD-process) (FIG. 2);
(d) depositing via the CVD-process an approximately 0.1 μm thick silicon nitride layer on the entire structure surface. Preferably the silicon nitride layer is deposited by a chemical reaction of gaseous silicon- or nitride-containing compound, such as SiH4 or NH3 ;
(e) etching the silicon nitride layer and the polysilicon layer so as to produce nitride-covered polysilicon regions;
(f) ion implanting a dopant (arsenic or phosphorous) so as to produce monocrystalline n+ -doped source regions and drain regions 5 (FIG. 1);
(g) producing an approximately 0.2 μm thick SiO2 layer over the monocrystalline n+ -doped regions 5 by thermal oxidation. Oxidation of the polysilicon regions 4 is prevented (except for the side slope regions) by the silicon nitride layer which covers the polysilicon 4 (FIG. 2);
(h) removing the nitride masking;
(i) etching contact holes for the formation of contacts between monocrystalline n+ -doped regions 5 on the one side and polysilicon regions 4 (the so-called buried contacts), or metal interconnections 12 on the other side. During this step, in the region of the buried contacts, overhanging polysilicon edges 7 are formed (FIG. 3), assuming an isotropic etching attack;
(j) CVD-depositing a n+ -doped polysilicon layer 8, having a thickness in the range of about 0.1 to 0.5 μm. During this step, the "hollows" 9 under the overhanging polysilicon edges 7 (FIG. 3) are filled with polysilicon;
(k) CVD-depositing a silicon nitride layer having a thickness of about 0.1 μm on the entire structure surface;
(l) etching the nitride layer except for those locations where contacts are to be formed to the metal interconnections 12;
(m) converting the polysilicon layer 8, which was deposited last, into a SiO2 -layer 10 via thermal oxidation. The portions of the polysilicon layer 4 which are covered with nitride remain unchanged. As soon as the polysilicon layer is converted in its full thickness into SiO2, the thermal oxidation is ended and in the region of the buried contacts, a polysilicon bridge 11 remains (shown by dotted circle at FIG. 6) between the monocrystalline n+ -doped regions 5 and the projecting edges 7 of the polysilicon regions 4. This bridge 11 is a new type of buried contact and can be clearly seen in FIG. 6;
(n) removing the nitride masking; and
(o) producing desired metal interconnection patterns 12.
It is thought that the invention and its advantages will be understood by those skilled in the art from the foregoing description and it is apparent that various changes may be made in the process, form, construction and arrangement of circuit parts without departing from the spirit and scope of the invention or sacrificing its advantages. The forms hereinbefore described and illustrated being merely preferred embodiments.

Claims (4)

I claim as my invention:
1. A method of producing integrated n- or p-channel MOS circuits in silicon gate technology with self-adjusting contacts, comprising the steps:
(a) producing structure SiO2 layers (1) on a p- or n-doped semiconductor substrate (2) for separation of active transistor regions according to the so-called LOCOS or isoplanar technique;
(b) oxidizing the free p- or n-substrate surfaces so as to attain gate oxidation;
(c) depositing a n+ - or p+ -doped polysilicon layer (4) over the entire structure surface;
(d) depositing a silicon nitride layer over the entire structure surface;
(e) etching the silicon nitride and the polysilicon layers so as to produce nitride-coated polysilicon regions;
(f) producing monocrystalline n+ - or p+ -doped source and drain regions (5) in the p- or n-doped substrate (2) by ion implantation;
(g) producing a SiO2 layer (6) over the monocrystalline n+ - or p+ -doped regions (5) by thermal oxidation whereby the oxidation of the polysilicon regions (4) is prevented by the silicon nitride layer positioned over the polysilicon regions (4) and an oxide layer is produced only on the slope surfaces;
(h) removing the nitride masking;
(i) etching contact holes for formation of contacts between monocrystalline n+ - or p+ -doped regions (5) and polysilicon regions (4) and/or metal interconnections (12), whereby in the region of buried contacts (9), because of an isotropic etching attack, overhanging polysilicon edges (7) are formed;
(j) depositing a n+ - or p+ -doped polysilicon layer (8) on the entire structure surface whereby the regions (9) beneath the overhanging polysilicon edges (7) are filled with polysilicon (8);
(k) depositing a layer of silicon nitride on the entire structure surface;
(l) etching the silicon nitride layer except at those locations at which contacts to the metal interconnections (12) are provided;
(m) converting the uncovered polysilicon layer (8) into a SiO2 layer by thermal oxidation, whereby the portions of the polysilicon layer (4) covered with nitride remain unchanged, and, in the region of the buried contacts (9), a polysilicon contact bridge (11) is formed between the monocrystalline n+ - or p+ -doped regions (5) and the overhanging edges (7) of the polysilicon region (4);
(n) removing the nitride masking; and
(o) producing a desired metal interconnection pattern (12).
2. In a method as defined in claim 1 wherein said additionally applied layer (8) is applied in a thickness in the range of about 0.1 to 0.5 μm.
3. In a method as defined in claim 1 wherein the silicon nitride layer used for masking is produced in a layer thickness of about 0.1 μm by chemical reaction of gaseous silicon- or nitrogen-containing compounds.
4. A method as defined in claim 1 wherein said process occurs during a double polysilicon-gate process and steps (d) through (o) occur after deposition of a second polysilicon layer.
US06/109,808 1979-01-24 1980-01-07 Method of producing integrated MOS circuits via silicon gate technology Expired - Lifetime US4313256A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE19792902665 DE2902665A1 (en) 1979-01-24 1979-01-24 PROCESS FOR PRODUCING INTEGRATED MOS CIRCUITS IN SILICON GATE TECHNOLOGY
DE2902665 1979-01-24

Publications (1)

Publication Number Publication Date
US4313256A true US4313256A (en) 1982-02-02

Family

ID=6061301

Family Applications (1)

Application Number Title Priority Date Filing Date
US06/109,808 Expired - Lifetime US4313256A (en) 1979-01-24 1980-01-07 Method of producing integrated MOS circuits via silicon gate technology

Country Status (4)

Country Link
US (1) US4313256A (en)
EP (1) EP0014303B1 (en)
JP (1) JPS5599779A (en)
DE (1) DE2902665A1 (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4414058A (en) * 1982-02-18 1983-11-08 Siemens Aktiengesellschaft Method for producing dynamic semiconductor memory cells with random access (RAM) by double polysilicon gate technology
US4476482A (en) * 1981-05-29 1984-10-09 Texas Instruments Incorporated Silicide contacts for CMOS devices
US4551908A (en) * 1981-06-15 1985-11-12 Nippon Electric Co., Ltd. Process of forming electrodes and interconnections on silicon semiconductor devices
US5212111A (en) * 1992-04-22 1993-05-18 Micron Technology, Inc. Local-oxidation of silicon (LOCOS) process using ceramic barrier layer
US5563080A (en) * 1994-06-15 1996-10-08 Hyundai Electronics Industries Co., Ltd. Method of manufacturing a high voltage transistor in a semiconductor device
US5595922A (en) * 1994-10-28 1997-01-21 Texas Instruments Process for thickening selective gate oxide regions
US5654236A (en) * 1994-11-15 1997-08-05 Nec Corporation Method for manufacturing contact structure capable of avoiding short-circuit
US5681768A (en) * 1990-01-31 1997-10-28 Texas Instruments Incorporated Transistor having reduced hot carrier implantation
US5763301A (en) * 1993-05-20 1998-06-09 Lg Semicon Co., Ltd. Method for fabricating thin film transistors
US20110165749A1 (en) * 2010-01-07 2011-07-07 Winstead Brian A Method of making a semiconductor structure useful in making a split gate non-volatile memory cell

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4318759A (en) * 1980-07-21 1982-03-09 Data General Corporation Retro-etch process for integrated circuits
DE3578270D1 (en) * 1984-04-30 1990-07-19 Gen Electric FIELD EFFECT TRANSISTOR ARRANGEMENT AND METHOD FOR THE PRODUCTION THEREOF.
JP3171764B2 (en) * 1994-12-19 2001-06-04 シャープ株式会社 Method for manufacturing semiconductor device

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3634203A (en) * 1969-07-22 1972-01-11 Texas Instruments Inc Thin film metallization processes for microcircuits
US3869786A (en) * 1972-10-21 1975-03-11 Itt Semiconductor component and its method of manufacturing
US3899373A (en) * 1974-05-20 1975-08-12 Ibm Method for forming a field effect device
US3906620A (en) * 1972-10-27 1975-09-23 Hitachi Ltd Method of producing multi-layer structure
DE2509315A1 (en) 1974-03-13 1975-09-25 Intel Corp FIELD EFFECT SEMI-CONDUCTOR COMPONENT AND METHOD FOR MANUFACTURING IT
US4035198A (en) * 1976-06-30 1977-07-12 International Business Machines Corporation Method of fabricating field effect transistors having self-registering electrical connections between gate electrodes and metallic interconnection lines, and fabrication of integrated circuits containing the transistors
US4095251A (en) * 1976-08-19 1978-06-13 International Business Machines Corporation Field effect transistors and fabrication of integrated circuits containing the transistors
US4127931A (en) * 1974-10-04 1978-12-05 Nippon Electric Co., Ltd. Semiconductor device
US4177096A (en) * 1976-01-30 1979-12-04 Matsushita Electronics Corporation Method for manufacturing a semiconductor integrated circuit device
US4182636A (en) * 1978-06-30 1980-01-08 International Business Machines Corporation Method of fabricating self-aligned contact vias
US4187602A (en) * 1976-12-27 1980-02-12 Texas Instruments Incorporated Static memory cell using field implanted resistance

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3741880A (en) * 1969-10-25 1973-06-26 Nippon Electric Co Method of forming electrical connections in a semiconductor integrated circuit
FR2140309B1 (en) * 1971-06-09 1975-01-17 Sescosem
JPS542548B2 (en) * 1972-02-26 1979-02-08
US3827949A (en) * 1972-03-29 1974-08-06 Ibm Anodic oxide passivated planar aluminum metallurgy system and method of producing
US3911168A (en) * 1973-06-01 1975-10-07 Fairchild Camera Instr Co Method for forming a continuous layer of silicon dioxide over a substrate
US4069067A (en) * 1975-03-20 1978-01-17 Matsushita Electric Industrial Co., Ltd. Method of making a semiconductor device
US3950188A (en) * 1975-05-12 1976-04-13 Trw Inc. Method of patterning polysilicon
JPS525276A (en) * 1975-07-02 1977-01-14 Hitachi Ltd Silicon gate mos semi-conductor production
US4085499A (en) * 1975-12-29 1978-04-25 Matsushita Electric Industrial Co., Ltd. Method of making a MOS-type semiconductor device
JPS5291382A (en) * 1976-01-26 1977-08-01 Nec Corp Insulating gate type field effect transistor
US4053349A (en) * 1976-02-02 1977-10-11 Intel Corporation Method for forming a narrow gap
US4013489A (en) * 1976-02-10 1977-03-22 Intel Corporation Process for forming a low resistance interconnect in MOS N-channel silicon gate integrated circuit
JPS5296873A (en) * 1976-06-26 1977-08-15 Tdk Corp Mos type field effect transistor and its manufacture
JPS54140483A (en) * 1978-04-21 1979-10-31 Nec Corp Semiconductor device

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3634203A (en) * 1969-07-22 1972-01-11 Texas Instruments Inc Thin film metallization processes for microcircuits
US3869786A (en) * 1972-10-21 1975-03-11 Itt Semiconductor component and its method of manufacturing
US3906620A (en) * 1972-10-27 1975-09-23 Hitachi Ltd Method of producing multi-layer structure
DE2509315A1 (en) 1974-03-13 1975-09-25 Intel Corp FIELD EFFECT SEMI-CONDUCTOR COMPONENT AND METHOD FOR MANUFACTURING IT
US3986903A (en) * 1974-03-13 1976-10-19 Intel Corporation Mosfet transistor and method of fabrication
US3899373A (en) * 1974-05-20 1975-08-12 Ibm Method for forming a field effect device
US4127931A (en) * 1974-10-04 1978-12-05 Nippon Electric Co., Ltd. Semiconductor device
US4177096A (en) * 1976-01-30 1979-12-04 Matsushita Electronics Corporation Method for manufacturing a semiconductor integrated circuit device
DE2723374A1 (en) 1976-06-30 1978-01-05 Ibm SEMICONDUCTOR STRUCTURE WITH AT LEAST ONE FET AND METHOD OF MANUFACTURING IT
US4035198A (en) * 1976-06-30 1977-07-12 International Business Machines Corporation Method of fabricating field effect transistors having self-registering electrical connections between gate electrodes and metallic interconnection lines, and fabrication of integrated circuits containing the transistors
US4095251A (en) * 1976-08-19 1978-06-13 International Business Machines Corporation Field effect transistors and fabrication of integrated circuits containing the transistors
US4187602A (en) * 1976-12-27 1980-02-12 Texas Instruments Incorporated Static memory cell using field implanted resistance
US4182636A (en) * 1978-06-30 1980-01-08 International Business Machines Corporation Method of fabricating self-aligned contact vias

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Oldham et al., "Improved Integrated Circuit Contact Geometry using Local Oxidation", Proc. Electro Chem. Soc., Spring Mtg, Seattle, Wash., May 1978, pp. 690-691. *
Rideout et al., "One-Device Memory Cell . . . Metal-to-Polysilicon Contact", Int. Electron Dev. Mtg., Tech. Digest, Wash. D.C., Dec. 1977, pp. 258-261. *

Cited By (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4476482A (en) * 1981-05-29 1984-10-09 Texas Instruments Incorporated Silicide contacts for CMOS devices
US4551908A (en) * 1981-06-15 1985-11-12 Nippon Electric Co., Ltd. Process of forming electrodes and interconnections on silicon semiconductor devices
US4414058A (en) * 1982-02-18 1983-11-08 Siemens Aktiengesellschaft Method for producing dynamic semiconductor memory cells with random access (RAM) by double polysilicon gate technology
US5681768A (en) * 1990-01-31 1997-10-28 Texas Instruments Incorporated Transistor having reduced hot carrier implantation
US5212111A (en) * 1992-04-22 1993-05-18 Micron Technology, Inc. Local-oxidation of silicon (LOCOS) process using ceramic barrier layer
DE4307580A1 (en) * 1992-04-22 1993-10-28 Micron Technology Inc Local Oxidation Method of Silicon (LOCOS) using a ceramic barrier
DE4307580C2 (en) * 1992-04-22 1998-07-23 Micron Technology Inc Process for local oxidation of silicon using an ion and diffusion barrier
US5763301A (en) * 1993-05-20 1998-06-09 Lg Semicon Co., Ltd. Method for fabricating thin film transistors
US5818067A (en) * 1993-05-20 1998-10-06 Lg Semicon Co., Ltd. Thin film transistor and method for fabricating thereof
US5563080A (en) * 1994-06-15 1996-10-08 Hyundai Electronics Industries Co., Ltd. Method of manufacturing a high voltage transistor in a semiconductor device
US5595922A (en) * 1994-10-28 1997-01-21 Texas Instruments Process for thickening selective gate oxide regions
US5654236A (en) * 1994-11-15 1997-08-05 Nec Corporation Method for manufacturing contact structure capable of avoiding short-circuit
US5840621A (en) * 1994-11-15 1998-11-24 Nec Corporation Method for manufacturing contact structure capable of avoiding short-circuit
US20110165749A1 (en) * 2010-01-07 2011-07-07 Winstead Brian A Method of making a semiconductor structure useful in making a split gate non-volatile memory cell
US7985649B1 (en) * 2010-01-07 2011-07-26 Freescale Semiconductor, Inc. Method of making a semiconductor structure useful in making a split gate non-volatile memory cell

Also Published As

Publication number Publication date
JPH0235461B2 (en) 1990-08-10
EP0014303A1 (en) 1980-08-20
DE2902665C2 (en) 1989-07-20
DE2902665A1 (en) 1980-08-07
EP0014303B1 (en) 1986-04-30
JPS5599779A (en) 1980-07-30

Similar Documents

Publication Publication Date Title
US4306353A (en) Process for production of integrated MOS circuits with and without MNOS memory transistors in silicon-gate technology
US4506434A (en) Method for production of semiconductor devices
US4752589A (en) Process for the production of bipolar transistors and complementary MOS transistors on a common silicon substrate
KR100306935B1 (en) How to Form Trench Isolation in Integrated Circuits
US5789769A (en) Semiconductor device having an improved trench isolation
KR100670226B1 (en) Field Effect Transistors with Non-Floating Body and Method of Forming the Field Effect Transistors on Bulk Silicon Wafers
US4313256A (en) Method of producing integrated MOS circuits via silicon gate technology
US3761327A (en) Planar silicon gate mos process
US4906585A (en) Method for manufacturing wells for CMOS transistor circuits separated by insulating trenches
US5482869A (en) Gettering of unwanted metal impurity introduced into semiconductor substrate during trench formation
US4689872A (en) Method of manufacturing a semiconductor device
US6011292A (en) Semiconductor device having an alignment mark
US5866463A (en) Method of manufacturing a semiconductor apparatus
US6136717A (en) Method for producing a via hole to a doped region
US6255218B1 (en) Semiconductor device and fabrication method thereof
JPS61247051A (en) Manufacture of semiconductor device
US5032528A (en) Method of forming a contact hole in semiconductor integrated circuit
US6521509B2 (en) Semiconductor device and method of manufacturing the same
GB2345578A (en) A method of manufacturing a semiconductor device including a trench
US5933722A (en) Method for manufacturing well structure in integrated circuit
US6255147B1 (en) Silicon on insulator circuit structure with extra narrow field transistors and method of forming same
EP0966036A2 (en) Method for fabricating a semiconductor device having different gate oxide layers
KR950011649B1 (en) Reverse parasitic PN diode removal method in forming thin film transistor type SRAM cell
KR100235864B1 (en) Triangle buried gate cell and manufacturing thereof
US6107138A (en) Method for fabricating a semiconductor device having a tapered contact hole

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE